Home
last modified time | relevance | path

Searched refs:PLL_POSTDIV1_SHIFT (Results 1 – 9 of 9) sorted by relevance

/rk3399_rockchip-uboot/arch/arm/include/asm/arch-rockchip/
H A Dcru_rk3036.h82 PLL_POSTDIV1_SHIFT = 12, enumerator
83 PLL_POSTDIV1_MASK = 7 << PLL_POSTDIV1_SHIFT,
H A Dcru_px30.h134 PLL_POSTDIV1_SHIFT = 12, enumerator
135 PLL_POSTDIV1_MASK = 7 << PLL_POSTDIV1_SHIFT,
H A Dcru_rk3308.h103 PLL_POSTDIV1_SHIFT = 12, enumerator
104 PLL_POSTDIV1_MASK = 7 << PLL_POSTDIV1_SHIFT,
/rk3399_rockchip-uboot/drivers/video/drm/rk628/
H A Drk628_cru.h21 #define PLL_POSTDIV1_SHIFT 12 macro
H A Drk628_cru.c99 postdiv1 = (con0 & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT; in rk628_cru_clk_get_rate_pll()
/rk3399_rockchip-uboot/drivers/clk/rockchip/
H A Dclk_rk3036.c87 (div->postdiv1 << PLL_POSTDIV1_SHIFT) | div->fbdiv); in rkclk_set_pll()
230 postdiv1 = (con & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT; in rkclk_pll_get_rate()
H A Dclk_rk3399.c103 PLL_POSTDIV1_SHIFT = 8, enumerator
104 PLL_POSTDIV1_MASK = 0x7 << PLL_POSTDIV1_SHIFT,
356 postdiv1 = (con & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT; in rkclk_pll_get_rate()
397 (div->postdiv1 << PLL_POSTDIV1_SHIFT) | in rkclk_set_pll()
H A Dclk_px30.c251 (rate->postdiv1 << PLL_POSTDIV1_SHIFT) | rate->fbdiv); in rkclk_set_pll()
285 postdiv1 = (con & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT; in rkclk_pll_get_rate()
/rk3399_rockchip-uboot/arch/arm/mach-rockchip/rk3036/
H A Dsdram_rk3036.c340 (dpll_init_cfg.postdiv1 << PLL_POSTDIV1_SHIFT) | in rkdclk_init()