Home
last modified time | relevance | path

Searched refs:cl (Results 1 – 20 of 20) sorted by relevance

/rk3399_rockchip-uboot/drivers/net/fsl-mc/dpio/
H A Dqbman_portal.c201 uint32_t *cl = qb_cl(d); in qbman_eq_desc_set_no_orp() local
203 qb_attr_code_encode(&code_eq_orp_en, cl, 0); in qbman_eq_desc_set_no_orp()
204 qb_attr_code_encode(&code_eq_cmd, cl, in qbman_eq_desc_set_no_orp()
213 uint32_t *cl = qb_cl(d); in qbman_eq_desc_set_response() local
215 qb_attr_code_encode_64(&code_eq_rsp_lo, (uint64_t *)cl, storage_phys); in qbman_eq_desc_set_response()
216 qb_attr_code_encode(&code_eq_rsp_stash, cl, !!stash); in qbman_eq_desc_set_response()
223 uint32_t *cl = qb_cl(d); in qbman_eq_desc_set_qd() local
225 qb_attr_code_encode(&code_eq_qd_en, cl, 1); in qbman_eq_desc_set_qd()
226 qb_attr_code_encode(&code_eq_tgt_id, cl, qdid); in qbman_eq_desc_set_qd()
227 qb_attr_code_encode(&code_eq_qd_bin, cl, qd_bin); in qbman_eq_desc_set_qd()
[all …]
/rk3399_rockchip-uboot/board/compulab/cl-som-am57x/
H A DMAINTAINERS4 F: board/compulab/cl-som-am57x/
5 F: include/configs/cl-som-am57x.h
6 F: configs/cl-som-am57x_defconfig
H A DKconfig4 default "cl-som-am57x"
10 default "cl-som-am57x"
H A DMakefile14 obj-y += cl-som-am57x.o mux.o
/rk3399_rockchip-uboot/drivers/ddr/marvell/axp/
H A Dddr3_spd.c582 u32 cs, cl, cs_num, cs_ena; local
701 cl = ddr3_get_max_val(ddr3_div(sum_info.min_cas_lat_time,
705 cl = ddr3_div(sum_info.min_cas_lat_time, ddr_clk_time, 0);
707 if (cl < 5)
708 cl = 5;
710 DEBUG_INIT_FULL_C("DDR3 - DUNIT-SET - Cas Latency = ", cl, 1);
771 if (cl != 3)
847 if (cl < 7)
1039 reg |= (cl << (REG_READ_DATA_SAMPLE_DELAYS_OFFS * cs));
1050 reg |= ((cl + 2) <<
[all …]
H A Dddr3_hw_training.h268 u32 cl; member
324 u32 ddr3_cl_to_valid_cl(u32 cl);
H A Dddr3_dfs.c988 tmp = ddr3_cl_to_valid_cl(dram_info->cl); in ddr3_dfs_low_2_high()
1172 tmp = ddr3_cl_to_valid_cl(dram_info->cl); in ddr3_dfs_low_2_high()
1479 tmp = ddr3_cl_to_valid_cl(dram_info->cl) & 0xF; in ddr3_dfs_low_2_high()
1511 reg |= (dram_info->cl << in ddr3_dfs_low_2_high()
1519 reg |= ((dram_info->cl + 1) << in ddr3_dfs_low_2_high()
H A Dddr3_read_leveling.c223 reg |= (dram_info->cl << in ddr3_read_leveling_sw()
233 reg |= ((dram_info->cl + 1) << in ddr3_read_leveling_sw()
237 reg |= ((dram_info->cl + 2) << in ddr3_read_leveling_sw()
415 rd_sample_delay = dram_info->cl; in ddr3_read_leveling_single_cs_rl_mode()
767 rd_sample_delay = dram_info->cl; in ddr3_read_leveling_single_cs_window_mode()
H A Dddr3_init.h109 u32 ddr3_cl_to_valid_cl(u32 cl);
H A Dddr3_init.c981 u32 ddr3_cl_to_valid_cl(u32 cl) in ddr3_cl_to_valid_cl() argument
983 switch (cl) { in ddr3_cl_to_valid_cl()
H A Dddr3_hw_training.c136 dram_info.cl = ddr3_valid_cl_to_cl(reg); in ddr3_hw_training()
/rk3399_rockchip-uboot/lib/
H A Dstring.c475 unsigned long cl = 0; in memset() local
481 cl <<= 8; in memset()
482 cl |= c & 0xff; in memset()
485 *sl++ = cl; in memset()
/rk3399_rockchip-uboot/arch/x86/cpu/quark/
H A Ddram.c104 mrc_params->params.cl = fdtdec_get_int(blob, node, "dram-cl", 0); in mrc_configure_params()
117 mrc_params->params.density, mrc_params->params.cl, in mrc_configure_params()
H A Dsmc.c89 tcl = mrc_params->params.cl; /* CAS latency in clocks */ in prog_ddr_timing_control()
272 cas = mrc_params->params.cl; in ddrphy_init()
/rk3399_rockchip-uboot/drivers/bios_emulator/include/
H A Dbiosemu.h215 u8 ch, cl; member
227 u8 cl; member
/rk3399_rockchip-uboot/arch/arm/mach-rockchip/
H A Dspl.c146 unsigned long cl = 0; in memset() local
152 cl <<= 8; in memset()
153 cl |= c & 0xff; in memset()
156 *sl++ = cl; in memset()
/rk3399_rockchip-uboot/arch/x86/include/asm/arch-quark/
H A Dmrc.h63 uint8_t cl; member
/rk3399_rockchip-uboot/arch/x86/dts/
H A Dgalileo.dts64 dram-cl = <6>;
/rk3399_rockchip-uboot/arch/arm/mach-omap2/omap5/
H A DKconfig152 source "board/compulab/cl-som-am57x/Kconfig"
/rk3399_rockchip-uboot/drivers/ram/rockchip/
H A Dsdram_rv1126.c1835 u32 mr_tmp, cl, cwl, phy_fsp, offset = 0; in data_training_wr() local
1840 cl = readl(PHY_REG(phy_base, offset)); in data_training_wr()
1928 clrsetbits_le32(PHY_REG(phy_base, offset), 0x1f, cl); in data_training_wr()