1*ff9112dfSStefan Roese /*
2*ff9112dfSStefan Roese * Copyright (C) Marvell International Ltd. and its affiliates
3*ff9112dfSStefan Roese *
4*ff9112dfSStefan Roese * SPDX-License-Identifier: GPL-2.0
5*ff9112dfSStefan Roese */
6*ff9112dfSStefan Roese
7*ff9112dfSStefan Roese #include <common.h>
8*ff9112dfSStefan Roese #include <i2c.h>
9*ff9112dfSStefan Roese #include <spl.h>
10*ff9112dfSStefan Roese #include <asm/io.h>
11*ff9112dfSStefan Roese #include <asm/arch/cpu.h>
12*ff9112dfSStefan Roese #include <asm/arch/soc.h>
13*ff9112dfSStefan Roese
14*ff9112dfSStefan Roese #include "ddr3_init.h"
15*ff9112dfSStefan Roese
16*ff9112dfSStefan Roese #if defined(MV88F78X60)
17*ff9112dfSStefan Roese #include "ddr3_axp_vars.h"
18*ff9112dfSStefan Roese #elif defined(MV88F67XX)
19*ff9112dfSStefan Roese #include "ddr3_a370_vars.h"
20*ff9112dfSStefan Roese #elif defined(MV88F672X)
21*ff9112dfSStefan Roese #include "ddr3_a375_vars.h"
22*ff9112dfSStefan Roese #endif
23*ff9112dfSStefan Roese
24*ff9112dfSStefan Roese #ifdef STATIC_TRAINING
25*ff9112dfSStefan Roese static void ddr3_static_training_init(void);
26*ff9112dfSStefan Roese #endif
27*ff9112dfSStefan Roese #ifdef DUNIT_STATIC
28*ff9112dfSStefan Roese static void ddr3_static_mc_init(void);
29*ff9112dfSStefan Roese #endif
30*ff9112dfSStefan Roese #if defined(DUNIT_STATIC) || defined(STATIC_TRAINING)
31*ff9112dfSStefan Roese MV_DRAM_MODES *ddr3_get_static_ddr_mode(void);
32*ff9112dfSStefan Roese #endif
33*ff9112dfSStefan Roese #if defined(MV88F672X)
34*ff9112dfSStefan Roese void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps);
35*ff9112dfSStefan Roese #endif
36*ff9112dfSStefan Roese u32 mv_board_id_get(void);
37*ff9112dfSStefan Roese extern void ddr3_set_sw_wl_rl_debug(u32);
38*ff9112dfSStefan Roese extern void ddr3_set_pbs(u32);
39*ff9112dfSStefan Roese extern void ddr3_set_log_level(u32 val);
40*ff9112dfSStefan Roese
41*ff9112dfSStefan Roese static u32 log_level = DDR3_LOG_LEVEL;
42*ff9112dfSStefan Roese
43*ff9112dfSStefan Roese static u32 ddr3_init_main(void);
44*ff9112dfSStefan Roese
45*ff9112dfSStefan Roese /*
46*ff9112dfSStefan Roese * Name: ddr3_set_log_level
47*ff9112dfSStefan Roese * Desc: This routine initialize the log_level acording to nLogLevel
48*ff9112dfSStefan Roese * which getting from user
49*ff9112dfSStefan Roese * Args: nLogLevel
50*ff9112dfSStefan Roese * Notes:
51*ff9112dfSStefan Roese * Returns: None.
52*ff9112dfSStefan Roese */
ddr3_set_log_level(u32 val)53*ff9112dfSStefan Roese void ddr3_set_log_level(u32 val)
54*ff9112dfSStefan Roese {
55*ff9112dfSStefan Roese log_level = val;
56*ff9112dfSStefan Roese }
57*ff9112dfSStefan Roese
58*ff9112dfSStefan Roese /*
59*ff9112dfSStefan Roese * Name: ddr3_get_log_level
60*ff9112dfSStefan Roese * Desc: This routine returns the log level
61*ff9112dfSStefan Roese * Args: none
62*ff9112dfSStefan Roese * Notes:
63*ff9112dfSStefan Roese * Returns: log level.
64*ff9112dfSStefan Roese */
ddr3_get_log_level(void)65*ff9112dfSStefan Roese u32 ddr3_get_log_level(void)
66*ff9112dfSStefan Roese {
67*ff9112dfSStefan Roese return log_level;
68*ff9112dfSStefan Roese }
69*ff9112dfSStefan Roese
debug_print_reg(u32 reg)70*ff9112dfSStefan Roese static void debug_print_reg(u32 reg)
71*ff9112dfSStefan Roese {
72*ff9112dfSStefan Roese printf("0x%08x = 0x%08x\n", reg, reg_read(reg));
73*ff9112dfSStefan Roese }
74*ff9112dfSStefan Roese
print_dunit_setup(void)75*ff9112dfSStefan Roese static void print_dunit_setup(void)
76*ff9112dfSStefan Roese {
77*ff9112dfSStefan Roese puts("\n########### LOG LEVEL 1 (D-UNIT SETUP)###########\n");
78*ff9112dfSStefan Roese
79*ff9112dfSStefan Roese #ifdef DUNIT_STATIC
80*ff9112dfSStefan Roese puts("\nStatic D-UNIT Setup:\n");
81*ff9112dfSStefan Roese #endif
82*ff9112dfSStefan Roese #ifdef DUNIT_SPD
83*ff9112dfSStefan Roese puts("\nDynamic(using SPD) D-UNIT Setup:\n");
84*ff9112dfSStefan Roese #endif
85*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_CONFIG_ADDR);
86*ff9112dfSStefan Roese debug_print_reg(REG_DUNIT_CTRL_LOW_ADDR);
87*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_TIMING_LOW_ADDR);
88*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_TIMING_HIGH_ADDR);
89*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_ADDRESS_CTRL_ADDR);
90*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_OPEN_PAGES_ADDR);
91*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_OPERATION_ADDR);
92*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_MODE_ADDR);
93*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_EXT_MODE_ADDR);
94*ff9112dfSStefan Roese debug_print_reg(REG_DDR_CONT_HIGH_ADDR);
95*ff9112dfSStefan Roese debug_print_reg(REG_ODT_TIME_LOW_ADDR);
96*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_ERROR_ADDR);
97*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_AUTO_PWR_SAVE_ADDR);
98*ff9112dfSStefan Roese debug_print_reg(REG_OUDDR3_TIMING_ADDR);
99*ff9112dfSStefan Roese debug_print_reg(REG_ODT_TIME_HIGH_ADDR);
100*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_ODT_CTRL_LOW_ADDR);
101*ff9112dfSStefan Roese debug_print_reg(REG_SDRAM_ODT_CTRL_HIGH_ADDR);
102*ff9112dfSStefan Roese debug_print_reg(REG_DUNIT_ODT_CTRL_ADDR);
103*ff9112dfSStefan Roese #ifndef MV88F67XX
104*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_FIFO_CTRL_ADDR);
105*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_AXI_CTRL_ADDR);
106*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR);
107*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR);
108*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR);
109*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_MAIN_PADS_CAL_ADDR);
110*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR);
111*ff9112dfSStefan Roese debug_print_reg(REG_CS_SIZE_SCRATCH_ADDR);
112*ff9112dfSStefan Roese debug_print_reg(REG_DYNAMIC_POWER_SAVE_ADDR);
113*ff9112dfSStefan Roese debug_print_reg(REG_READ_DATA_SAMPLE_DELAYS_ADDR);
114*ff9112dfSStefan Roese debug_print_reg(REG_READ_DATA_READY_DELAYS_ADDR);
115*ff9112dfSStefan Roese debug_print_reg(REG_DDR3_MR0_ADDR);
116*ff9112dfSStefan Roese debug_print_reg(REG_DDR3_MR1_ADDR);
117*ff9112dfSStefan Roese debug_print_reg(REG_DDR3_MR2_ADDR);
118*ff9112dfSStefan Roese debug_print_reg(REG_DDR3_MR3_ADDR);
119*ff9112dfSStefan Roese debug_print_reg(REG_DDR3_RANK_CTRL_ADDR);
120*ff9112dfSStefan Roese debug_print_reg(REG_DRAM_PHY_CONFIG_ADDR);
121*ff9112dfSStefan Roese debug_print_reg(REG_STATIC_DRAM_DLB_CONTROL);
122*ff9112dfSStefan Roese debug_print_reg(DLB_BUS_OPTIMIZATION_WEIGHTS_REG);
123*ff9112dfSStefan Roese debug_print_reg(DLB_AGING_REGISTER);
124*ff9112dfSStefan Roese debug_print_reg(DLB_EVICTION_CONTROL_REG);
125*ff9112dfSStefan Roese debug_print_reg(DLB_EVICTION_TIMERS_REGISTER_REG);
126*ff9112dfSStefan Roese #if defined(MV88F672X)
127*ff9112dfSStefan Roese debug_print_reg(REG_FASTPATH_WIN_CTRL_ADDR(0));
128*ff9112dfSStefan Roese debug_print_reg(REG_FASTPATH_WIN_BASE_ADDR(0));
129*ff9112dfSStefan Roese debug_print_reg(REG_FASTPATH_WIN_CTRL_ADDR(1));
130*ff9112dfSStefan Roese debug_print_reg(REG_FASTPATH_WIN_BASE_ADDR(1));
131*ff9112dfSStefan Roese #else
132*ff9112dfSStefan Roese debug_print_reg(REG_FASTPATH_WIN_0_CTRL_ADDR);
133*ff9112dfSStefan Roese #endif
134*ff9112dfSStefan Roese debug_print_reg(REG_CDI_CONFIG_ADDR);
135*ff9112dfSStefan Roese #endif
136*ff9112dfSStefan Roese }
137*ff9112dfSStefan Roese
138*ff9112dfSStefan Roese #if !defined(STATIC_TRAINING)
ddr3_restore_and_set_final_windows(u32 * win_backup)139*ff9112dfSStefan Roese static void ddr3_restore_and_set_final_windows(u32 *win_backup)
140*ff9112dfSStefan Roese {
141*ff9112dfSStefan Roese u32 ui, reg, cs;
142*ff9112dfSStefan Roese u32 win_ctrl_reg, num_of_win_regs;
143*ff9112dfSStefan Roese u32 cs_ena = ddr3_get_cs_ena_from_reg();
144*ff9112dfSStefan Roese
145*ff9112dfSStefan Roese #if defined(MV88F672X)
146*ff9112dfSStefan Roese if (DDR3_FAST_PATH_EN == 0)
147*ff9112dfSStefan Roese return;
148*ff9112dfSStefan Roese #endif
149*ff9112dfSStefan Roese
150*ff9112dfSStefan Roese #if defined(MV88F672X)
151*ff9112dfSStefan Roese win_ctrl_reg = REG_XBAR_WIN_16_CTRL_ADDR;
152*ff9112dfSStefan Roese num_of_win_regs = 8;
153*ff9112dfSStefan Roese #else
154*ff9112dfSStefan Roese win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
155*ff9112dfSStefan Roese num_of_win_regs = 16;
156*ff9112dfSStefan Roese #endif
157*ff9112dfSStefan Roese
158*ff9112dfSStefan Roese /* Return XBAR windows 4-7 or 16-19 init configuration */
159*ff9112dfSStefan Roese for (ui = 0; ui < num_of_win_regs; ui++)
160*ff9112dfSStefan Roese reg_write((win_ctrl_reg + 0x4 * ui), win_backup[ui]);
161*ff9112dfSStefan Roese
162*ff9112dfSStefan Roese DEBUG_INIT_FULL_S("DDR3 Training Sequence - Switching XBAR Window to FastPath Window\n");
163*ff9112dfSStefan Roese
164*ff9112dfSStefan Roese #if defined(MV88F672X)
165*ff9112dfSStefan Roese /* Set L2 filtering to 1G */
166*ff9112dfSStefan Roese reg_write(0x8c04, 0x40000000);
167*ff9112dfSStefan Roese
168*ff9112dfSStefan Roese /* Open fast path windows */
169*ff9112dfSStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
170*ff9112dfSStefan Roese if (cs_ena & (1 << cs)) {
171*ff9112dfSStefan Roese /* set fast path window control for the cs */
172*ff9112dfSStefan Roese reg = 0x1FFFFFE1;
173*ff9112dfSStefan Roese reg |= (cs << 2);
174*ff9112dfSStefan Roese reg |= (SDRAM_CS_SIZE & 0xFFFF0000);
175*ff9112dfSStefan Roese /* Open fast path Window */
176*ff9112dfSStefan Roese reg_write(REG_FASTPATH_WIN_CTRL_ADDR(cs), reg);
177*ff9112dfSStefan Roese /* set fast path window base address for the cs */
178*ff9112dfSStefan Roese reg = (((SDRAM_CS_SIZE + 1) * cs) & 0xFFFF0000);
179*ff9112dfSStefan Roese /* Set base address */
180*ff9112dfSStefan Roese reg_write(REG_FASTPATH_WIN_BASE_ADDR(cs), reg);
181*ff9112dfSStefan Roese }
182*ff9112dfSStefan Roese }
183*ff9112dfSStefan Roese #else
184*ff9112dfSStefan Roese reg = 0x1FFFFFE1;
185*ff9112dfSStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
186*ff9112dfSStefan Roese if (cs_ena & (1 << cs)) {
187*ff9112dfSStefan Roese reg |= (cs << 2);
188*ff9112dfSStefan Roese break;
189*ff9112dfSStefan Roese }
190*ff9112dfSStefan Roese }
191*ff9112dfSStefan Roese
192*ff9112dfSStefan Roese /* Open fast path Window to - 0.5G */
193*ff9112dfSStefan Roese reg_write(REG_FASTPATH_WIN_0_CTRL_ADDR, reg);
194*ff9112dfSStefan Roese #endif
195*ff9112dfSStefan Roese }
196*ff9112dfSStefan Roese
ddr3_save_and_set_training_windows(u32 * win_backup)197*ff9112dfSStefan Roese static void ddr3_save_and_set_training_windows(u32 *win_backup)
198*ff9112dfSStefan Roese {
199*ff9112dfSStefan Roese u32 cs_ena = ddr3_get_cs_ena_from_reg();
200*ff9112dfSStefan Roese u32 reg, tmp_count, cs, ui;
201*ff9112dfSStefan Roese u32 win_ctrl_reg, win_base_reg, win_remap_reg;
202*ff9112dfSStefan Roese u32 num_of_win_regs, win_jump_index;
203*ff9112dfSStefan Roese
204*ff9112dfSStefan Roese #if defined(MV88F672X)
205*ff9112dfSStefan Roese /* Disable L2 filtering */
206*ff9112dfSStefan Roese reg_write(0x8c04, 0);
207*ff9112dfSStefan Roese
208*ff9112dfSStefan Roese win_ctrl_reg = REG_XBAR_WIN_16_CTRL_ADDR;
209*ff9112dfSStefan Roese win_base_reg = REG_XBAR_WIN_16_BASE_ADDR;
210*ff9112dfSStefan Roese win_remap_reg = REG_XBAR_WIN_16_REMAP_ADDR;
211*ff9112dfSStefan Roese win_jump_index = 0x8;
212*ff9112dfSStefan Roese num_of_win_regs = 8;
213*ff9112dfSStefan Roese #else
214*ff9112dfSStefan Roese win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
215*ff9112dfSStefan Roese win_base_reg = REG_XBAR_WIN_4_BASE_ADDR;
216*ff9112dfSStefan Roese win_remap_reg = REG_XBAR_WIN_4_REMAP_ADDR;
217*ff9112dfSStefan Roese win_jump_index = 0x10;
218*ff9112dfSStefan Roese num_of_win_regs = 16;
219*ff9112dfSStefan Roese #endif
220*ff9112dfSStefan Roese
221*ff9112dfSStefan Roese /* Close XBAR Window 19 - Not needed */
222*ff9112dfSStefan Roese /* {0x000200e8} - Open Mbus Window - 2G */
223*ff9112dfSStefan Roese reg_write(REG_XBAR_WIN_19_CTRL_ADDR, 0);
224*ff9112dfSStefan Roese
225*ff9112dfSStefan Roese /* Save XBAR Windows 4-19 init configurations */
226*ff9112dfSStefan Roese for (ui = 0; ui < num_of_win_regs; ui++)
227*ff9112dfSStefan Roese win_backup[ui] = reg_read(win_ctrl_reg + 0x4 * ui);
228*ff9112dfSStefan Roese
229*ff9112dfSStefan Roese /* Open XBAR Windows 4-7 or 16-19 for other CS */
230*ff9112dfSStefan Roese reg = 0;
231*ff9112dfSStefan Roese tmp_count = 0;
232*ff9112dfSStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
233*ff9112dfSStefan Roese if (cs_ena & (1 << cs)) {
234*ff9112dfSStefan Roese switch (cs) {
235*ff9112dfSStefan Roese case 0:
236*ff9112dfSStefan Roese reg = 0x0E00;
237*ff9112dfSStefan Roese break;
238*ff9112dfSStefan Roese case 1:
239*ff9112dfSStefan Roese reg = 0x0D00;
240*ff9112dfSStefan Roese break;
241*ff9112dfSStefan Roese case 2:
242*ff9112dfSStefan Roese reg = 0x0B00;
243*ff9112dfSStefan Roese break;
244*ff9112dfSStefan Roese case 3:
245*ff9112dfSStefan Roese reg = 0x0700;
246*ff9112dfSStefan Roese break;
247*ff9112dfSStefan Roese }
248*ff9112dfSStefan Roese reg |= (1 << 0);
249*ff9112dfSStefan Roese reg |= (SDRAM_CS_SIZE & 0xFFFF0000);
250*ff9112dfSStefan Roese
251*ff9112dfSStefan Roese reg_write(win_ctrl_reg + win_jump_index * tmp_count,
252*ff9112dfSStefan Roese reg);
253*ff9112dfSStefan Roese reg = ((SDRAM_CS_SIZE + 1) * (tmp_count)) & 0xFFFF0000;
254*ff9112dfSStefan Roese reg_write(win_base_reg + win_jump_index * tmp_count,
255*ff9112dfSStefan Roese reg);
256*ff9112dfSStefan Roese
257*ff9112dfSStefan Roese if (win_remap_reg <= REG_XBAR_WIN_7_REMAP_ADDR) {
258*ff9112dfSStefan Roese reg_write(win_remap_reg +
259*ff9112dfSStefan Roese win_jump_index * tmp_count, 0);
260*ff9112dfSStefan Roese }
261*ff9112dfSStefan Roese
262*ff9112dfSStefan Roese tmp_count++;
263*ff9112dfSStefan Roese }
264*ff9112dfSStefan Roese }
265*ff9112dfSStefan Roese }
266*ff9112dfSStefan Roese #endif /* !defined(STATIC_TRAINING) */
267*ff9112dfSStefan Roese
268*ff9112dfSStefan Roese /*
269*ff9112dfSStefan Roese * Name: ddr3_init - Main DDR3 Init function
270*ff9112dfSStefan Roese * Desc: This routine initialize the DDR3 MC and runs HW training.
271*ff9112dfSStefan Roese * Args: None.
272*ff9112dfSStefan Roese * Notes:
273*ff9112dfSStefan Roese * Returns: None.
274*ff9112dfSStefan Roese */
ddr3_init(void)275*ff9112dfSStefan Roese int ddr3_init(void)
276*ff9112dfSStefan Roese {
277*ff9112dfSStefan Roese unsigned int status;
278*ff9112dfSStefan Roese
279*ff9112dfSStefan Roese ddr3_set_pbs(DDR3_PBS);
280*ff9112dfSStefan Roese ddr3_set_sw_wl_rl_debug(DDR3_RUN_SW_WHEN_HW_FAIL);
281*ff9112dfSStefan Roese
282*ff9112dfSStefan Roese status = ddr3_init_main();
283*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_BAD_SAR)
284*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: Bad sample at reset");
285*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_BAD_DIMM_SETUP)
286*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: Bad DIMM setup");
287*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_MAX_CS_LIMIT)
288*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: Max CS limit");
289*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_MAX_ENA_CS_LIMIT)
290*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: Max enable CS limit");
291*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_BAD_R_DIMM_SETUP)
292*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: Bad R-DIMM setup");
293*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_TWSI_FAIL)
294*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: TWSI failure");
295*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_DIMM_TYPE_NO_MATCH)
296*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: DIMM type no match");
297*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_TWSI_BAD_TYPE)
298*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: TWSI bad type");
299*ff9112dfSStefan Roese if (status == MV_DDR3_TRAINING_ERR_BUS_WIDTH_NOT_MATCH)
300*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Error: bus width no match");
301*ff9112dfSStefan Roese if (status > MV_DDR3_TRAINING_ERR_HW_FAIL_BASE)
302*ff9112dfSStefan Roese DEBUG_INIT_C("DDR3 Training Error: HW Failure 0x", status, 8);
303*ff9112dfSStefan Roese
304*ff9112dfSStefan Roese return status;
305*ff9112dfSStefan Roese }
306*ff9112dfSStefan Roese
print_ddr_target_freq(u32 cpu_freq,u32 fab_opt)307*ff9112dfSStefan Roese static void print_ddr_target_freq(u32 cpu_freq, u32 fab_opt)
308*ff9112dfSStefan Roese {
309*ff9112dfSStefan Roese puts("\nDDR3 Training Sequence - Run DDR3 at ");
310*ff9112dfSStefan Roese
311*ff9112dfSStefan Roese switch (cpu_freq) {
312*ff9112dfSStefan Roese #if defined(MV88F672X)
313*ff9112dfSStefan Roese case 21:
314*ff9112dfSStefan Roese puts("533 Mhz\n");
315*ff9112dfSStefan Roese break;
316*ff9112dfSStefan Roese #else
317*ff9112dfSStefan Roese case 1:
318*ff9112dfSStefan Roese puts("533 Mhz\n");
319*ff9112dfSStefan Roese break;
320*ff9112dfSStefan Roese case 2:
321*ff9112dfSStefan Roese if (fab_opt == 5)
322*ff9112dfSStefan Roese puts("600 Mhz\n");
323*ff9112dfSStefan Roese if (fab_opt == 9)
324*ff9112dfSStefan Roese puts("400 Mhz\n");
325*ff9112dfSStefan Roese break;
326*ff9112dfSStefan Roese case 3:
327*ff9112dfSStefan Roese puts("667 Mhz\n");
328*ff9112dfSStefan Roese break;
329*ff9112dfSStefan Roese case 4:
330*ff9112dfSStefan Roese if (fab_opt == 5)
331*ff9112dfSStefan Roese puts("750 Mhz\n");
332*ff9112dfSStefan Roese if (fab_opt == 9)
333*ff9112dfSStefan Roese puts("500 Mhz\n");
334*ff9112dfSStefan Roese break;
335*ff9112dfSStefan Roese case 0xa:
336*ff9112dfSStefan Roese puts("400 Mhz\n");
337*ff9112dfSStefan Roese break;
338*ff9112dfSStefan Roese case 0xb:
339*ff9112dfSStefan Roese if (fab_opt == 5)
340*ff9112dfSStefan Roese puts("800 Mhz\n");
341*ff9112dfSStefan Roese if (fab_opt == 9)
342*ff9112dfSStefan Roese puts("553 Mhz\n");
343*ff9112dfSStefan Roese if (fab_opt == 0xA)
344*ff9112dfSStefan Roese puts("640 Mhz\n");
345*ff9112dfSStefan Roese break;
346*ff9112dfSStefan Roese #endif
347*ff9112dfSStefan Roese default:
348*ff9112dfSStefan Roese puts("NOT DEFINED FREQ\n");
349*ff9112dfSStefan Roese }
350*ff9112dfSStefan Roese }
351*ff9112dfSStefan Roese
ddr3_init_main(void)352*ff9112dfSStefan Roese static u32 ddr3_init_main(void)
353*ff9112dfSStefan Roese {
354*ff9112dfSStefan Roese u32 target_freq;
355*ff9112dfSStefan Roese u32 reg = 0;
356*ff9112dfSStefan Roese u32 cpu_freq, fab_opt, hclk_time_ps, soc_num;
357*ff9112dfSStefan Roese __maybe_unused u32 ecc = DRAM_ECC;
358*ff9112dfSStefan Roese __maybe_unused int dqs_clk_aligned = 0;
359*ff9112dfSStefan Roese __maybe_unused u32 scrub_offs, scrub_size;
360*ff9112dfSStefan Roese __maybe_unused u32 ddr_width = BUS_WIDTH;
361*ff9112dfSStefan Roese __maybe_unused int status;
362*ff9112dfSStefan Roese __maybe_unused u32 win_backup[16];
363*ff9112dfSStefan Roese
364*ff9112dfSStefan Roese /* SoC/Board special Initializtions */
365*ff9112dfSStefan Roese fab_opt = ddr3_get_fab_opt();
366*ff9112dfSStefan Roese
367*ff9112dfSStefan Roese #ifdef CONFIG_SPD_EEPROM
368*ff9112dfSStefan Roese i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
369*ff9112dfSStefan Roese #endif
370*ff9112dfSStefan Roese
371*ff9112dfSStefan Roese ddr3_print_version();
372*ff9112dfSStefan Roese DEBUG_INIT_S("4\n");
373*ff9112dfSStefan Roese /* Lib version 5.5.4 */
374*ff9112dfSStefan Roese
375*ff9112dfSStefan Roese fab_opt = ddr3_get_fab_opt();
376*ff9112dfSStefan Roese
377*ff9112dfSStefan Roese /* Switching CPU to MRVL ID */
378*ff9112dfSStefan Roese soc_num = (reg_read(REG_SAMPLE_RESET_HIGH_ADDR) & SAR1_CPU_CORE_MASK) >>
379*ff9112dfSStefan Roese SAR1_CPU_CORE_OFFSET;
380*ff9112dfSStefan Roese switch (soc_num) {
381*ff9112dfSStefan Roese case 0x3:
382*ff9112dfSStefan Roese reg_bit_set(CPU_CONFIGURATION_REG(3), CPU_MRVL_ID_OFFSET);
383*ff9112dfSStefan Roese reg_bit_set(CPU_CONFIGURATION_REG(2), CPU_MRVL_ID_OFFSET);
384*ff9112dfSStefan Roese case 0x1:
385*ff9112dfSStefan Roese reg_bit_set(CPU_CONFIGURATION_REG(1), CPU_MRVL_ID_OFFSET);
386*ff9112dfSStefan Roese case 0x0:
387*ff9112dfSStefan Roese reg_bit_set(CPU_CONFIGURATION_REG(0), CPU_MRVL_ID_OFFSET);
388*ff9112dfSStefan Roese default:
389*ff9112dfSStefan Roese break;
390*ff9112dfSStefan Roese }
391*ff9112dfSStefan Roese
392*ff9112dfSStefan Roese /* Power down deskew PLL */
393*ff9112dfSStefan Roese #if !defined(MV88F672X)
394*ff9112dfSStefan Roese /* 0x18780 [25] */
395*ff9112dfSStefan Roese reg = (reg_read(REG_DDRPHY_APLL_CTRL_ADDR) & ~(1 << 25));
396*ff9112dfSStefan Roese reg_write(REG_DDRPHY_APLL_CTRL_ADDR, reg);
397*ff9112dfSStefan Roese #endif
398*ff9112dfSStefan Roese
399*ff9112dfSStefan Roese /*
400*ff9112dfSStefan Roese * Stage 0 - Set board configuration
401*ff9112dfSStefan Roese */
402*ff9112dfSStefan Roese cpu_freq = ddr3_get_cpu_freq();
403*ff9112dfSStefan Roese if (fab_opt > FAB_OPT)
404*ff9112dfSStefan Roese fab_opt = FAB_OPT - 1;
405*ff9112dfSStefan Roese
406*ff9112dfSStefan Roese if (ddr3_get_log_level() > 0)
407*ff9112dfSStefan Roese print_ddr_target_freq(cpu_freq, fab_opt);
408*ff9112dfSStefan Roese
409*ff9112dfSStefan Roese #if defined(MV88F672X)
410*ff9112dfSStefan Roese get_target_freq(cpu_freq, &target_freq, &hclk_time_ps);
411*ff9112dfSStefan Roese #else
412*ff9112dfSStefan Roese target_freq = cpu_ddr_ratios[fab_opt][cpu_freq];
413*ff9112dfSStefan Roese hclk_time_ps = cpu_fab_clk_to_hclk[fab_opt][cpu_freq];
414*ff9112dfSStefan Roese #endif
415*ff9112dfSStefan Roese if ((target_freq == 0) || (hclk_time_ps == 0)) {
416*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Sequence - FAILED - Wrong Sample at Reset Configurations\n");
417*ff9112dfSStefan Roese if (target_freq == 0) {
418*ff9112dfSStefan Roese DEBUG_INIT_C("target_freq", target_freq, 2);
419*ff9112dfSStefan Roese DEBUG_INIT_C("fab_opt", fab_opt, 2);
420*ff9112dfSStefan Roese DEBUG_INIT_C("cpu_freq", cpu_freq, 2);
421*ff9112dfSStefan Roese } else if (hclk_time_ps == 0) {
422*ff9112dfSStefan Roese DEBUG_INIT_C("hclk_time_ps", hclk_time_ps, 2);
423*ff9112dfSStefan Roese DEBUG_INIT_C("fab_opt", fab_opt, 2);
424*ff9112dfSStefan Roese DEBUG_INIT_C("cpu_freq", cpu_freq, 2);
425*ff9112dfSStefan Roese }
426*ff9112dfSStefan Roese
427*ff9112dfSStefan Roese return MV_DDR3_TRAINING_ERR_BAD_SAR;
428*ff9112dfSStefan Roese }
429*ff9112dfSStefan Roese
430*ff9112dfSStefan Roese #if defined(ECC_SUPPORT)
431*ff9112dfSStefan Roese scrub_offs = U_BOOT_START_ADDR;
432*ff9112dfSStefan Roese scrub_size = U_BOOT_SCRUB_SIZE;
433*ff9112dfSStefan Roese #else
434*ff9112dfSStefan Roese scrub_offs = 0;
435*ff9112dfSStefan Roese scrub_size = 0;
436*ff9112dfSStefan Roese #endif
437*ff9112dfSStefan Roese
438*ff9112dfSStefan Roese #if defined(ECC_SUPPORT) && defined(AUTO_DETECTION_SUPPORT)
439*ff9112dfSStefan Roese ecc = DRAM_ECC;
440*ff9112dfSStefan Roese #endif
441*ff9112dfSStefan Roese
442*ff9112dfSStefan Roese #if defined(ECC_SUPPORT) && defined(AUTO_DETECTION_SUPPORT)
443*ff9112dfSStefan Roese ecc = 0;
444*ff9112dfSStefan Roese if (ddr3_check_config(BUS_WIDTH_ECC_TWSI_ADDR, CONFIG_ECC))
445*ff9112dfSStefan Roese ecc = 1;
446*ff9112dfSStefan Roese #endif
447*ff9112dfSStefan Roese
448*ff9112dfSStefan Roese #ifdef DQS_CLK_ALIGNED
449*ff9112dfSStefan Roese dqs_clk_aligned = 1;
450*ff9112dfSStefan Roese #endif
451*ff9112dfSStefan Roese
452*ff9112dfSStefan Roese /* Check if DRAM is already initialized */
453*ff9112dfSStefan Roese if (reg_read(REG_BOOTROM_ROUTINE_ADDR) &
454*ff9112dfSStefan Roese (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS)) {
455*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Sequence - 2nd boot - Skip\n");
456*ff9112dfSStefan Roese return MV_OK;
457*ff9112dfSStefan Roese }
458*ff9112dfSStefan Roese
459*ff9112dfSStefan Roese /*
460*ff9112dfSStefan Roese * Stage 1 - Dunit Setup
461*ff9112dfSStefan Roese */
462*ff9112dfSStefan Roese
463*ff9112dfSStefan Roese #ifdef DUNIT_STATIC
464*ff9112dfSStefan Roese /*
465*ff9112dfSStefan Roese * For Static D-Unit Setup use must set the correct static values
466*ff9112dfSStefan Roese * at the ddr3_*soc*_vars.h file
467*ff9112dfSStefan Roese */
468*ff9112dfSStefan Roese DEBUG_INIT_FULL_S("DDR3 Training Sequence - Static MC Init\n");
469*ff9112dfSStefan Roese ddr3_static_mc_init();
470*ff9112dfSStefan Roese
471*ff9112dfSStefan Roese #ifdef ECC_SUPPORT
472*ff9112dfSStefan Roese ecc = DRAM_ECC;
473*ff9112dfSStefan Roese if (ecc) {
474*ff9112dfSStefan Roese reg = reg_read(REG_SDRAM_CONFIG_ADDR);
475*ff9112dfSStefan Roese reg |= (1 << REG_SDRAM_CONFIG_ECC_OFFS);
476*ff9112dfSStefan Roese reg_write(REG_SDRAM_CONFIG_ADDR, reg);
477*ff9112dfSStefan Roese }
478*ff9112dfSStefan Roese #endif
479*ff9112dfSStefan Roese #endif
480*ff9112dfSStefan Roese
481*ff9112dfSStefan Roese #if defined(MV88F78X60) || defined(MV88F672X)
482*ff9112dfSStefan Roese #if defined(AUTO_DETECTION_SUPPORT)
483*ff9112dfSStefan Roese /*
484*ff9112dfSStefan Roese * Configurations for both static and dynamic MC setups
485*ff9112dfSStefan Roese *
486*ff9112dfSStefan Roese * Dynamically Set 32Bit and ECC for AXP (Relevant only for
487*ff9112dfSStefan Roese * Marvell DB boards)
488*ff9112dfSStefan Roese */
489*ff9112dfSStefan Roese if (ddr3_check_config(BUS_WIDTH_ECC_TWSI_ADDR, CONFIG_BUS_WIDTH)) {
490*ff9112dfSStefan Roese ddr_width = 32;
491*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Sequence - DRAM bus width 32Bit\n");
492*ff9112dfSStefan Roese }
493*ff9112dfSStefan Roese #endif
494*ff9112dfSStefan Roese
495*ff9112dfSStefan Roese #if defined(MV88F672X)
496*ff9112dfSStefan Roese reg = reg_read(REG_SDRAM_CONFIG_ADDR);
497*ff9112dfSStefan Roese if ((reg >> 15) & 1)
498*ff9112dfSStefan Roese ddr_width = 32;
499*ff9112dfSStefan Roese else
500*ff9112dfSStefan Roese ddr_width = 16;
501*ff9112dfSStefan Roese #endif
502*ff9112dfSStefan Roese #endif
503*ff9112dfSStefan Roese
504*ff9112dfSStefan Roese #ifdef DUNIT_SPD
505*ff9112dfSStefan Roese status = ddr3_dunit_setup(ecc, hclk_time_ps, &ddr_width);
506*ff9112dfSStefan Roese if (MV_OK != status) {
507*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Sequence - FAILED (ddr3 Dunit Setup)\n");
508*ff9112dfSStefan Roese return status;
509*ff9112dfSStefan Roese }
510*ff9112dfSStefan Roese #endif
511*ff9112dfSStefan Roese
512*ff9112dfSStefan Roese /* Fix read ready phases for all SOC in reg 0x15C8 */
513*ff9112dfSStefan Roese reg = reg_read(REG_TRAINING_DEBUG_3_ADDR);
514*ff9112dfSStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK);
515*ff9112dfSStefan Roese reg |= 0x4; /* Phase 0 */
516*ff9112dfSStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << REG_TRAINING_DEBUG_3_OFFS);
517*ff9112dfSStefan Roese reg |= (0x4 << (1 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 1 */
518*ff9112dfSStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << (3 * REG_TRAINING_DEBUG_3_OFFS));
519*ff9112dfSStefan Roese reg |= (0x6 << (3 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 3 */
520*ff9112dfSStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << (4 * REG_TRAINING_DEBUG_3_OFFS));
521*ff9112dfSStefan Roese reg |= (0x6 << (4 * REG_TRAINING_DEBUG_3_OFFS));
522*ff9112dfSStefan Roese reg &= ~(REG_TRAINING_DEBUG_3_MASK << (5 * REG_TRAINING_DEBUG_3_OFFS));
523*ff9112dfSStefan Roese reg |= (0x6 << (5 * REG_TRAINING_DEBUG_3_OFFS));
524*ff9112dfSStefan Roese reg_write(REG_TRAINING_DEBUG_3_ADDR, reg);
525*ff9112dfSStefan Roese
526*ff9112dfSStefan Roese #if defined(MV88F672X)
527*ff9112dfSStefan Roese /*
528*ff9112dfSStefan Roese * AxiBrespMode[8] = Compliant,
529*ff9112dfSStefan Roese * AxiAddrDecodeCntrl[11] = Internal,
530*ff9112dfSStefan Roese * AxiDataBusWidth[0] = 128bit
531*ff9112dfSStefan Roese */
532*ff9112dfSStefan Roese /* 0x14A8 - AXI Control Register */
533*ff9112dfSStefan Roese reg_write(REG_DRAM_AXI_CTRL_ADDR, 0);
534*ff9112dfSStefan Roese #else
535*ff9112dfSStefan Roese /* 0x14A8 - AXI Control Register */
536*ff9112dfSStefan Roese reg_write(REG_DRAM_AXI_CTRL_ADDR, 0x00000100);
537*ff9112dfSStefan Roese reg_write(REG_CDI_CONFIG_ADDR, 0x00000006);
538*ff9112dfSStefan Roese
539*ff9112dfSStefan Roese if ((ddr_width == 64) && (reg_read(REG_DDR_IO_ADDR) &
540*ff9112dfSStefan Roese (1 << REG_DDR_IO_CLK_RATIO_OFFS))) {
541*ff9112dfSStefan Roese /* 0x14A8 - AXI Control Register */
542*ff9112dfSStefan Roese reg_write(REG_DRAM_AXI_CTRL_ADDR, 0x00000101);
543*ff9112dfSStefan Roese reg_write(REG_CDI_CONFIG_ADDR, 0x00000007);
544*ff9112dfSStefan Roese }
545*ff9112dfSStefan Roese #endif
546*ff9112dfSStefan Roese
547*ff9112dfSStefan Roese #if !defined(MV88F67XX)
548*ff9112dfSStefan Roese /*
549*ff9112dfSStefan Roese * ARMADA-370 activate DLB later at the u-boot,
550*ff9112dfSStefan Roese * Armada38x - No DLB activation at this time
551*ff9112dfSStefan Roese */
552*ff9112dfSStefan Roese reg_write(DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x18C01E);
553*ff9112dfSStefan Roese
554*ff9112dfSStefan Roese #if defined(MV88F78X60)
555*ff9112dfSStefan Roese /* WA according to eratta GL-8672902*/
556*ff9112dfSStefan Roese if (mv_ctrl_rev_get() == MV_78XX0_B0_REV)
557*ff9112dfSStefan Roese reg_write(DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0xc19e);
558*ff9112dfSStefan Roese #endif
559*ff9112dfSStefan Roese
560*ff9112dfSStefan Roese reg_write(DLB_AGING_REGISTER, 0x0f7f007f);
561*ff9112dfSStefan Roese reg_write(DLB_EVICTION_CONTROL_REG, 0x0);
562*ff9112dfSStefan Roese reg_write(DLB_EVICTION_TIMERS_REGISTER_REG, 0x00FF3C1F);
563*ff9112dfSStefan Roese
564*ff9112dfSStefan Roese reg_write(MBUS_UNITS_PRIORITY_CONTROL_REG, 0x55555555);
565*ff9112dfSStefan Roese reg_write(FABRIC_UNITS_PRIORITY_CONTROL_REG, 0xAA);
566*ff9112dfSStefan Roese reg_write(MBUS_UNITS_PREFETCH_CONTROL_REG, 0xffff);
567*ff9112dfSStefan Roese reg_write(FABRIC_UNITS_PREFETCH_CONTROL_REG, 0xf0f);
568*ff9112dfSStefan Roese
569*ff9112dfSStefan Roese #if defined(MV88F78X60)
570*ff9112dfSStefan Roese /* WA according to eratta GL-8672902 */
571*ff9112dfSStefan Roese if (mv_ctrl_rev_get() == MV_78XX0_B0_REV) {
572*ff9112dfSStefan Roese reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
573*ff9112dfSStefan Roese reg |= DLB_ENABLE;
574*ff9112dfSStefan Roese reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
575*ff9112dfSStefan Roese }
576*ff9112dfSStefan Roese #endif /* end defined(MV88F78X60) */
577*ff9112dfSStefan Roese #endif /* end !defined(MV88F67XX) */
578*ff9112dfSStefan Roese
579*ff9112dfSStefan Roese if (ddr3_get_log_level() >= MV_LOG_LEVEL_1)
580*ff9112dfSStefan Roese print_dunit_setup();
581*ff9112dfSStefan Roese
582*ff9112dfSStefan Roese /*
583*ff9112dfSStefan Roese * Stage 2 - Training Values Setup
584*ff9112dfSStefan Roese */
585*ff9112dfSStefan Roese #ifdef STATIC_TRAINING
586*ff9112dfSStefan Roese /*
587*ff9112dfSStefan Roese * DRAM Init - After all the D-unit values are set, its time to init
588*ff9112dfSStefan Roese * the D-unit
589*ff9112dfSStefan Roese */
590*ff9112dfSStefan Roese /* Wait for '0' */
591*ff9112dfSStefan Roese reg_write(REG_SDRAM_INIT_CTRL_ADDR, 0x1);
592*ff9112dfSStefan Roese do {
593*ff9112dfSStefan Roese reg = (reg_read(REG_SDRAM_INIT_CTRL_ADDR)) &
594*ff9112dfSStefan Roese (1 << REG_SDRAM_INIT_CTRL_OFFS);
595*ff9112dfSStefan Roese } while (reg);
596*ff9112dfSStefan Roese
597*ff9112dfSStefan Roese /* ddr3 init using static parameters - HW training is disabled */
598*ff9112dfSStefan Roese DEBUG_INIT_FULL_S("DDR3 Training Sequence - Static Training Parameters\n");
599*ff9112dfSStefan Roese ddr3_static_training_init();
600*ff9112dfSStefan Roese
601*ff9112dfSStefan Roese #if defined(MV88F78X60)
602*ff9112dfSStefan Roese /*
603*ff9112dfSStefan Roese * If ECC is enabled, need to scrub the U-Boot area memory region -
604*ff9112dfSStefan Roese * Run training function with Xor bypass just to scrub the memory
605*ff9112dfSStefan Roese */
606*ff9112dfSStefan Roese status = ddr3_hw_training(target_freq, ddr_width,
607*ff9112dfSStefan Roese 1, scrub_offs, scrub_size,
608*ff9112dfSStefan Roese dqs_clk_aligned, DDR3_TRAINING_DEBUG,
609*ff9112dfSStefan Roese REG_DIMM_SKIP_WL);
610*ff9112dfSStefan Roese if (MV_OK != status) {
611*ff9112dfSStefan Roese DEBUG_INIT_FULL_S("DDR3 Training Sequence - FAILED\n");
612*ff9112dfSStefan Roese return status;
613*ff9112dfSStefan Roese }
614*ff9112dfSStefan Roese #endif
615*ff9112dfSStefan Roese #else
616*ff9112dfSStefan Roese /* Set X-BAR windows for the training sequence */
617*ff9112dfSStefan Roese ddr3_save_and_set_training_windows(win_backup);
618*ff9112dfSStefan Roese
619*ff9112dfSStefan Roese /* Run DDR3 Training Sequence */
620*ff9112dfSStefan Roese /* DRAM Init */
621*ff9112dfSStefan Roese reg_write(REG_SDRAM_INIT_CTRL_ADDR, 0x1);
622*ff9112dfSStefan Roese do {
623*ff9112dfSStefan Roese reg = (reg_read(REG_SDRAM_INIT_CTRL_ADDR)) &
624*ff9112dfSStefan Roese (1 << REG_SDRAM_INIT_CTRL_OFFS);
625*ff9112dfSStefan Roese } while (reg); /* Wait for '0' */
626*ff9112dfSStefan Roese
627*ff9112dfSStefan Roese /* ddr3 init using DDR3 HW training procedure */
628*ff9112dfSStefan Roese DEBUG_INIT_FULL_S("DDR3 Training Sequence - HW Training Procedure\n");
629*ff9112dfSStefan Roese status = ddr3_hw_training(target_freq, ddr_width,
630*ff9112dfSStefan Roese 0, scrub_offs, scrub_size,
631*ff9112dfSStefan Roese dqs_clk_aligned, DDR3_TRAINING_DEBUG,
632*ff9112dfSStefan Roese REG_DIMM_SKIP_WL);
633*ff9112dfSStefan Roese if (MV_OK != status) {
634*ff9112dfSStefan Roese DEBUG_INIT_FULL_S("DDR3 Training Sequence - FAILED\n");
635*ff9112dfSStefan Roese return status;
636*ff9112dfSStefan Roese }
637*ff9112dfSStefan Roese #endif
638*ff9112dfSStefan Roese
639*ff9112dfSStefan Roese /*
640*ff9112dfSStefan Roese * Stage 3 - Finish
641*ff9112dfSStefan Roese */
642*ff9112dfSStefan Roese #if defined(MV88F78X60) || defined(MV88F672X)
643*ff9112dfSStefan Roese /* Disable ECC Ignore bit */
644*ff9112dfSStefan Roese reg = reg_read(REG_SDRAM_CONFIG_ADDR) &
645*ff9112dfSStefan Roese ~(1 << REG_SDRAM_CONFIG_IERR_OFFS);
646*ff9112dfSStefan Roese reg_write(REG_SDRAM_CONFIG_ADDR, reg);
647*ff9112dfSStefan Roese #endif
648*ff9112dfSStefan Roese
649*ff9112dfSStefan Roese #if !defined(STATIC_TRAINING)
650*ff9112dfSStefan Roese /* Restore and set windows */
651*ff9112dfSStefan Roese ddr3_restore_and_set_final_windows(win_backup);
652*ff9112dfSStefan Roese #endif
653*ff9112dfSStefan Roese
654*ff9112dfSStefan Roese /* Update DRAM init indication in bootROM register */
655*ff9112dfSStefan Roese reg = reg_read(REG_BOOTROM_ROUTINE_ADDR);
656*ff9112dfSStefan Roese reg_write(REG_BOOTROM_ROUTINE_ADDR,
657*ff9112dfSStefan Roese reg | (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS));
658*ff9112dfSStefan Roese
659*ff9112dfSStefan Roese #if !defined(MV88F67XX)
660*ff9112dfSStefan Roese #if defined(MV88F78X60)
661*ff9112dfSStefan Roese if (mv_ctrl_rev_get() == MV_78XX0_B0_REV) {
662*ff9112dfSStefan Roese reg = reg_read(REG_SDRAM_CONFIG_ADDR);
663*ff9112dfSStefan Roese if (ecc == 0)
664*ff9112dfSStefan Roese reg_write(REG_SDRAM_CONFIG_ADDR, reg | (1 << 19));
665*ff9112dfSStefan Roese }
666*ff9112dfSStefan Roese #endif /* end defined(MV88F78X60) */
667*ff9112dfSStefan Roese
668*ff9112dfSStefan Roese reg_write(DLB_EVICTION_CONTROL_REG, 0x9);
669*ff9112dfSStefan Roese
670*ff9112dfSStefan Roese reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
671*ff9112dfSStefan Roese reg |= (DLB_ENABLE | DLB_WRITE_COALESING | DLB_AXI_PREFETCH_EN |
672*ff9112dfSStefan Roese DLB_MBUS_PREFETCH_EN | PREFETCH_NLNSZTR);
673*ff9112dfSStefan Roese reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
674*ff9112dfSStefan Roese #endif /* end !defined(MV88F67XX) */
675*ff9112dfSStefan Roese
676*ff9112dfSStefan Roese #ifdef STATIC_TRAINING
677*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Sequence - Ended Successfully (S)\n");
678*ff9112dfSStefan Roese #else
679*ff9112dfSStefan Roese DEBUG_INIT_S("DDR3 Training Sequence - Ended Successfully\n");
680*ff9112dfSStefan Roese #endif
681*ff9112dfSStefan Roese
682*ff9112dfSStefan Roese return MV_OK;
683*ff9112dfSStefan Roese }
684*ff9112dfSStefan Roese
685*ff9112dfSStefan Roese /*
686*ff9112dfSStefan Roese * Name: ddr3_get_cpu_freq
687*ff9112dfSStefan Roese * Desc: read S@R and return CPU frequency
688*ff9112dfSStefan Roese * Args:
689*ff9112dfSStefan Roese * Notes:
690*ff9112dfSStefan Roese * Returns: required value
691*ff9112dfSStefan Roese */
692*ff9112dfSStefan Roese
ddr3_get_cpu_freq(void)693*ff9112dfSStefan Roese u32 ddr3_get_cpu_freq(void)
694*ff9112dfSStefan Roese {
695*ff9112dfSStefan Roese u32 reg, cpu_freq;
696*ff9112dfSStefan Roese
697*ff9112dfSStefan Roese #if defined(MV88F672X)
698*ff9112dfSStefan Roese /* Read sample at reset setting */
699*ff9112dfSStefan Roese reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR); /* 0xE8200 */
700*ff9112dfSStefan Roese cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
701*ff9112dfSStefan Roese REG_SAMPLE_RESET_CPU_FREQ_OFFS;
702*ff9112dfSStefan Roese #else
703*ff9112dfSStefan Roese /* Read sample at reset setting */
704*ff9112dfSStefan Roese reg = reg_read(REG_SAMPLE_RESET_LOW_ADDR); /* 0x18230 [23:21] */
705*ff9112dfSStefan Roese #if defined(MV88F78X60)
706*ff9112dfSStefan Roese cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
707*ff9112dfSStefan Roese REG_SAMPLE_RESET_CPU_FREQ_OFFS;
708*ff9112dfSStefan Roese reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR); /* 0x18234 [20] */
709*ff9112dfSStefan Roese cpu_freq |= (((reg >> REG_SAMPLE_RESET_HIGH_CPU_FREQ_OFFS) & 0x1) << 3);
710*ff9112dfSStefan Roese #elif defined(MV88F67XX)
711*ff9112dfSStefan Roese cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
712*ff9112dfSStefan Roese REG_SAMPLE_RESET_CPU_FREQ_OFFS;
713*ff9112dfSStefan Roese #endif
714*ff9112dfSStefan Roese #endif
715*ff9112dfSStefan Roese
716*ff9112dfSStefan Roese return cpu_freq;
717*ff9112dfSStefan Roese }
718*ff9112dfSStefan Roese
719*ff9112dfSStefan Roese /*
720*ff9112dfSStefan Roese * Name: ddr3_get_fab_opt
721*ff9112dfSStefan Roese * Desc: read S@R and return CPU frequency
722*ff9112dfSStefan Roese * Args:
723*ff9112dfSStefan Roese * Notes:
724*ff9112dfSStefan Roese * Returns: required value
725*ff9112dfSStefan Roese */
ddr3_get_fab_opt(void)726*ff9112dfSStefan Roese u32 ddr3_get_fab_opt(void)
727*ff9112dfSStefan Roese {
728*ff9112dfSStefan Roese __maybe_unused u32 reg, fab_opt;
729*ff9112dfSStefan Roese
730*ff9112dfSStefan Roese #if defined(MV88F672X)
731*ff9112dfSStefan Roese return 0; /* No fabric */
732*ff9112dfSStefan Roese #else
733*ff9112dfSStefan Roese /* Read sample at reset setting */
734*ff9112dfSStefan Roese reg = reg_read(REG_SAMPLE_RESET_LOW_ADDR);
735*ff9112dfSStefan Roese fab_opt = (reg & REG_SAMPLE_RESET_FAB_MASK) >>
736*ff9112dfSStefan Roese REG_SAMPLE_RESET_FAB_OFFS;
737*ff9112dfSStefan Roese
738*ff9112dfSStefan Roese #if defined(MV88F78X60)
739*ff9112dfSStefan Roese reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR);
740*ff9112dfSStefan Roese fab_opt |= (((reg >> 19) & 0x1) << 4);
741*ff9112dfSStefan Roese #endif
742*ff9112dfSStefan Roese
743*ff9112dfSStefan Roese return fab_opt;
744*ff9112dfSStefan Roese #endif
745*ff9112dfSStefan Roese }
746*ff9112dfSStefan Roese
747*ff9112dfSStefan Roese /*
748*ff9112dfSStefan Roese * Name: ddr3_get_vco_freq
749*ff9112dfSStefan Roese * Desc: read S@R and return VCO frequency
750*ff9112dfSStefan Roese * Args:
751*ff9112dfSStefan Roese * Notes:
752*ff9112dfSStefan Roese * Returns: required value
753*ff9112dfSStefan Roese */
ddr3_get_vco_freq(void)754*ff9112dfSStefan Roese u32 ddr3_get_vco_freq(void)
755*ff9112dfSStefan Roese {
756*ff9112dfSStefan Roese u32 fab, cpu_freq, ui_vco_freq;
757*ff9112dfSStefan Roese
758*ff9112dfSStefan Roese fab = ddr3_get_fab_opt();
759*ff9112dfSStefan Roese cpu_freq = ddr3_get_cpu_freq();
760*ff9112dfSStefan Roese
761*ff9112dfSStefan Roese if (fab == 2 || fab == 3 || fab == 7 || fab == 8 || fab == 10 ||
762*ff9112dfSStefan Roese fab == 15 || fab == 17 || fab == 20)
763*ff9112dfSStefan Roese ui_vco_freq = cpu_freq + CLK_CPU;
764*ff9112dfSStefan Roese else
765*ff9112dfSStefan Roese ui_vco_freq = cpu_freq;
766*ff9112dfSStefan Roese
767*ff9112dfSStefan Roese return ui_vco_freq;
768*ff9112dfSStefan Roese }
769*ff9112dfSStefan Roese
770*ff9112dfSStefan Roese #ifdef STATIC_TRAINING
771*ff9112dfSStefan Roese /*
772*ff9112dfSStefan Roese * Name: ddr3_static_training_init - Init DDR3 Training with
773*ff9112dfSStefan Roese * static parameters
774*ff9112dfSStefan Roese * Desc: Use this routine to init the controller without the HW training
775*ff9112dfSStefan Roese * procedure
776*ff9112dfSStefan Roese * User must provide compatible header file with registers data.
777*ff9112dfSStefan Roese * Args: None.
778*ff9112dfSStefan Roese * Notes:
779*ff9112dfSStefan Roese * Returns: None.
780*ff9112dfSStefan Roese */
ddr3_static_training_init(void)781*ff9112dfSStefan Roese void ddr3_static_training_init(void)
782*ff9112dfSStefan Roese {
783*ff9112dfSStefan Roese MV_DRAM_MODES *ddr_mode;
784*ff9112dfSStefan Roese u32 reg;
785*ff9112dfSStefan Roese int j;
786*ff9112dfSStefan Roese
787*ff9112dfSStefan Roese ddr_mode = ddr3_get_static_ddr_mode();
788*ff9112dfSStefan Roese
789*ff9112dfSStefan Roese j = 0;
790*ff9112dfSStefan Roese while (ddr_mode->vals[j].reg_addr != 0) {
791*ff9112dfSStefan Roese udelay(10); /* haim want to delay each write */
792*ff9112dfSStefan Roese reg_write(ddr_mode->vals[j].reg_addr,
793*ff9112dfSStefan Roese ddr_mode->vals[j].reg_value);
794*ff9112dfSStefan Roese
795*ff9112dfSStefan Roese if (ddr_mode->vals[j].reg_addr ==
796*ff9112dfSStefan Roese REG_PHY_REGISTRY_FILE_ACCESS_ADDR)
797*ff9112dfSStefan Roese do {
798*ff9112dfSStefan Roese reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
799*ff9112dfSStefan Roese REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
800*ff9112dfSStefan Roese } while (reg);
801*ff9112dfSStefan Roese j++;
802*ff9112dfSStefan Roese }
803*ff9112dfSStefan Roese }
804*ff9112dfSStefan Roese #endif
805*ff9112dfSStefan Roese
806*ff9112dfSStefan Roese /*
807*ff9112dfSStefan Roese * Name: ddr3_get_static_mc_value - Init Memory controller with static
808*ff9112dfSStefan Roese * parameters
809*ff9112dfSStefan Roese * Desc: Use this routine to init the controller without the HW training
810*ff9112dfSStefan Roese * procedure
811*ff9112dfSStefan Roese * User must provide compatible header file with registers data.
812*ff9112dfSStefan Roese * Args: None.
813*ff9112dfSStefan Roese * Notes:
814*ff9112dfSStefan Roese * Returns: None.
815*ff9112dfSStefan Roese */
ddr3_get_static_mc_value(u32 reg_addr,u32 offset1,u32 mask1,u32 offset2,u32 mask2)816*ff9112dfSStefan Roese u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1, u32 offset2,
817*ff9112dfSStefan Roese u32 mask2)
818*ff9112dfSStefan Roese {
819*ff9112dfSStefan Roese u32 reg, tmp;
820*ff9112dfSStefan Roese
821*ff9112dfSStefan Roese reg = reg_read(reg_addr);
822*ff9112dfSStefan Roese
823*ff9112dfSStefan Roese tmp = (reg >> offset1) & mask1;
824*ff9112dfSStefan Roese if (mask2)
825*ff9112dfSStefan Roese tmp |= (reg >> offset2) & mask2;
826*ff9112dfSStefan Roese
827*ff9112dfSStefan Roese return tmp;
828*ff9112dfSStefan Roese }
829*ff9112dfSStefan Roese
830*ff9112dfSStefan Roese /*
831*ff9112dfSStefan Roese * Name: ddr3_get_static_ddr_mode - Init Memory controller with static
832*ff9112dfSStefan Roese * parameters
833*ff9112dfSStefan Roese * Desc: Use this routine to init the controller without the HW training
834*ff9112dfSStefan Roese * procedure
835*ff9112dfSStefan Roese * User must provide compatible header file with registers data.
836*ff9112dfSStefan Roese * Args: None.
837*ff9112dfSStefan Roese * Notes:
838*ff9112dfSStefan Roese * Returns: None.
839*ff9112dfSStefan Roese */
ddr3_get_static_ddr_mode(void)840*ff9112dfSStefan Roese __weak MV_DRAM_MODES *ddr3_get_static_ddr_mode(void)
841*ff9112dfSStefan Roese {
842*ff9112dfSStefan Roese u32 chip_board_rev, i;
843*ff9112dfSStefan Roese u32 size;
844*ff9112dfSStefan Roese
845*ff9112dfSStefan Roese /* Do not modify this code. relevant only for marvell Boards */
846*ff9112dfSStefan Roese #if defined(DB_78X60_PCAC)
847*ff9112dfSStefan Roese chip_board_rev = Z1_PCAC;
848*ff9112dfSStefan Roese #elif defined(DB_78X60_AMC)
849*ff9112dfSStefan Roese chip_board_rev = A0_AMC;
850*ff9112dfSStefan Roese #elif defined(DB_88F6710_PCAC)
851*ff9112dfSStefan Roese chip_board_rev = A0_PCAC;
852*ff9112dfSStefan Roese #elif defined(RD_88F6710)
853*ff9112dfSStefan Roese chip_board_rev = A0_RD;
854*ff9112dfSStefan Roese #elif defined(MV88F672X)
855*ff9112dfSStefan Roese chip_board_rev = mv_board_id_get();
856*ff9112dfSStefan Roese #else
857*ff9112dfSStefan Roese chip_board_rev = A0;
858*ff9112dfSStefan Roese #endif
859*ff9112dfSStefan Roese
860*ff9112dfSStefan Roese size = sizeof(ddr_modes) / sizeof(MV_DRAM_MODES);
861*ff9112dfSStefan Roese for (i = 0; i < size; i++) {
862*ff9112dfSStefan Roese if ((ddr3_get_cpu_freq() == ddr_modes[i].cpu_freq) &&
863*ff9112dfSStefan Roese (ddr3_get_fab_opt() == ddr_modes[i].fab_freq) &&
864*ff9112dfSStefan Roese (chip_board_rev == ddr_modes[i].chip_board_rev))
865*ff9112dfSStefan Roese return &ddr_modes[i];
866*ff9112dfSStefan Roese }
867*ff9112dfSStefan Roese
868*ff9112dfSStefan Roese return &ddr_modes[0];
869*ff9112dfSStefan Roese }
870*ff9112dfSStefan Roese
871*ff9112dfSStefan Roese #ifdef DUNIT_STATIC
872*ff9112dfSStefan Roese /*
873*ff9112dfSStefan Roese * Name: ddr3_static_mc_init - Init Memory controller with static parameters
874*ff9112dfSStefan Roese * Desc: Use this routine to init the controller without the HW training
875*ff9112dfSStefan Roese * procedure
876*ff9112dfSStefan Roese * User must provide compatible header file with registers data.
877*ff9112dfSStefan Roese * Args: None.
878*ff9112dfSStefan Roese * Notes:
879*ff9112dfSStefan Roese * Returns: None.
880*ff9112dfSStefan Roese */
ddr3_static_mc_init(void)881*ff9112dfSStefan Roese void ddr3_static_mc_init(void)
882*ff9112dfSStefan Roese {
883*ff9112dfSStefan Roese MV_DRAM_MODES *ddr_mode;
884*ff9112dfSStefan Roese u32 reg;
885*ff9112dfSStefan Roese int j;
886*ff9112dfSStefan Roese
887*ff9112dfSStefan Roese ddr_mode = ddr3_get_static_ddr_mode();
888*ff9112dfSStefan Roese j = 0;
889*ff9112dfSStefan Roese while (ddr_mode->regs[j].reg_addr != 0) {
890*ff9112dfSStefan Roese reg_write(ddr_mode->regs[j].reg_addr,
891*ff9112dfSStefan Roese ddr_mode->regs[j].reg_value);
892*ff9112dfSStefan Roese if (ddr_mode->regs[j].reg_addr ==
893*ff9112dfSStefan Roese REG_PHY_REGISTRY_FILE_ACCESS_ADDR)
894*ff9112dfSStefan Roese do {
895*ff9112dfSStefan Roese reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
896*ff9112dfSStefan Roese REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
897*ff9112dfSStefan Roese } while (reg);
898*ff9112dfSStefan Roese j++;
899*ff9112dfSStefan Roese }
900*ff9112dfSStefan Roese }
901*ff9112dfSStefan Roese #endif
902*ff9112dfSStefan Roese
903*ff9112dfSStefan Roese /*
904*ff9112dfSStefan Roese * Name: ddr3_check_config - Check user configurations: ECC/MultiCS
905*ff9112dfSStefan Roese * Desc:
906*ff9112dfSStefan Roese * Args: twsi Address
907*ff9112dfSStefan Roese * Notes: Only Available for ArmadaXP/Armada 370 DB boards
908*ff9112dfSStefan Roese * Returns: None.
909*ff9112dfSStefan Roese */
ddr3_check_config(u32 twsi_addr,MV_CONFIG_TYPE config_type)910*ff9112dfSStefan Roese int ddr3_check_config(u32 twsi_addr, MV_CONFIG_TYPE config_type)
911*ff9112dfSStefan Roese {
912*ff9112dfSStefan Roese #ifdef AUTO_DETECTION_SUPPORT
913*ff9112dfSStefan Roese u8 data = 0;
914*ff9112dfSStefan Roese int ret;
915*ff9112dfSStefan Roese int offset;
916*ff9112dfSStefan Roese
917*ff9112dfSStefan Roese if ((config_type == CONFIG_ECC) || (config_type == CONFIG_BUS_WIDTH))
918*ff9112dfSStefan Roese offset = 1;
919*ff9112dfSStefan Roese else
920*ff9112dfSStefan Roese offset = 0;
921*ff9112dfSStefan Roese
922*ff9112dfSStefan Roese ret = i2c_read(twsi_addr, offset, 1, (u8 *)&data, 1);
923*ff9112dfSStefan Roese if (!ret) {
924*ff9112dfSStefan Roese switch (config_type) {
925*ff9112dfSStefan Roese case CONFIG_ECC:
926*ff9112dfSStefan Roese if (data & 0x2)
927*ff9112dfSStefan Roese return 1;
928*ff9112dfSStefan Roese break;
929*ff9112dfSStefan Roese case CONFIG_BUS_WIDTH:
930*ff9112dfSStefan Roese if (data & 0x1)
931*ff9112dfSStefan Roese return 1;
932*ff9112dfSStefan Roese break;
933*ff9112dfSStefan Roese #ifdef DB_88F6710
934*ff9112dfSStefan Roese case CONFIG_MULTI_CS:
935*ff9112dfSStefan Roese if (CFG_MULTI_CS_MODE(data))
936*ff9112dfSStefan Roese return 1;
937*ff9112dfSStefan Roese break;
938*ff9112dfSStefan Roese #else
939*ff9112dfSStefan Roese case CONFIG_MULTI_CS:
940*ff9112dfSStefan Roese break;
941*ff9112dfSStefan Roese #endif
942*ff9112dfSStefan Roese }
943*ff9112dfSStefan Roese }
944*ff9112dfSStefan Roese #endif
945*ff9112dfSStefan Roese
946*ff9112dfSStefan Roese return 0;
947*ff9112dfSStefan Roese }
948*ff9112dfSStefan Roese
949*ff9112dfSStefan Roese #if defined(DB_88F78X60_REV2)
950*ff9112dfSStefan Roese /*
951*ff9112dfSStefan Roese * Name: ddr3_get_eprom_fabric - Get Fabric configuration from EPROM
952*ff9112dfSStefan Roese * Desc:
953*ff9112dfSStefan Roese * Args: twsi Address
954*ff9112dfSStefan Roese * Notes: Only Available for ArmadaXP DB Rev2 boards
955*ff9112dfSStefan Roese * Returns: None.
956*ff9112dfSStefan Roese */
ddr3_get_eprom_fabric(void)957*ff9112dfSStefan Roese u8 ddr3_get_eprom_fabric(void)
958*ff9112dfSStefan Roese {
959*ff9112dfSStefan Roese #ifdef AUTO_DETECTION_SUPPORT
960*ff9112dfSStefan Roese u8 data = 0;
961*ff9112dfSStefan Roese int ret;
962*ff9112dfSStefan Roese
963*ff9112dfSStefan Roese ret = i2c_read(NEW_FABRIC_TWSI_ADDR, 1, 1, (u8 *)&data, 1);
964*ff9112dfSStefan Roese if (!ret)
965*ff9112dfSStefan Roese return data & 0x1F;
966*ff9112dfSStefan Roese #endif
967*ff9112dfSStefan Roese
968*ff9112dfSStefan Roese return 0;
969*ff9112dfSStefan Roese }
970*ff9112dfSStefan Roese
971*ff9112dfSStefan Roese #endif
972*ff9112dfSStefan Roese
973*ff9112dfSStefan Roese /*
974*ff9112dfSStefan Roese * Name: ddr3_cl_to_valid_cl - this return register matching CL value
975*ff9112dfSStefan Roese * Desc:
976*ff9112dfSStefan Roese * Args: clValue - the value
977*ff9112dfSStefan Roese
978*ff9112dfSStefan Roese * Notes:
979*ff9112dfSStefan Roese * Returns: required CL value
980*ff9112dfSStefan Roese */
ddr3_cl_to_valid_cl(u32 cl)981*ff9112dfSStefan Roese u32 ddr3_cl_to_valid_cl(u32 cl)
982*ff9112dfSStefan Roese {
983*ff9112dfSStefan Roese switch (cl) {
984*ff9112dfSStefan Roese case 5:
985*ff9112dfSStefan Roese return 2;
986*ff9112dfSStefan Roese break;
987*ff9112dfSStefan Roese case 6:
988*ff9112dfSStefan Roese return 4;
989*ff9112dfSStefan Roese break;
990*ff9112dfSStefan Roese case 7:
991*ff9112dfSStefan Roese return 6;
992*ff9112dfSStefan Roese break;
993*ff9112dfSStefan Roese case 8:
994*ff9112dfSStefan Roese return 8;
995*ff9112dfSStefan Roese break;
996*ff9112dfSStefan Roese case 9:
997*ff9112dfSStefan Roese return 10;
998*ff9112dfSStefan Roese break;
999*ff9112dfSStefan Roese case 10:
1000*ff9112dfSStefan Roese return 12;
1001*ff9112dfSStefan Roese break;
1002*ff9112dfSStefan Roese case 11:
1003*ff9112dfSStefan Roese return 14;
1004*ff9112dfSStefan Roese break;
1005*ff9112dfSStefan Roese case 12:
1006*ff9112dfSStefan Roese return 1;
1007*ff9112dfSStefan Roese break;
1008*ff9112dfSStefan Roese case 13:
1009*ff9112dfSStefan Roese return 3;
1010*ff9112dfSStefan Roese break;
1011*ff9112dfSStefan Roese case 14:
1012*ff9112dfSStefan Roese return 5;
1013*ff9112dfSStefan Roese break;
1014*ff9112dfSStefan Roese default:
1015*ff9112dfSStefan Roese return 2;
1016*ff9112dfSStefan Roese }
1017*ff9112dfSStefan Roese }
1018*ff9112dfSStefan Roese
1019*ff9112dfSStefan Roese /*
1020*ff9112dfSStefan Roese * Name: ddr3_cl_to_valid_cl - this return register matching CL value
1021*ff9112dfSStefan Roese * Desc:
1022*ff9112dfSStefan Roese * Args: clValue - the value
1023*ff9112dfSStefan Roese * Notes:
1024*ff9112dfSStefan Roese * Returns: required CL value
1025*ff9112dfSStefan Roese */
ddr3_valid_cl_to_cl(u32 ui_valid_cl)1026*ff9112dfSStefan Roese u32 ddr3_valid_cl_to_cl(u32 ui_valid_cl)
1027*ff9112dfSStefan Roese {
1028*ff9112dfSStefan Roese switch (ui_valid_cl) {
1029*ff9112dfSStefan Roese case 1:
1030*ff9112dfSStefan Roese return 12;
1031*ff9112dfSStefan Roese break;
1032*ff9112dfSStefan Roese case 2:
1033*ff9112dfSStefan Roese return 5;
1034*ff9112dfSStefan Roese break;
1035*ff9112dfSStefan Roese case 3:
1036*ff9112dfSStefan Roese return 13;
1037*ff9112dfSStefan Roese break;
1038*ff9112dfSStefan Roese case 4:
1039*ff9112dfSStefan Roese return 6;
1040*ff9112dfSStefan Roese break;
1041*ff9112dfSStefan Roese case 5:
1042*ff9112dfSStefan Roese return 14;
1043*ff9112dfSStefan Roese break;
1044*ff9112dfSStefan Roese case 6:
1045*ff9112dfSStefan Roese return 7;
1046*ff9112dfSStefan Roese break;
1047*ff9112dfSStefan Roese case 8:
1048*ff9112dfSStefan Roese return 8;
1049*ff9112dfSStefan Roese break;
1050*ff9112dfSStefan Roese case 10:
1051*ff9112dfSStefan Roese return 9;
1052*ff9112dfSStefan Roese break;
1053*ff9112dfSStefan Roese case 12:
1054*ff9112dfSStefan Roese return 10;
1055*ff9112dfSStefan Roese break;
1056*ff9112dfSStefan Roese case 14:
1057*ff9112dfSStefan Roese return 11;
1058*ff9112dfSStefan Roese break;
1059*ff9112dfSStefan Roese default:
1060*ff9112dfSStefan Roese return 0;
1061*ff9112dfSStefan Roese }
1062*ff9112dfSStefan Roese }
1063*ff9112dfSStefan Roese
1064*ff9112dfSStefan Roese /*
1065*ff9112dfSStefan Roese * Name: ddr3_get_cs_num_from_reg
1066*ff9112dfSStefan Roese * Desc:
1067*ff9112dfSStefan Roese * Args:
1068*ff9112dfSStefan Roese * Notes:
1069*ff9112dfSStefan Roese * Returns:
1070*ff9112dfSStefan Roese */
ddr3_get_cs_num_from_reg(void)1071*ff9112dfSStefan Roese u32 ddr3_get_cs_num_from_reg(void)
1072*ff9112dfSStefan Roese {
1073*ff9112dfSStefan Roese u32 cs_ena = ddr3_get_cs_ena_from_reg();
1074*ff9112dfSStefan Roese u32 cs_count = 0;
1075*ff9112dfSStefan Roese u32 cs;
1076*ff9112dfSStefan Roese
1077*ff9112dfSStefan Roese for (cs = 0; cs < MAX_CS; cs++) {
1078*ff9112dfSStefan Roese if (cs_ena & (1 << cs))
1079*ff9112dfSStefan Roese cs_count++;
1080*ff9112dfSStefan Roese }
1081*ff9112dfSStefan Roese
1082*ff9112dfSStefan Roese return cs_count;
1083*ff9112dfSStefan Roese }
1084*ff9112dfSStefan Roese
1085*ff9112dfSStefan Roese /*
1086*ff9112dfSStefan Roese * Name: ddr3_get_cs_ena_from_reg
1087*ff9112dfSStefan Roese * Desc:
1088*ff9112dfSStefan Roese * Args:
1089*ff9112dfSStefan Roese * Notes:
1090*ff9112dfSStefan Roese * Returns:
1091*ff9112dfSStefan Roese */
ddr3_get_cs_ena_from_reg(void)1092*ff9112dfSStefan Roese u32 ddr3_get_cs_ena_from_reg(void)
1093*ff9112dfSStefan Roese {
1094*ff9112dfSStefan Roese return reg_read(REG_DDR3_RANK_CTRL_ADDR) &
1095*ff9112dfSStefan Roese REG_DDR3_RANK_CTRL_CS_ENA_MASK;
1096*ff9112dfSStefan Roese }
1097*ff9112dfSStefan Roese
1098*ff9112dfSStefan Roese /*
1099*ff9112dfSStefan Roese * mv_ctrl_rev_get - Get Marvell controller device revision number
1100*ff9112dfSStefan Roese *
1101*ff9112dfSStefan Roese * DESCRIPTION:
1102*ff9112dfSStefan Roese * This function returns 8bit describing the device revision as defined
1103*ff9112dfSStefan Roese * in PCI Express Class Code and Revision ID Register.
1104*ff9112dfSStefan Roese *
1105*ff9112dfSStefan Roese * INPUT:
1106*ff9112dfSStefan Roese * None.
1107*ff9112dfSStefan Roese *
1108*ff9112dfSStefan Roese * OUTPUT:
1109*ff9112dfSStefan Roese * None.
1110*ff9112dfSStefan Roese *
1111*ff9112dfSStefan Roese * RETURN:
1112*ff9112dfSStefan Roese * 8bit desscribing Marvell controller revision number
1113*ff9112dfSStefan Roese *
1114*ff9112dfSStefan Roese */
1115*ff9112dfSStefan Roese #if !defined(MV88F672X)
mv_ctrl_rev_get(void)1116*ff9112dfSStefan Roese u8 mv_ctrl_rev_get(void)
1117*ff9112dfSStefan Roese {
1118*ff9112dfSStefan Roese u8 rev_num;
1119*ff9112dfSStefan Roese
1120*ff9112dfSStefan Roese #if defined(MV_INCLUDE_CLK_PWR_CNTRL)
1121*ff9112dfSStefan Roese /* Check pex power state */
1122*ff9112dfSStefan Roese u32 pex_power;
1123*ff9112dfSStefan Roese pex_power = mv_ctrl_pwr_clck_get(PEX_UNIT_ID, 0);
1124*ff9112dfSStefan Roese if (pex_power == 0)
1125*ff9112dfSStefan Roese mv_ctrl_pwr_clck_set(PEX_UNIT_ID, 0, 1);
1126*ff9112dfSStefan Roese #endif
1127*ff9112dfSStefan Roese rev_num = (u8)reg_read(PEX_CFG_DIRECT_ACCESS(0,
1128*ff9112dfSStefan Roese PCI_CLASS_CODE_AND_REVISION_ID));
1129*ff9112dfSStefan Roese
1130*ff9112dfSStefan Roese #if defined(MV_INCLUDE_CLK_PWR_CNTRL)
1131*ff9112dfSStefan Roese /* Return to power off state */
1132*ff9112dfSStefan Roese if (pex_power == 0)
1133*ff9112dfSStefan Roese mv_ctrl_pwr_clck_set(PEX_UNIT_ID, 0, 0);
1134*ff9112dfSStefan Roese #endif
1135*ff9112dfSStefan Roese
1136*ff9112dfSStefan Roese return (rev_num & PCCRIR_REVID_MASK) >> PCCRIR_REVID_OFFS;
1137*ff9112dfSStefan Roese }
1138*ff9112dfSStefan Roese
1139*ff9112dfSStefan Roese #endif
1140*ff9112dfSStefan Roese
1141*ff9112dfSStefan Roese #if defined(MV88F672X)
get_target_freq(u32 freq_mode,u32 * ddr_freq,u32 * hclk_ps)1142*ff9112dfSStefan Roese void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps)
1143*ff9112dfSStefan Roese {
1144*ff9112dfSStefan Roese u32 tmp, hclk;
1145*ff9112dfSStefan Roese
1146*ff9112dfSStefan Roese switch (freq_mode) {
1147*ff9112dfSStefan Roese case CPU_333MHz_DDR_167MHz_L2_167MHz:
1148*ff9112dfSStefan Roese hclk = 84;
1149*ff9112dfSStefan Roese tmp = DDR_100;
1150*ff9112dfSStefan Roese break;
1151*ff9112dfSStefan Roese case CPU_266MHz_DDR_266MHz_L2_133MHz:
1152*ff9112dfSStefan Roese case CPU_333MHz_DDR_222MHz_L2_167MHz:
1153*ff9112dfSStefan Roese case CPU_400MHz_DDR_200MHz_L2_200MHz:
1154*ff9112dfSStefan Roese case CPU_400MHz_DDR_267MHz_L2_200MHz:
1155*ff9112dfSStefan Roese case CPU_533MHz_DDR_267MHz_L2_267MHz:
1156*ff9112dfSStefan Roese case CPU_500MHz_DDR_250MHz_L2_250MHz:
1157*ff9112dfSStefan Roese case CPU_600MHz_DDR_300MHz_L2_300MHz:
1158*ff9112dfSStefan Roese case CPU_800MHz_DDR_267MHz_L2_400MHz:
1159*ff9112dfSStefan Roese case CPU_900MHz_DDR_300MHz_L2_450MHz:
1160*ff9112dfSStefan Roese tmp = DDR_300;
1161*ff9112dfSStefan Roese hclk = 150;
1162*ff9112dfSStefan Roese break;
1163*ff9112dfSStefan Roese case CPU_333MHz_DDR_333MHz_L2_167MHz:
1164*ff9112dfSStefan Roese case CPU_500MHz_DDR_334MHz_L2_250MHz:
1165*ff9112dfSStefan Roese case CPU_666MHz_DDR_333MHz_L2_333MHz:
1166*ff9112dfSStefan Roese tmp = DDR_333;
1167*ff9112dfSStefan Roese hclk = 165;
1168*ff9112dfSStefan Roese break;
1169*ff9112dfSStefan Roese case CPU_533MHz_DDR_356MHz_L2_267MHz:
1170*ff9112dfSStefan Roese tmp = DDR_360;
1171*ff9112dfSStefan Roese hclk = 180;
1172*ff9112dfSStefan Roese break;
1173*ff9112dfSStefan Roese case CPU_400MHz_DDR_400MHz_L2_200MHz:
1174*ff9112dfSStefan Roese case CPU_600MHz_DDR_400MHz_L2_300MHz:
1175*ff9112dfSStefan Roese case CPU_800MHz_DDR_400MHz_L2_400MHz:
1176*ff9112dfSStefan Roese case CPU_400MHz_DDR_400MHz_L2_400MHz:
1177*ff9112dfSStefan Roese tmp = DDR_400;
1178*ff9112dfSStefan Roese hclk = 200;
1179*ff9112dfSStefan Roese break;
1180*ff9112dfSStefan Roese case CPU_666MHz_DDR_444MHz_L2_333MHz:
1181*ff9112dfSStefan Roese case CPU_900MHz_DDR_450MHz_L2_450MHz:
1182*ff9112dfSStefan Roese tmp = DDR_444;
1183*ff9112dfSStefan Roese hclk = 222;
1184*ff9112dfSStefan Roese break;
1185*ff9112dfSStefan Roese case CPU_500MHz_DDR_500MHz_L2_250MHz:
1186*ff9112dfSStefan Roese case CPU_1000MHz_DDR_500MHz_L2_500MHz:
1187*ff9112dfSStefan Roese case CPU_1000MHz_DDR_500MHz_L2_333MHz:
1188*ff9112dfSStefan Roese tmp = DDR_500;
1189*ff9112dfSStefan Roese hclk = 250;
1190*ff9112dfSStefan Roese break;
1191*ff9112dfSStefan Roese case CPU_533MHz_DDR_533MHz_L2_267MHz:
1192*ff9112dfSStefan Roese case CPU_800MHz_DDR_534MHz_L2_400MHz:
1193*ff9112dfSStefan Roese case CPU_1100MHz_DDR_550MHz_L2_550MHz:
1194*ff9112dfSStefan Roese tmp = DDR_533;
1195*ff9112dfSStefan Roese hclk = 267;
1196*ff9112dfSStefan Roese break;
1197*ff9112dfSStefan Roese case CPU_600MHz_DDR_600MHz_L2_300MHz:
1198*ff9112dfSStefan Roese case CPU_900MHz_DDR_600MHz_L2_450MHz:
1199*ff9112dfSStefan Roese case CPU_1200MHz_DDR_600MHz_L2_600MHz:
1200*ff9112dfSStefan Roese tmp = DDR_600;
1201*ff9112dfSStefan Roese hclk = 300;
1202*ff9112dfSStefan Roese break;
1203*ff9112dfSStefan Roese case CPU_666MHz_DDR_666MHz_L2_333MHz:
1204*ff9112dfSStefan Roese case CPU_1000MHz_DDR_667MHz_L2_500MHz:
1205*ff9112dfSStefan Roese tmp = DDR_666;
1206*ff9112dfSStefan Roese hclk = 333;
1207*ff9112dfSStefan Roese break;
1208*ff9112dfSStefan Roese default:
1209*ff9112dfSStefan Roese *ddr_freq = 0;
1210*ff9112dfSStefan Roese *hclk_ps = 0;
1211*ff9112dfSStefan Roese break;
1212*ff9112dfSStefan Roese }
1213*ff9112dfSStefan Roese
1214*ff9112dfSStefan Roese *ddr_freq = tmp; /* DDR freq define */
1215*ff9112dfSStefan Roese *hclk_ps = 1000000 / hclk; /* values are 1/HCLK in ps */
1216*ff9112dfSStefan Roese
1217*ff9112dfSStefan Roese return;
1218*ff9112dfSStefan Roese }
1219*ff9112dfSStefan Roese #endif
1220