1*ff9112dfSStefan Roese /*
2*ff9112dfSStefan Roese * Copyright (C) Marvell International Ltd. and its affiliates
3*ff9112dfSStefan Roese *
4*ff9112dfSStefan Roese * SPDX-License-Identifier: GPL-2.0
5*ff9112dfSStefan Roese */
6*ff9112dfSStefan Roese
7*ff9112dfSStefan Roese #ifndef __DDR3_INIT_H
8*ff9112dfSStefan Roese #define __DDR3_INIT_H
9*ff9112dfSStefan Roese
10*ff9112dfSStefan Roese /*
11*ff9112dfSStefan Roese * Debug
12*ff9112dfSStefan Roese */
13*ff9112dfSStefan Roese
14*ff9112dfSStefan Roese /*
15*ff9112dfSStefan Roese * MV_DEBUG_INIT need to be defines, otherwise the output of the
16*ff9112dfSStefan Roese * DDR2 training code is not complete and misleading
17*ff9112dfSStefan Roese */
18*ff9112dfSStefan Roese #define MV_DEBUG_INIT
19*ff9112dfSStefan Roese
20*ff9112dfSStefan Roese #ifdef MV_DEBUG_INIT
21*ff9112dfSStefan Roese #define DEBUG_INIT_S(s) puts(s)
22*ff9112dfSStefan Roese #define DEBUG_INIT_D(d, l) printf("%x", d)
23*ff9112dfSStefan Roese #define DEBUG_INIT_D_10(d, l) printf("%d", d)
24*ff9112dfSStefan Roese #else
25*ff9112dfSStefan Roese #define DEBUG_INIT_S(s)
26*ff9112dfSStefan Roese #define DEBUG_INIT_D(d, l)
27*ff9112dfSStefan Roese #define DEBUG_INIT_D_10(d, l)
28*ff9112dfSStefan Roese #endif
29*ff9112dfSStefan Roese
30*ff9112dfSStefan Roese #ifdef MV_DEBUG_INIT_FULL
31*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_S(s) puts(s)
32*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D(d, l) printf("%x", d)
33*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D_10(d, l) printf("%d", d)
34*ff9112dfSStefan Roese #define DEBUG_WR_REG(reg, val) \
35*ff9112dfSStefan Roese { DEBUG_INIT_S("Write Reg: 0x"); DEBUG_INIT_D((reg), 8); \
36*ff9112dfSStefan Roese DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
37*ff9112dfSStefan Roese #define DEBUG_RD_REG(reg, val) \
38*ff9112dfSStefan Roese { DEBUG_INIT_S("Read Reg: 0x"); DEBUG_INIT_D((reg), 8); \
39*ff9112dfSStefan Roese DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
40*ff9112dfSStefan Roese #else
41*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_S(s)
42*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D(d, l)
43*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D_10(d, l)
44*ff9112dfSStefan Roese #define DEBUG_WR_REG(reg, val)
45*ff9112dfSStefan Roese #define DEBUG_RD_REG(reg, val)
46*ff9112dfSStefan Roese #endif
47*ff9112dfSStefan Roese
48*ff9112dfSStefan Roese #define DEBUG_INIT_FULL_C(s, d, l) \
49*ff9112dfSStefan Roese { DEBUG_INIT_FULL_S(s); DEBUG_INIT_FULL_D(d, l); DEBUG_INIT_FULL_S("\n"); }
50*ff9112dfSStefan Roese #define DEBUG_INIT_C(s, d, l) \
51*ff9112dfSStefan Roese { DEBUG_INIT_S(s); DEBUG_INIT_D(d, l); DEBUG_INIT_S("\n"); }
52*ff9112dfSStefan Roese
53*ff9112dfSStefan Roese #define MV_MBUS_REGS_OFFSET (0x20000)
54*ff9112dfSStefan Roese
55*ff9112dfSStefan Roese #include "ddr3_hw_training.h"
56*ff9112dfSStefan Roese
57*ff9112dfSStefan Roese #define MAX_DIMM_NUM 2
58*ff9112dfSStefan Roese #define SPD_SIZE 128
59*ff9112dfSStefan Roese
60*ff9112dfSStefan Roese #ifdef MV88F78X60
61*ff9112dfSStefan Roese #include "ddr3_axp.h"
62*ff9112dfSStefan Roese #elif defined(MV88F67XX)
63*ff9112dfSStefan Roese #include "ddr3_a370.h"
64*ff9112dfSStefan Roese #elif defined(MV88F672X)
65*ff9112dfSStefan Roese #include "ddr3_a375.h"
66*ff9112dfSStefan Roese #endif
67*ff9112dfSStefan Roese
68*ff9112dfSStefan Roese /* DRR training Error codes */
69*ff9112dfSStefan Roese /* Stage 0 errors */
70*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BAD_SAR 0xDD300001
71*ff9112dfSStefan Roese /* Stage 1 errors */
72*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_TWSI_FAIL 0xDD301001
73*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_DIMM_TYPE_NO_MATCH 0xDD301001
74*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_TWSI_BAD_TYPE 0xDD301003
75*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BUS_WIDTH_NOT_MATCH 0xDD301004
76*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BAD_DIMM_SETUP 0xDD301005
77*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_MAX_CS_LIMIT 0xDD301006
78*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_MAX_ENA_CS_LIMIT 0xDD301007
79*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BAD_R_DIMM_SETUP 0xDD301008
80*ff9112dfSStefan Roese /* Stage 2 errors */
81*ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_HW_FAIL_BASE 0xDD302000
82*ff9112dfSStefan Roese
83*ff9112dfSStefan Roese typedef enum config_type {
84*ff9112dfSStefan Roese CONFIG_ECC,
85*ff9112dfSStefan Roese CONFIG_MULTI_CS,
86*ff9112dfSStefan Roese CONFIG_BUS_WIDTH
87*ff9112dfSStefan Roese } MV_CONFIG_TYPE;
88*ff9112dfSStefan Roese
89*ff9112dfSStefan Roese enum log_level {
90*ff9112dfSStefan Roese MV_LOG_LEVEL_0,
91*ff9112dfSStefan Roese MV_LOG_LEVEL_1,
92*ff9112dfSStefan Roese MV_LOG_LEVEL_2,
93*ff9112dfSStefan Roese MV_LOG_LEVEL_3
94*ff9112dfSStefan Roese };
95*ff9112dfSStefan Roese
96*ff9112dfSStefan Roese int ddr3_hw_training(u32 target_freq, u32 ddr_width,
97*ff9112dfSStefan Roese int xor_bypass, u32 scrub_offs, u32 scrub_size,
98*ff9112dfSStefan Roese int dqs_clk_aligned, int debug_mode, int reg_dimm_skip_wl);
99*ff9112dfSStefan Roese
100*ff9112dfSStefan Roese void ddr3_print_version(void);
101*ff9112dfSStefan Roese void fix_pll_val(u8 target_fab);
102*ff9112dfSStefan Roese u8 ddr3_get_eprom_fabric(void);
103*ff9112dfSStefan Roese u32 ddr3_get_fab_opt(void);
104*ff9112dfSStefan Roese u32 ddr3_get_cpu_freq(void);
105*ff9112dfSStefan Roese u32 ddr3_get_vco_freq(void);
106*ff9112dfSStefan Roese int ddr3_check_config(u32 addr, MV_CONFIG_TYPE config_type);
107*ff9112dfSStefan Roese u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1, u32 offset2,
108*ff9112dfSStefan Roese u32 mask2);
109*ff9112dfSStefan Roese u32 ddr3_cl_to_valid_cl(u32 cl);
110*ff9112dfSStefan Roese u32 ddr3_valid_cl_to_cl(u32 ui_valid_cl);
111*ff9112dfSStefan Roese u32 ddr3_get_cs_num_from_reg(void);
112*ff9112dfSStefan Roese u32 ddr3_get_cs_ena_from_reg(void);
113*ff9112dfSStefan Roese u8 mv_ctrl_rev_get(void);
114*ff9112dfSStefan Roese
115*ff9112dfSStefan Roese u32 ddr3_get_log_level(void);
116*ff9112dfSStefan Roese
117*ff9112dfSStefan Roese /* SPD */
118*ff9112dfSStefan Roese int ddr3_dunit_setup(u32 ecc_ena, u32 hclk_time, u32 *ddr_width);
119*ff9112dfSStefan Roese
120*ff9112dfSStefan Roese /*
121*ff9112dfSStefan Roese * Accessor functions for the registers
122*ff9112dfSStefan Roese */
reg_write(u32 addr,u32 val)123*ff9112dfSStefan Roese static inline void reg_write(u32 addr, u32 val)
124*ff9112dfSStefan Roese {
125*ff9112dfSStefan Roese writel(val, INTER_REGS_BASE + addr);
126*ff9112dfSStefan Roese }
127*ff9112dfSStefan Roese
reg_read(u32 addr)128*ff9112dfSStefan Roese static inline u32 reg_read(u32 addr)
129*ff9112dfSStefan Roese {
130*ff9112dfSStefan Roese return readl(INTER_REGS_BASE + addr);
131*ff9112dfSStefan Roese }
132*ff9112dfSStefan Roese
reg_bit_set(u32 addr,u32 mask)133*ff9112dfSStefan Roese static inline void reg_bit_set(u32 addr, u32 mask)
134*ff9112dfSStefan Roese {
135*ff9112dfSStefan Roese setbits_le32(INTER_REGS_BASE + addr, mask);
136*ff9112dfSStefan Roese }
137*ff9112dfSStefan Roese
reg_bit_clr(u32 addr,u32 mask)138*ff9112dfSStefan Roese static inline void reg_bit_clr(u32 addr, u32 mask)
139*ff9112dfSStefan Roese {
140*ff9112dfSStefan Roese clrbits_le32(INTER_REGS_BASE + addr, mask);
141*ff9112dfSStefan Roese }
142*ff9112dfSStefan Roese
143*ff9112dfSStefan Roese #endif /* __DDR3_INIT_H */
144