Searched refs:EVERGREEN_CRTC0_REGISTER_OFFSET (Results 1 – 9 of 9) sorted by relevance
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/ |
| H A D | evergreen_reg.h | 224 #define EVERGREEN_CRTC0_REGISTER_OFFSET (0x6df0 - 0x6df0) macro
|
| H A D | radeon_display.c | 1508 EVERGREEN_CRTC0_REGISTER_OFFSET, in radeon_afmt_init() 1834 EVERGREEN_CRTC0_REGISTER_OFFSET); in radeon_get_crtc_scanoutpos() 1836 EVERGREEN_CRTC0_REGISTER_OFFSET); in radeon_get_crtc_scanoutpos()
|
| H A D | radeon_dp_mst.c | 17 static const int offsets[] = { EVERGREEN_CRTC0_REGISTER_OFFSET, in radeon_atom_set_enc_offset()
|
| H A D | cik.c | 6892 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0); in cik_disable_interrupt_state() 6904 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0); in cik_disable_interrupt_state() 7244 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1); in cik_irq_set() 7256 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, in cik_irq_set() 7309 EVERGREEN_CRTC0_REGISTER_OFFSET); in cik_irq_ack() 7326 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, in cik_irq_ack() 7332 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK); in cik_irq_ack() 7334 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK); in cik_irq_ack()
|
| H A D | radeon_device.c | 675 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | in radeon_card_posted()
|
| H A D | evergreen_cs.c | 1029 EVERGREEN_VLINE_START_END + EVERGREEN_CRTC0_REGISTER_OFFSET, in evergreen_cs_packet_parse_vline() 1037 EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, in evergreen_cs_packet_parse_vline()
|
| H A D | atombios_crtc.c | 2246 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET; in radeon_atombios_init_crtc()
|
| H A D | evergreen.c | 117 EVERGREEN_CRTC0_REGISTER_OFFSET,
|
| H A D | si.c | 148 EVERGREEN_CRTC0_REGISTER_OFFSET,
|