xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/radeon_device.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Dave Airlie
25*4882a593Smuzhiyun  *          Alex Deucher
26*4882a593Smuzhiyun  *          Jerome Glisse
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/console.h>
30*4882a593Smuzhiyun #include <linux/efi.h>
31*4882a593Smuzhiyun #include <linux/pci.h>
32*4882a593Smuzhiyun #include <linux/pm_runtime.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun #include <linux/vga_switcheroo.h>
35*4882a593Smuzhiyun #include <linux/vgaarb.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <drm/drm_cache.h>
38*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
39*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
40*4882a593Smuzhiyun #include <drm/drm_device.h>
41*4882a593Smuzhiyun #include <drm/drm_file.h>
42*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
43*4882a593Smuzhiyun #include <drm/radeon_drm.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "radeon_reg.h"
46*4882a593Smuzhiyun #include "radeon.h"
47*4882a593Smuzhiyun #include "atom.h"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const char radeon_family_name[][16] = {
50*4882a593Smuzhiyun 	"R100",
51*4882a593Smuzhiyun 	"RV100",
52*4882a593Smuzhiyun 	"RS100",
53*4882a593Smuzhiyun 	"RV200",
54*4882a593Smuzhiyun 	"RS200",
55*4882a593Smuzhiyun 	"R200",
56*4882a593Smuzhiyun 	"RV250",
57*4882a593Smuzhiyun 	"RS300",
58*4882a593Smuzhiyun 	"RV280",
59*4882a593Smuzhiyun 	"R300",
60*4882a593Smuzhiyun 	"R350",
61*4882a593Smuzhiyun 	"RV350",
62*4882a593Smuzhiyun 	"RV380",
63*4882a593Smuzhiyun 	"R420",
64*4882a593Smuzhiyun 	"R423",
65*4882a593Smuzhiyun 	"RV410",
66*4882a593Smuzhiyun 	"RS400",
67*4882a593Smuzhiyun 	"RS480",
68*4882a593Smuzhiyun 	"RS600",
69*4882a593Smuzhiyun 	"RS690",
70*4882a593Smuzhiyun 	"RS740",
71*4882a593Smuzhiyun 	"RV515",
72*4882a593Smuzhiyun 	"R520",
73*4882a593Smuzhiyun 	"RV530",
74*4882a593Smuzhiyun 	"RV560",
75*4882a593Smuzhiyun 	"RV570",
76*4882a593Smuzhiyun 	"R580",
77*4882a593Smuzhiyun 	"R600",
78*4882a593Smuzhiyun 	"RV610",
79*4882a593Smuzhiyun 	"RV630",
80*4882a593Smuzhiyun 	"RV670",
81*4882a593Smuzhiyun 	"RV620",
82*4882a593Smuzhiyun 	"RV635",
83*4882a593Smuzhiyun 	"RS780",
84*4882a593Smuzhiyun 	"RS880",
85*4882a593Smuzhiyun 	"RV770",
86*4882a593Smuzhiyun 	"RV730",
87*4882a593Smuzhiyun 	"RV710",
88*4882a593Smuzhiyun 	"RV740",
89*4882a593Smuzhiyun 	"CEDAR",
90*4882a593Smuzhiyun 	"REDWOOD",
91*4882a593Smuzhiyun 	"JUNIPER",
92*4882a593Smuzhiyun 	"CYPRESS",
93*4882a593Smuzhiyun 	"HEMLOCK",
94*4882a593Smuzhiyun 	"PALM",
95*4882a593Smuzhiyun 	"SUMO",
96*4882a593Smuzhiyun 	"SUMO2",
97*4882a593Smuzhiyun 	"BARTS",
98*4882a593Smuzhiyun 	"TURKS",
99*4882a593Smuzhiyun 	"CAICOS",
100*4882a593Smuzhiyun 	"CAYMAN",
101*4882a593Smuzhiyun 	"ARUBA",
102*4882a593Smuzhiyun 	"TAHITI",
103*4882a593Smuzhiyun 	"PITCAIRN",
104*4882a593Smuzhiyun 	"VERDE",
105*4882a593Smuzhiyun 	"OLAND",
106*4882a593Smuzhiyun 	"HAINAN",
107*4882a593Smuzhiyun 	"BONAIRE",
108*4882a593Smuzhiyun 	"KAVERI",
109*4882a593Smuzhiyun 	"KABINI",
110*4882a593Smuzhiyun 	"HAWAII",
111*4882a593Smuzhiyun 	"MULLINS",
112*4882a593Smuzhiyun 	"LAST",
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #if defined(CONFIG_VGA_SWITCHEROO)
116*4882a593Smuzhiyun bool radeon_has_atpx_dgpu_power_cntl(void);
117*4882a593Smuzhiyun bool radeon_is_atpx_hybrid(void);
118*4882a593Smuzhiyun #else
radeon_has_atpx_dgpu_power_cntl(void)119*4882a593Smuzhiyun static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
radeon_is_atpx_hybrid(void)120*4882a593Smuzhiyun static inline bool radeon_is_atpx_hybrid(void) { return false; }
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define RADEON_PX_QUIRK_DISABLE_PX  (1 << 0)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun struct radeon_px_quirk {
126*4882a593Smuzhiyun 	u32 chip_vendor;
127*4882a593Smuzhiyun 	u32 chip_device;
128*4882a593Smuzhiyun 	u32 subsys_vendor;
129*4882a593Smuzhiyun 	u32 subsys_device;
130*4882a593Smuzhiyun 	u32 px_quirk_flags;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static struct radeon_px_quirk radeon_px_quirk_list[] = {
134*4882a593Smuzhiyun 	/* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
135*4882a593Smuzhiyun 	 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
138*4882a593Smuzhiyun 	/* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
139*4882a593Smuzhiyun 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
142*4882a593Smuzhiyun 	/* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
143*4882a593Smuzhiyun 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
146*4882a593Smuzhiyun 	/* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
147*4882a593Smuzhiyun 	 * https://bugs.freedesktop.org/show_bug.cgi?id=101491
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
150*4882a593Smuzhiyun 	/* Asus K73TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
151*4882a593Smuzhiyun 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381#c52
152*4882a593Smuzhiyun 	 */
153*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2123, RADEON_PX_QUIRK_DISABLE_PX },
154*4882a593Smuzhiyun 	{ 0, 0, 0, 0, 0 },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
radeon_is_px(struct drm_device * dev)157*4882a593Smuzhiyun bool radeon_is_px(struct drm_device *dev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PX)
162*4882a593Smuzhiyun 		return true;
163*4882a593Smuzhiyun 	return false;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
radeon_device_handle_px_quirks(struct radeon_device * rdev)166*4882a593Smuzhiyun static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct radeon_px_quirk *p = radeon_px_quirk_list;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Apply PX quirks */
171*4882a593Smuzhiyun 	while (p && p->chip_device != 0) {
172*4882a593Smuzhiyun 		if (rdev->pdev->vendor == p->chip_vendor &&
173*4882a593Smuzhiyun 		    rdev->pdev->device == p->chip_device &&
174*4882a593Smuzhiyun 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
175*4882a593Smuzhiyun 		    rdev->pdev->subsystem_device == p->subsys_device) {
176*4882a593Smuzhiyun 			rdev->px_quirk_flags = p->px_quirk_flags;
177*4882a593Smuzhiyun 			break;
178*4882a593Smuzhiyun 		}
179*4882a593Smuzhiyun 		++p;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
183*4882a593Smuzhiyun 		rdev->flags &= ~RADEON_IS_PX;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* disable PX is the system doesn't support dGPU power control or hybrid gfx */
186*4882a593Smuzhiyun 	if (!radeon_is_atpx_hybrid() &&
187*4882a593Smuzhiyun 	    !radeon_has_atpx_dgpu_power_cntl())
188*4882a593Smuzhiyun 		rdev->flags &= ~RADEON_IS_PX;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun  * radeon_program_register_sequence - program an array of registers.
193*4882a593Smuzhiyun  *
194*4882a593Smuzhiyun  * @rdev: radeon_device pointer
195*4882a593Smuzhiyun  * @registers: pointer to the register array
196*4882a593Smuzhiyun  * @array_size: size of the register array
197*4882a593Smuzhiyun  *
198*4882a593Smuzhiyun  * Programs an array or registers with and and or masks.
199*4882a593Smuzhiyun  * This is a helper for setting golden registers.
200*4882a593Smuzhiyun  */
radeon_program_register_sequence(struct radeon_device * rdev,const u32 * registers,const u32 array_size)201*4882a593Smuzhiyun void radeon_program_register_sequence(struct radeon_device *rdev,
202*4882a593Smuzhiyun 				      const u32 *registers,
203*4882a593Smuzhiyun 				      const u32 array_size)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	u32 tmp, reg, and_mask, or_mask;
206*4882a593Smuzhiyun 	int i;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (array_size % 3)
209*4882a593Smuzhiyun 		return;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < array_size; i +=3) {
212*4882a593Smuzhiyun 		reg = registers[i + 0];
213*4882a593Smuzhiyun 		and_mask = registers[i + 1];
214*4882a593Smuzhiyun 		or_mask = registers[i + 2];
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		if (and_mask == 0xffffffff) {
217*4882a593Smuzhiyun 			tmp = or_mask;
218*4882a593Smuzhiyun 		} else {
219*4882a593Smuzhiyun 			tmp = RREG32(reg);
220*4882a593Smuzhiyun 			tmp &= ~and_mask;
221*4882a593Smuzhiyun 			tmp |= or_mask;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 		WREG32(reg, tmp);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
radeon_pci_config_reset(struct radeon_device * rdev)227*4882a593Smuzhiyun void radeon_pci_config_reset(struct radeon_device *rdev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /**
233*4882a593Smuzhiyun  * radeon_surface_init - Clear GPU surface registers.
234*4882a593Smuzhiyun  *
235*4882a593Smuzhiyun  * @rdev: radeon_device pointer
236*4882a593Smuzhiyun  *
237*4882a593Smuzhiyun  * Clear GPU surface registers (r1xx-r5xx).
238*4882a593Smuzhiyun  */
radeon_surface_init(struct radeon_device * rdev)239*4882a593Smuzhiyun void radeon_surface_init(struct radeon_device *rdev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	/* FIXME: check this out */
242*4882a593Smuzhiyun 	if (rdev->family < CHIP_R600) {
243*4882a593Smuzhiyun 		int i;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
246*4882a593Smuzhiyun 			if (rdev->surface_regs[i].bo)
247*4882a593Smuzhiyun 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
248*4882a593Smuzhiyun 			else
249*4882a593Smuzhiyun 				radeon_clear_surface_reg(rdev, i);
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 		/* enable surfaces */
252*4882a593Smuzhiyun 		WREG32(RADEON_SURFACE_CNTL, 0);
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * GPU scratch registers helpers function.
258*4882a593Smuzhiyun  */
259*4882a593Smuzhiyun /**
260*4882a593Smuzhiyun  * radeon_scratch_init - Init scratch register driver information.
261*4882a593Smuzhiyun  *
262*4882a593Smuzhiyun  * @rdev: radeon_device pointer
263*4882a593Smuzhiyun  *
264*4882a593Smuzhiyun  * Init CP scratch register driver information (r1xx-r5xx)
265*4882a593Smuzhiyun  */
radeon_scratch_init(struct radeon_device * rdev)266*4882a593Smuzhiyun void radeon_scratch_init(struct radeon_device *rdev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	int i;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* FIXME: check this out */
271*4882a593Smuzhiyun 	if (rdev->family < CHIP_R300) {
272*4882a593Smuzhiyun 		rdev->scratch.num_reg = 5;
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		rdev->scratch.num_reg = 7;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
277*4882a593Smuzhiyun 	for (i = 0; i < rdev->scratch.num_reg; i++) {
278*4882a593Smuzhiyun 		rdev->scratch.free[i] = true;
279*4882a593Smuzhiyun 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /**
284*4882a593Smuzhiyun  * radeon_scratch_get - Allocate a scratch register
285*4882a593Smuzhiyun  *
286*4882a593Smuzhiyun  * @rdev: radeon_device pointer
287*4882a593Smuzhiyun  * @reg: scratch register mmio offset
288*4882a593Smuzhiyun  *
289*4882a593Smuzhiyun  * Allocate a CP scratch register for use by the driver (all asics).
290*4882a593Smuzhiyun  * Returns 0 on success or -EINVAL on failure.
291*4882a593Smuzhiyun  */
radeon_scratch_get(struct radeon_device * rdev,uint32_t * reg)292*4882a593Smuzhiyun int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	int i;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	for (i = 0; i < rdev->scratch.num_reg; i++) {
297*4882a593Smuzhiyun 		if (rdev->scratch.free[i]) {
298*4882a593Smuzhiyun 			rdev->scratch.free[i] = false;
299*4882a593Smuzhiyun 			*reg = rdev->scratch.reg[i];
300*4882a593Smuzhiyun 			return 0;
301*4882a593Smuzhiyun 		}
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 	return -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /**
307*4882a593Smuzhiyun  * radeon_scratch_free - Free a scratch register
308*4882a593Smuzhiyun  *
309*4882a593Smuzhiyun  * @rdev: radeon_device pointer
310*4882a593Smuzhiyun  * @reg: scratch register mmio offset
311*4882a593Smuzhiyun  *
312*4882a593Smuzhiyun  * Free a CP scratch register allocated for use by the driver (all asics)
313*4882a593Smuzhiyun  */
radeon_scratch_free(struct radeon_device * rdev,uint32_t reg)314*4882a593Smuzhiyun void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	int i;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	for (i = 0; i < rdev->scratch.num_reg; i++) {
319*4882a593Smuzhiyun 		if (rdev->scratch.reg[i] == reg) {
320*4882a593Smuzhiyun 			rdev->scratch.free[i] = true;
321*4882a593Smuzhiyun 			return;
322*4882a593Smuzhiyun 		}
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun  * GPU doorbell aperture helpers function.
328*4882a593Smuzhiyun  */
329*4882a593Smuzhiyun /**
330*4882a593Smuzhiyun  * radeon_doorbell_init - Init doorbell driver information.
331*4882a593Smuzhiyun  *
332*4882a593Smuzhiyun  * @rdev: radeon_device pointer
333*4882a593Smuzhiyun  *
334*4882a593Smuzhiyun  * Init doorbell driver information (CIK)
335*4882a593Smuzhiyun  * Returns 0 on success, error on failure.
336*4882a593Smuzhiyun  */
radeon_doorbell_init(struct radeon_device * rdev)337*4882a593Smuzhiyun static int radeon_doorbell_init(struct radeon_device *rdev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	/* doorbell bar mapping */
340*4882a593Smuzhiyun 	rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
341*4882a593Smuzhiyun 	rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
344*4882a593Smuzhiyun 	if (rdev->doorbell.num_doorbells == 0)
345*4882a593Smuzhiyun 		return -EINVAL;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
348*4882a593Smuzhiyun 	if (rdev->doorbell.ptr == NULL) {
349*4882a593Smuzhiyun 		return -ENOMEM;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
352*4882a593Smuzhiyun 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /**
360*4882a593Smuzhiyun  * radeon_doorbell_fini - Tear down doorbell driver information.
361*4882a593Smuzhiyun  *
362*4882a593Smuzhiyun  * @rdev: radeon_device pointer
363*4882a593Smuzhiyun  *
364*4882a593Smuzhiyun  * Tear down doorbell driver information (CIK)
365*4882a593Smuzhiyun  */
radeon_doorbell_fini(struct radeon_device * rdev)366*4882a593Smuzhiyun static void radeon_doorbell_fini(struct radeon_device *rdev)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	iounmap(rdev->doorbell.ptr);
369*4882a593Smuzhiyun 	rdev->doorbell.ptr = NULL;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /**
373*4882a593Smuzhiyun  * radeon_doorbell_get - Allocate a doorbell entry
374*4882a593Smuzhiyun  *
375*4882a593Smuzhiyun  * @rdev: radeon_device pointer
376*4882a593Smuzhiyun  * @doorbell: doorbell index
377*4882a593Smuzhiyun  *
378*4882a593Smuzhiyun  * Allocate a doorbell for use by the driver (all asics).
379*4882a593Smuzhiyun  * Returns 0 on success or -EINVAL on failure.
380*4882a593Smuzhiyun  */
radeon_doorbell_get(struct radeon_device * rdev,u32 * doorbell)381*4882a593Smuzhiyun int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
384*4882a593Smuzhiyun 	if (offset < rdev->doorbell.num_doorbells) {
385*4882a593Smuzhiyun 		__set_bit(offset, rdev->doorbell.used);
386*4882a593Smuzhiyun 		*doorbell = offset;
387*4882a593Smuzhiyun 		return 0;
388*4882a593Smuzhiyun 	} else {
389*4882a593Smuzhiyun 		return -EINVAL;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun /**
394*4882a593Smuzhiyun  * radeon_doorbell_free - Free a doorbell entry
395*4882a593Smuzhiyun  *
396*4882a593Smuzhiyun  * @rdev: radeon_device pointer
397*4882a593Smuzhiyun  * @doorbell: doorbell index
398*4882a593Smuzhiyun  *
399*4882a593Smuzhiyun  * Free a doorbell allocated for use by the driver (all asics)
400*4882a593Smuzhiyun  */
radeon_doorbell_free(struct radeon_device * rdev,u32 doorbell)401*4882a593Smuzhiyun void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	if (doorbell < rdev->doorbell.num_doorbells)
404*4882a593Smuzhiyun 		__clear_bit(doorbell, rdev->doorbell.used);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /*
408*4882a593Smuzhiyun  * radeon_wb_*()
409*4882a593Smuzhiyun  * Writeback is the the method by which the the GPU updates special pages
410*4882a593Smuzhiyun  * in memory with the status of certain GPU events (fences, ring pointers,
411*4882a593Smuzhiyun  * etc.).
412*4882a593Smuzhiyun  */
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /**
415*4882a593Smuzhiyun  * radeon_wb_disable - Disable Writeback
416*4882a593Smuzhiyun  *
417*4882a593Smuzhiyun  * @rdev: radeon_device pointer
418*4882a593Smuzhiyun  *
419*4882a593Smuzhiyun  * Disables Writeback (all asics).  Used for suspend.
420*4882a593Smuzhiyun  */
radeon_wb_disable(struct radeon_device * rdev)421*4882a593Smuzhiyun void radeon_wb_disable(struct radeon_device *rdev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	rdev->wb.enabled = false;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun  * radeon_wb_fini - Disable Writeback and free memory
428*4882a593Smuzhiyun  *
429*4882a593Smuzhiyun  * @rdev: radeon_device pointer
430*4882a593Smuzhiyun  *
431*4882a593Smuzhiyun  * Disables Writeback and frees the Writeback memory (all asics).
432*4882a593Smuzhiyun  * Used at driver shutdown.
433*4882a593Smuzhiyun  */
radeon_wb_fini(struct radeon_device * rdev)434*4882a593Smuzhiyun void radeon_wb_fini(struct radeon_device *rdev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	radeon_wb_disable(rdev);
437*4882a593Smuzhiyun 	if (rdev->wb.wb_obj) {
438*4882a593Smuzhiyun 		if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
439*4882a593Smuzhiyun 			radeon_bo_kunmap(rdev->wb.wb_obj);
440*4882a593Smuzhiyun 			radeon_bo_unpin(rdev->wb.wb_obj);
441*4882a593Smuzhiyun 			radeon_bo_unreserve(rdev->wb.wb_obj);
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 		radeon_bo_unref(&rdev->wb.wb_obj);
444*4882a593Smuzhiyun 		rdev->wb.wb = NULL;
445*4882a593Smuzhiyun 		rdev->wb.wb_obj = NULL;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /**
450*4882a593Smuzhiyun  * radeon_wb_init- Init Writeback driver info and allocate memory
451*4882a593Smuzhiyun  *
452*4882a593Smuzhiyun  * @rdev: radeon_device pointer
453*4882a593Smuzhiyun  *
454*4882a593Smuzhiyun  * Disables Writeback and frees the Writeback memory (all asics).
455*4882a593Smuzhiyun  * Used at driver startup.
456*4882a593Smuzhiyun  * Returns 0 on success or an -error on failure.
457*4882a593Smuzhiyun  */
radeon_wb_init(struct radeon_device * rdev)458*4882a593Smuzhiyun int radeon_wb_init(struct radeon_device *rdev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	int r;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (rdev->wb.wb_obj == NULL) {
463*4882a593Smuzhiyun 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
464*4882a593Smuzhiyun 				     RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
465*4882a593Smuzhiyun 				     &rdev->wb.wb_obj);
466*4882a593Smuzhiyun 		if (r) {
467*4882a593Smuzhiyun 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
468*4882a593Smuzhiyun 			return r;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
471*4882a593Smuzhiyun 		if (unlikely(r != 0)) {
472*4882a593Smuzhiyun 			radeon_wb_fini(rdev);
473*4882a593Smuzhiyun 			return r;
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
476*4882a593Smuzhiyun 				&rdev->wb.gpu_addr);
477*4882a593Smuzhiyun 		if (r) {
478*4882a593Smuzhiyun 			radeon_bo_unreserve(rdev->wb.wb_obj);
479*4882a593Smuzhiyun 			dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
480*4882a593Smuzhiyun 			radeon_wb_fini(rdev);
481*4882a593Smuzhiyun 			return r;
482*4882a593Smuzhiyun 		}
483*4882a593Smuzhiyun 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
484*4882a593Smuzhiyun 		radeon_bo_unreserve(rdev->wb.wb_obj);
485*4882a593Smuzhiyun 		if (r) {
486*4882a593Smuzhiyun 			dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
487*4882a593Smuzhiyun 			radeon_wb_fini(rdev);
488*4882a593Smuzhiyun 			return r;
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* clear wb memory */
493*4882a593Smuzhiyun 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
494*4882a593Smuzhiyun 	/* disable event_write fences */
495*4882a593Smuzhiyun 	rdev->wb.use_event = false;
496*4882a593Smuzhiyun 	/* disabled via module param */
497*4882a593Smuzhiyun 	if (radeon_no_wb == 1) {
498*4882a593Smuzhiyun 		rdev->wb.enabled = false;
499*4882a593Smuzhiyun 	} else {
500*4882a593Smuzhiyun 		if (rdev->flags & RADEON_IS_AGP) {
501*4882a593Smuzhiyun 			/* often unreliable on AGP */
502*4882a593Smuzhiyun 			rdev->wb.enabled = false;
503*4882a593Smuzhiyun 		} else if (rdev->family < CHIP_R300) {
504*4882a593Smuzhiyun 			/* often unreliable on pre-r300 */
505*4882a593Smuzhiyun 			rdev->wb.enabled = false;
506*4882a593Smuzhiyun 		} else {
507*4882a593Smuzhiyun 			rdev->wb.enabled = true;
508*4882a593Smuzhiyun 			/* event_write fences are only available on r600+ */
509*4882a593Smuzhiyun 			if (rdev->family >= CHIP_R600) {
510*4882a593Smuzhiyun 				rdev->wb.use_event = true;
511*4882a593Smuzhiyun 			}
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 	/* always use writeback/events on NI, APUs */
515*4882a593Smuzhiyun 	if (rdev->family >= CHIP_PALM) {
516*4882a593Smuzhiyun 		rdev->wb.enabled = true;
517*4882a593Smuzhiyun 		rdev->wb.use_event = true;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /**
526*4882a593Smuzhiyun  * radeon_vram_location - try to find VRAM location
527*4882a593Smuzhiyun  * @rdev: radeon device structure holding all necessary informations
528*4882a593Smuzhiyun  * @mc: memory controller structure holding memory informations
529*4882a593Smuzhiyun  * @base: base address at which to put VRAM
530*4882a593Smuzhiyun  *
531*4882a593Smuzhiyun  * Function will place try to place VRAM at base address provided
532*4882a593Smuzhiyun  * as parameter (which is so far either PCI aperture address or
533*4882a593Smuzhiyun  * for IGP TOM base address).
534*4882a593Smuzhiyun  *
535*4882a593Smuzhiyun  * If there is not enough space to fit the unvisible VRAM in the 32bits
536*4882a593Smuzhiyun  * address space then we limit the VRAM size to the aperture.
537*4882a593Smuzhiyun  *
538*4882a593Smuzhiyun  * If we are using AGP and if the AGP aperture doesn't allow us to have
539*4882a593Smuzhiyun  * room for all the VRAM than we restrict the VRAM to the PCI aperture
540*4882a593Smuzhiyun  * size and print a warning.
541*4882a593Smuzhiyun  *
542*4882a593Smuzhiyun  * This function will never fails, worst case are limiting VRAM.
543*4882a593Smuzhiyun  *
544*4882a593Smuzhiyun  * Note: GTT start, end, size should be initialized before calling this
545*4882a593Smuzhiyun  * function on AGP platform.
546*4882a593Smuzhiyun  *
547*4882a593Smuzhiyun  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
548*4882a593Smuzhiyun  * this shouldn't be a problem as we are using the PCI aperture as a reference.
549*4882a593Smuzhiyun  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
550*4882a593Smuzhiyun  * not IGP.
551*4882a593Smuzhiyun  *
552*4882a593Smuzhiyun  * Note: we use mc_vram_size as on some board we need to program the mc to
553*4882a593Smuzhiyun  * cover the whole aperture even if VRAM size is inferior to aperture size
554*4882a593Smuzhiyun  * Novell bug 204882 + along with lots of ubuntu ones
555*4882a593Smuzhiyun  *
556*4882a593Smuzhiyun  * Note: when limiting vram it's safe to overwritte real_vram_size because
557*4882a593Smuzhiyun  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
558*4882a593Smuzhiyun  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
559*4882a593Smuzhiyun  * ones)
560*4882a593Smuzhiyun  *
561*4882a593Smuzhiyun  * Note: IGP TOM addr should be the same as the aperture addr, we don't
562*4882a593Smuzhiyun  * explicitly check for that thought.
563*4882a593Smuzhiyun  *
564*4882a593Smuzhiyun  * FIXME: when reducing VRAM size align new size on power of 2.
565*4882a593Smuzhiyun  */
radeon_vram_location(struct radeon_device * rdev,struct radeon_mc * mc,u64 base)566*4882a593Smuzhiyun void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	mc->vram_start = base;
571*4882a593Smuzhiyun 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
572*4882a593Smuzhiyun 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
573*4882a593Smuzhiyun 		mc->real_vram_size = mc->aper_size;
574*4882a593Smuzhiyun 		mc->mc_vram_size = mc->aper_size;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
577*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
578*4882a593Smuzhiyun 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
579*4882a593Smuzhiyun 		mc->real_vram_size = mc->aper_size;
580*4882a593Smuzhiyun 		mc->mc_vram_size = mc->aper_size;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
583*4882a593Smuzhiyun 	if (limit && limit < mc->real_vram_size)
584*4882a593Smuzhiyun 		mc->real_vram_size = limit;
585*4882a593Smuzhiyun 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
586*4882a593Smuzhiyun 			mc->mc_vram_size >> 20, mc->vram_start,
587*4882a593Smuzhiyun 			mc->vram_end, mc->real_vram_size >> 20);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /**
591*4882a593Smuzhiyun  * radeon_gtt_location - try to find GTT location
592*4882a593Smuzhiyun  * @rdev: radeon device structure holding all necessary informations
593*4882a593Smuzhiyun  * @mc: memory controller structure holding memory informations
594*4882a593Smuzhiyun  *
595*4882a593Smuzhiyun  * Function will place try to place GTT before or after VRAM.
596*4882a593Smuzhiyun  *
597*4882a593Smuzhiyun  * If GTT size is bigger than space left then we ajust GTT size.
598*4882a593Smuzhiyun  * Thus function will never fails.
599*4882a593Smuzhiyun  *
600*4882a593Smuzhiyun  * FIXME: when reducing GTT size align new size on power of 2.
601*4882a593Smuzhiyun  */
radeon_gtt_location(struct radeon_device * rdev,struct radeon_mc * mc)602*4882a593Smuzhiyun void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	u64 size_af, size_bf;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
607*4882a593Smuzhiyun 	size_bf = mc->vram_start & ~mc->gtt_base_align;
608*4882a593Smuzhiyun 	if (size_bf > size_af) {
609*4882a593Smuzhiyun 		if (mc->gtt_size > size_bf) {
610*4882a593Smuzhiyun 			dev_warn(rdev->dev, "limiting GTT\n");
611*4882a593Smuzhiyun 			mc->gtt_size = size_bf;
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
614*4882a593Smuzhiyun 	} else {
615*4882a593Smuzhiyun 		if (mc->gtt_size > size_af) {
616*4882a593Smuzhiyun 			dev_warn(rdev->dev, "limiting GTT\n");
617*4882a593Smuzhiyun 			mc->gtt_size = size_af;
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
622*4882a593Smuzhiyun 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
623*4882a593Smuzhiyun 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /*
627*4882a593Smuzhiyun  * GPU helpers function.
628*4882a593Smuzhiyun  */
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /**
631*4882a593Smuzhiyun  * radeon_device_is_virtual - check if we are running is a virtual environment
632*4882a593Smuzhiyun  *
633*4882a593Smuzhiyun  * Check if the asic has been passed through to a VM (all asics).
634*4882a593Smuzhiyun  * Used at driver startup.
635*4882a593Smuzhiyun  * Returns true if virtual or false if not.
636*4882a593Smuzhiyun  */
radeon_device_is_virtual(void)637*4882a593Smuzhiyun bool radeon_device_is_virtual(void)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun #ifdef CONFIG_X86
640*4882a593Smuzhiyun 	return boot_cpu_has(X86_FEATURE_HYPERVISOR);
641*4882a593Smuzhiyun #else
642*4882a593Smuzhiyun 	return false;
643*4882a593Smuzhiyun #endif
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun /**
647*4882a593Smuzhiyun  * radeon_card_posted - check if the hw has already been initialized
648*4882a593Smuzhiyun  *
649*4882a593Smuzhiyun  * @rdev: radeon_device pointer
650*4882a593Smuzhiyun  *
651*4882a593Smuzhiyun  * Check if the asic has been initialized (all asics).
652*4882a593Smuzhiyun  * Used at driver startup.
653*4882a593Smuzhiyun  * Returns true if initialized or false if not.
654*4882a593Smuzhiyun  */
radeon_card_posted(struct radeon_device * rdev)655*4882a593Smuzhiyun bool radeon_card_posted(struct radeon_device *rdev)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	uint32_t reg;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/* for pass through, always force asic_init for CI */
660*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE &&
661*4882a593Smuzhiyun 	    radeon_device_is_virtual())
662*4882a593Smuzhiyun 		return false;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
665*4882a593Smuzhiyun 	if (efi_enabled(EFI_BOOT) &&
666*4882a593Smuzhiyun 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
667*4882a593Smuzhiyun 	    (rdev->family < CHIP_R600))
668*4882a593Smuzhiyun 		return false;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (ASIC_IS_NODCE(rdev))
671*4882a593Smuzhiyun 		goto check_memsize;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* first check CRTCs */
674*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev)) {
675*4882a593Smuzhiyun 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
676*4882a593Smuzhiyun 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
677*4882a593Smuzhiyun 			if (rdev->num_crtc >= 4) {
678*4882a593Smuzhiyun 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
679*4882a593Smuzhiyun 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
680*4882a593Smuzhiyun 			}
681*4882a593Smuzhiyun 			if (rdev->num_crtc >= 6) {
682*4882a593Smuzhiyun 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
683*4882a593Smuzhiyun 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
684*4882a593Smuzhiyun 			}
685*4882a593Smuzhiyun 		if (reg & EVERGREEN_CRTC_MASTER_EN)
686*4882a593Smuzhiyun 			return true;
687*4882a593Smuzhiyun 	} else if (ASIC_IS_AVIVO(rdev)) {
688*4882a593Smuzhiyun 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
689*4882a593Smuzhiyun 		      RREG32(AVIVO_D2CRTC_CONTROL);
690*4882a593Smuzhiyun 		if (reg & AVIVO_CRTC_EN) {
691*4882a593Smuzhiyun 			return true;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 	} else {
694*4882a593Smuzhiyun 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
695*4882a593Smuzhiyun 		      RREG32(RADEON_CRTC2_GEN_CNTL);
696*4882a593Smuzhiyun 		if (reg & RADEON_CRTC_EN) {
697*4882a593Smuzhiyun 			return true;
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun check_memsize:
702*4882a593Smuzhiyun 	/* then check MEM_SIZE, in case the crtcs are off */
703*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
704*4882a593Smuzhiyun 		reg = RREG32(R600_CONFIG_MEMSIZE);
705*4882a593Smuzhiyun 	else
706*4882a593Smuzhiyun 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (reg)
709*4882a593Smuzhiyun 		return true;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return false;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun /**
716*4882a593Smuzhiyun  * radeon_update_bandwidth_info - update display bandwidth params
717*4882a593Smuzhiyun  *
718*4882a593Smuzhiyun  * @rdev: radeon_device pointer
719*4882a593Smuzhiyun  *
720*4882a593Smuzhiyun  * Used when sclk/mclk are switched or display modes are set.
721*4882a593Smuzhiyun  * params are used to calculate display watermarks (all asics)
722*4882a593Smuzhiyun  */
radeon_update_bandwidth_info(struct radeon_device * rdev)723*4882a593Smuzhiyun void radeon_update_bandwidth_info(struct radeon_device *rdev)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	fixed20_12 a;
726*4882a593Smuzhiyun 	u32 sclk = rdev->pm.current_sclk;
727*4882a593Smuzhiyun 	u32 mclk = rdev->pm.current_mclk;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* sclk/mclk in Mhz */
730*4882a593Smuzhiyun 	a.full = dfixed_const(100);
731*4882a593Smuzhiyun 	rdev->pm.sclk.full = dfixed_const(sclk);
732*4882a593Smuzhiyun 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
733*4882a593Smuzhiyun 	rdev->pm.mclk.full = dfixed_const(mclk);
734*4882a593Smuzhiyun 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_IGP) {
737*4882a593Smuzhiyun 		a.full = dfixed_const(16);
738*4882a593Smuzhiyun 		/* core_bandwidth = sclk(Mhz) * 16 */
739*4882a593Smuzhiyun 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /**
744*4882a593Smuzhiyun  * radeon_boot_test_post_card - check and possibly initialize the hw
745*4882a593Smuzhiyun  *
746*4882a593Smuzhiyun  * @rdev: radeon_device pointer
747*4882a593Smuzhiyun  *
748*4882a593Smuzhiyun  * Check if the asic is initialized and if not, attempt to initialize
749*4882a593Smuzhiyun  * it (all asics).
750*4882a593Smuzhiyun  * Returns true if initialized or false if not.
751*4882a593Smuzhiyun  */
radeon_boot_test_post_card(struct radeon_device * rdev)752*4882a593Smuzhiyun bool radeon_boot_test_post_card(struct radeon_device *rdev)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	if (radeon_card_posted(rdev))
755*4882a593Smuzhiyun 		return true;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (rdev->bios) {
758*4882a593Smuzhiyun 		DRM_INFO("GPU not posted. posting now...\n");
759*4882a593Smuzhiyun 		if (rdev->is_atom_bios)
760*4882a593Smuzhiyun 			atom_asic_init(rdev->mode_info.atom_context);
761*4882a593Smuzhiyun 		else
762*4882a593Smuzhiyun 			radeon_combios_asic_init(rdev->ddev);
763*4882a593Smuzhiyun 		return true;
764*4882a593Smuzhiyun 	} else {
765*4882a593Smuzhiyun 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
766*4882a593Smuzhiyun 		return false;
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /**
771*4882a593Smuzhiyun  * radeon_dummy_page_init - init dummy page used by the driver
772*4882a593Smuzhiyun  *
773*4882a593Smuzhiyun  * @rdev: radeon_device pointer
774*4882a593Smuzhiyun  *
775*4882a593Smuzhiyun  * Allocate the dummy page used by the driver (all asics).
776*4882a593Smuzhiyun  * This dummy page is used by the driver as a filler for gart entries
777*4882a593Smuzhiyun  * when pages are taken out of the GART
778*4882a593Smuzhiyun  * Returns 0 on sucess, -ENOMEM on failure.
779*4882a593Smuzhiyun  */
radeon_dummy_page_init(struct radeon_device * rdev)780*4882a593Smuzhiyun int radeon_dummy_page_init(struct radeon_device *rdev)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	if (rdev->dummy_page.page)
783*4882a593Smuzhiyun 		return 0;
784*4882a593Smuzhiyun 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
785*4882a593Smuzhiyun 	if (rdev->dummy_page.page == NULL)
786*4882a593Smuzhiyun 		return -ENOMEM;
787*4882a593Smuzhiyun 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
788*4882a593Smuzhiyun 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
789*4882a593Smuzhiyun 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
790*4882a593Smuzhiyun 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
791*4882a593Smuzhiyun 		__free_page(rdev->dummy_page.page);
792*4882a593Smuzhiyun 		rdev->dummy_page.page = NULL;
793*4882a593Smuzhiyun 		return -ENOMEM;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 	rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
796*4882a593Smuzhiyun 							    RADEON_GART_PAGE_DUMMY);
797*4882a593Smuzhiyun 	return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun /**
801*4882a593Smuzhiyun  * radeon_dummy_page_fini - free dummy page used by the driver
802*4882a593Smuzhiyun  *
803*4882a593Smuzhiyun  * @rdev: radeon_device pointer
804*4882a593Smuzhiyun  *
805*4882a593Smuzhiyun  * Frees the dummy page used by the driver (all asics).
806*4882a593Smuzhiyun  */
radeon_dummy_page_fini(struct radeon_device * rdev)807*4882a593Smuzhiyun void radeon_dummy_page_fini(struct radeon_device *rdev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	if (rdev->dummy_page.page == NULL)
810*4882a593Smuzhiyun 		return;
811*4882a593Smuzhiyun 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
812*4882a593Smuzhiyun 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
813*4882a593Smuzhiyun 	__free_page(rdev->dummy_page.page);
814*4882a593Smuzhiyun 	rdev->dummy_page.page = NULL;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /* ATOM accessor methods */
819*4882a593Smuzhiyun /*
820*4882a593Smuzhiyun  * ATOM is an interpreted byte code stored in tables in the vbios.  The
821*4882a593Smuzhiyun  * driver registers callbacks to access registers and the interpreter
822*4882a593Smuzhiyun  * in the driver parses the tables and executes then to program specific
823*4882a593Smuzhiyun  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
824*4882a593Smuzhiyun  * atombios.h, and atom.c
825*4882a593Smuzhiyun  */
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun /**
828*4882a593Smuzhiyun  * cail_pll_read - read PLL register
829*4882a593Smuzhiyun  *
830*4882a593Smuzhiyun  * @info: atom card_info pointer
831*4882a593Smuzhiyun  * @reg: PLL register offset
832*4882a593Smuzhiyun  *
833*4882a593Smuzhiyun  * Provides a PLL register accessor for the atom interpreter (r4xx+).
834*4882a593Smuzhiyun  * Returns the value of the PLL register.
835*4882a593Smuzhiyun  */
cail_pll_read(struct card_info * info,uint32_t reg)836*4882a593Smuzhiyun static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
839*4882a593Smuzhiyun 	uint32_t r;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	r = rdev->pll_rreg(rdev, reg);
842*4882a593Smuzhiyun 	return r;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun /**
846*4882a593Smuzhiyun  * cail_pll_write - write PLL register
847*4882a593Smuzhiyun  *
848*4882a593Smuzhiyun  * @info: atom card_info pointer
849*4882a593Smuzhiyun  * @reg: PLL register offset
850*4882a593Smuzhiyun  * @val: value to write to the pll register
851*4882a593Smuzhiyun  *
852*4882a593Smuzhiyun  * Provides a PLL register accessor for the atom interpreter (r4xx+).
853*4882a593Smuzhiyun  */
cail_pll_write(struct card_info * info,uint32_t reg,uint32_t val)854*4882a593Smuzhiyun static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	rdev->pll_wreg(rdev, reg, val);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /**
862*4882a593Smuzhiyun  * cail_mc_read - read MC (Memory Controller) register
863*4882a593Smuzhiyun  *
864*4882a593Smuzhiyun  * @info: atom card_info pointer
865*4882a593Smuzhiyun  * @reg: MC register offset
866*4882a593Smuzhiyun  *
867*4882a593Smuzhiyun  * Provides an MC register accessor for the atom interpreter (r4xx+).
868*4882a593Smuzhiyun  * Returns the value of the MC register.
869*4882a593Smuzhiyun  */
cail_mc_read(struct card_info * info,uint32_t reg)870*4882a593Smuzhiyun static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
873*4882a593Smuzhiyun 	uint32_t r;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	r = rdev->mc_rreg(rdev, reg);
876*4882a593Smuzhiyun 	return r;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /**
880*4882a593Smuzhiyun  * cail_mc_write - write MC (Memory Controller) register
881*4882a593Smuzhiyun  *
882*4882a593Smuzhiyun  * @info: atom card_info pointer
883*4882a593Smuzhiyun  * @reg: MC register offset
884*4882a593Smuzhiyun  * @val: value to write to the pll register
885*4882a593Smuzhiyun  *
886*4882a593Smuzhiyun  * Provides a MC register accessor for the atom interpreter (r4xx+).
887*4882a593Smuzhiyun  */
cail_mc_write(struct card_info * info,uint32_t reg,uint32_t val)888*4882a593Smuzhiyun static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	rdev->mc_wreg(rdev, reg, val);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun /**
896*4882a593Smuzhiyun  * cail_reg_write - write MMIO register
897*4882a593Smuzhiyun  *
898*4882a593Smuzhiyun  * @info: atom card_info pointer
899*4882a593Smuzhiyun  * @reg: MMIO register offset
900*4882a593Smuzhiyun  * @val: value to write to the pll register
901*4882a593Smuzhiyun  *
902*4882a593Smuzhiyun  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
903*4882a593Smuzhiyun  */
cail_reg_write(struct card_info * info,uint32_t reg,uint32_t val)904*4882a593Smuzhiyun static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	WREG32(reg*4, val);
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun /**
912*4882a593Smuzhiyun  * cail_reg_read - read MMIO register
913*4882a593Smuzhiyun  *
914*4882a593Smuzhiyun  * @info: atom card_info pointer
915*4882a593Smuzhiyun  * @reg: MMIO register offset
916*4882a593Smuzhiyun  *
917*4882a593Smuzhiyun  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
918*4882a593Smuzhiyun  * Returns the value of the MMIO register.
919*4882a593Smuzhiyun  */
cail_reg_read(struct card_info * info,uint32_t reg)920*4882a593Smuzhiyun static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
923*4882a593Smuzhiyun 	uint32_t r;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	r = RREG32(reg*4);
926*4882a593Smuzhiyun 	return r;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun /**
930*4882a593Smuzhiyun  * cail_ioreg_write - write IO register
931*4882a593Smuzhiyun  *
932*4882a593Smuzhiyun  * @info: atom card_info pointer
933*4882a593Smuzhiyun  * @reg: IO register offset
934*4882a593Smuzhiyun  * @val: value to write to the pll register
935*4882a593Smuzhiyun  *
936*4882a593Smuzhiyun  * Provides a IO register accessor for the atom interpreter (r4xx+).
937*4882a593Smuzhiyun  */
cail_ioreg_write(struct card_info * info,uint32_t reg,uint32_t val)938*4882a593Smuzhiyun static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	WREG32_IO(reg*4, val);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun /**
946*4882a593Smuzhiyun  * cail_ioreg_read - read IO register
947*4882a593Smuzhiyun  *
948*4882a593Smuzhiyun  * @info: atom card_info pointer
949*4882a593Smuzhiyun  * @reg: IO register offset
950*4882a593Smuzhiyun  *
951*4882a593Smuzhiyun  * Provides an IO register accessor for the atom interpreter (r4xx+).
952*4882a593Smuzhiyun  * Returns the value of the IO register.
953*4882a593Smuzhiyun  */
cail_ioreg_read(struct card_info * info,uint32_t reg)954*4882a593Smuzhiyun static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct radeon_device *rdev = info->dev->dev_private;
957*4882a593Smuzhiyun 	uint32_t r;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	r = RREG32_IO(reg*4);
960*4882a593Smuzhiyun 	return r;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun /**
964*4882a593Smuzhiyun  * radeon_atombios_init - init the driver info and callbacks for atombios
965*4882a593Smuzhiyun  *
966*4882a593Smuzhiyun  * @rdev: radeon_device pointer
967*4882a593Smuzhiyun  *
968*4882a593Smuzhiyun  * Initializes the driver info and register access callbacks for the
969*4882a593Smuzhiyun  * ATOM interpreter (r4xx+).
970*4882a593Smuzhiyun  * Returns 0 on sucess, -ENOMEM on failure.
971*4882a593Smuzhiyun  * Called at driver startup.
972*4882a593Smuzhiyun  */
radeon_atombios_init(struct radeon_device * rdev)973*4882a593Smuzhiyun int radeon_atombios_init(struct radeon_device *rdev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	struct card_info *atom_card_info =
976*4882a593Smuzhiyun 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (!atom_card_info)
979*4882a593Smuzhiyun 		return -ENOMEM;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	rdev->mode_info.atom_card_info = atom_card_info;
982*4882a593Smuzhiyun 	atom_card_info->dev = rdev->ddev;
983*4882a593Smuzhiyun 	atom_card_info->reg_read = cail_reg_read;
984*4882a593Smuzhiyun 	atom_card_info->reg_write = cail_reg_write;
985*4882a593Smuzhiyun 	/* needed for iio ops */
986*4882a593Smuzhiyun 	if (rdev->rio_mem) {
987*4882a593Smuzhiyun 		atom_card_info->ioreg_read = cail_ioreg_read;
988*4882a593Smuzhiyun 		atom_card_info->ioreg_write = cail_ioreg_write;
989*4882a593Smuzhiyun 	} else {
990*4882a593Smuzhiyun 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
991*4882a593Smuzhiyun 		atom_card_info->ioreg_read = cail_reg_read;
992*4882a593Smuzhiyun 		atom_card_info->ioreg_write = cail_reg_write;
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 	atom_card_info->mc_read = cail_mc_read;
995*4882a593Smuzhiyun 	atom_card_info->mc_write = cail_mc_write;
996*4882a593Smuzhiyun 	atom_card_info->pll_read = cail_pll_read;
997*4882a593Smuzhiyun 	atom_card_info->pll_write = cail_pll_write;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
1000*4882a593Smuzhiyun 	if (!rdev->mode_info.atom_context) {
1001*4882a593Smuzhiyun 		radeon_atombios_fini(rdev);
1002*4882a593Smuzhiyun 		return -ENOMEM;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	mutex_init(&rdev->mode_info.atom_context->mutex);
1006*4882a593Smuzhiyun 	mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
1007*4882a593Smuzhiyun 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
1008*4882a593Smuzhiyun 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
1009*4882a593Smuzhiyun 	return 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun /**
1013*4882a593Smuzhiyun  * radeon_atombios_fini - free the driver info and callbacks for atombios
1014*4882a593Smuzhiyun  *
1015*4882a593Smuzhiyun  * @rdev: radeon_device pointer
1016*4882a593Smuzhiyun  *
1017*4882a593Smuzhiyun  * Frees the driver info and register access callbacks for the ATOM
1018*4882a593Smuzhiyun  * interpreter (r4xx+).
1019*4882a593Smuzhiyun  * Called at driver shutdown.
1020*4882a593Smuzhiyun  */
radeon_atombios_fini(struct radeon_device * rdev)1021*4882a593Smuzhiyun void radeon_atombios_fini(struct radeon_device *rdev)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	if (rdev->mode_info.atom_context) {
1024*4882a593Smuzhiyun 		kfree(rdev->mode_info.atom_context->scratch);
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 	kfree(rdev->mode_info.atom_context);
1027*4882a593Smuzhiyun 	rdev->mode_info.atom_context = NULL;
1028*4882a593Smuzhiyun 	kfree(rdev->mode_info.atom_card_info);
1029*4882a593Smuzhiyun 	rdev->mode_info.atom_card_info = NULL;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun /* COMBIOS */
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun  * COMBIOS is the bios format prior to ATOM. It provides
1035*4882a593Smuzhiyun  * command tables similar to ATOM, but doesn't have a unified
1036*4882a593Smuzhiyun  * parser.  See radeon_combios.c
1037*4882a593Smuzhiyun  */
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun /**
1040*4882a593Smuzhiyun  * radeon_combios_init - init the driver info for combios
1041*4882a593Smuzhiyun  *
1042*4882a593Smuzhiyun  * @rdev: radeon_device pointer
1043*4882a593Smuzhiyun  *
1044*4882a593Smuzhiyun  * Initializes the driver info for combios (r1xx-r3xx).
1045*4882a593Smuzhiyun  * Returns 0 on sucess.
1046*4882a593Smuzhiyun  * Called at driver startup.
1047*4882a593Smuzhiyun  */
radeon_combios_init(struct radeon_device * rdev)1048*4882a593Smuzhiyun int radeon_combios_init(struct radeon_device *rdev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1051*4882a593Smuzhiyun 	return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun /**
1055*4882a593Smuzhiyun  * radeon_combios_fini - free the driver info for combios
1056*4882a593Smuzhiyun  *
1057*4882a593Smuzhiyun  * @rdev: radeon_device pointer
1058*4882a593Smuzhiyun  *
1059*4882a593Smuzhiyun  * Frees the driver info for combios (r1xx-r3xx).
1060*4882a593Smuzhiyun  * Called at driver shutdown.
1061*4882a593Smuzhiyun  */
radeon_combios_fini(struct radeon_device * rdev)1062*4882a593Smuzhiyun void radeon_combios_fini(struct radeon_device *rdev)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun /* if we get transitioned to only one device, take VGA back */
1067*4882a593Smuzhiyun /**
1068*4882a593Smuzhiyun  * radeon_vga_set_decode - enable/disable vga decode
1069*4882a593Smuzhiyun  *
1070*4882a593Smuzhiyun  * @cookie: radeon_device pointer
1071*4882a593Smuzhiyun  * @state: enable/disable vga decode
1072*4882a593Smuzhiyun  *
1073*4882a593Smuzhiyun  * Enable/disable vga decode (all asics).
1074*4882a593Smuzhiyun  * Returns VGA resource flags.
1075*4882a593Smuzhiyun  */
radeon_vga_set_decode(void * cookie,bool state)1076*4882a593Smuzhiyun static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct radeon_device *rdev = cookie;
1079*4882a593Smuzhiyun 	radeon_vga_set_state(rdev, state);
1080*4882a593Smuzhiyun 	if (state)
1081*4882a593Smuzhiyun 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1082*4882a593Smuzhiyun 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1083*4882a593Smuzhiyun 	else
1084*4882a593Smuzhiyun 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun /**
1088*4882a593Smuzhiyun  * radeon_check_pot_argument - check that argument is a power of two
1089*4882a593Smuzhiyun  *
1090*4882a593Smuzhiyun  * @arg: value to check
1091*4882a593Smuzhiyun  *
1092*4882a593Smuzhiyun  * Validates that a certain argument is a power of two (all asics).
1093*4882a593Smuzhiyun  * Returns true if argument is valid.
1094*4882a593Smuzhiyun  */
radeon_check_pot_argument(int arg)1095*4882a593Smuzhiyun static bool radeon_check_pot_argument(int arg)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	return (arg & (arg - 1)) == 0;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun /**
1101*4882a593Smuzhiyun  * Determine a sensible default GART size according to ASIC family.
1102*4882a593Smuzhiyun  *
1103*4882a593Smuzhiyun  * @family ASIC family name
1104*4882a593Smuzhiyun  */
radeon_gart_size_auto(enum radeon_family family)1105*4882a593Smuzhiyun static int radeon_gart_size_auto(enum radeon_family family)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	/* default to a larger gart size on newer asics */
1108*4882a593Smuzhiyun 	if (family >= CHIP_TAHITI)
1109*4882a593Smuzhiyun 		return 2048;
1110*4882a593Smuzhiyun 	else if (family >= CHIP_RV770)
1111*4882a593Smuzhiyun 		return 1024;
1112*4882a593Smuzhiyun 	else
1113*4882a593Smuzhiyun 		return 512;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun /**
1117*4882a593Smuzhiyun  * radeon_check_arguments - validate module params
1118*4882a593Smuzhiyun  *
1119*4882a593Smuzhiyun  * @rdev: radeon_device pointer
1120*4882a593Smuzhiyun  *
1121*4882a593Smuzhiyun  * Validates certain module parameters and updates
1122*4882a593Smuzhiyun  * the associated values used by the driver (all asics).
1123*4882a593Smuzhiyun  */
radeon_check_arguments(struct radeon_device * rdev)1124*4882a593Smuzhiyun static void radeon_check_arguments(struct radeon_device *rdev)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	/* vramlimit must be a power of two */
1127*4882a593Smuzhiyun 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
1128*4882a593Smuzhiyun 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1129*4882a593Smuzhiyun 				radeon_vram_limit);
1130*4882a593Smuzhiyun 		radeon_vram_limit = 0;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	if (radeon_gart_size == -1) {
1134*4882a593Smuzhiyun 		radeon_gart_size = radeon_gart_size_auto(rdev->family);
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 	/* gtt size must be power of two and greater or equal to 32M */
1137*4882a593Smuzhiyun 	if (radeon_gart_size < 32) {
1138*4882a593Smuzhiyun 		dev_warn(rdev->dev, "gart size (%d) too small\n",
1139*4882a593Smuzhiyun 				radeon_gart_size);
1140*4882a593Smuzhiyun 		radeon_gart_size = radeon_gart_size_auto(rdev->family);
1141*4882a593Smuzhiyun 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
1142*4882a593Smuzhiyun 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1143*4882a593Smuzhiyun 				radeon_gart_size);
1144*4882a593Smuzhiyun 		radeon_gart_size = radeon_gart_size_auto(rdev->family);
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	/* AGP mode can only be -1, 1, 2, 4, 8 */
1149*4882a593Smuzhiyun 	switch (radeon_agpmode) {
1150*4882a593Smuzhiyun 	case -1:
1151*4882a593Smuzhiyun 	case 0:
1152*4882a593Smuzhiyun 	case 1:
1153*4882a593Smuzhiyun 	case 2:
1154*4882a593Smuzhiyun 	case 4:
1155*4882a593Smuzhiyun 	case 8:
1156*4882a593Smuzhiyun 		break;
1157*4882a593Smuzhiyun 	default:
1158*4882a593Smuzhiyun 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1159*4882a593Smuzhiyun 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1160*4882a593Smuzhiyun 		radeon_agpmode = 0;
1161*4882a593Smuzhiyun 		break;
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	if (!radeon_check_pot_argument(radeon_vm_size)) {
1165*4882a593Smuzhiyun 		dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1166*4882a593Smuzhiyun 			 radeon_vm_size);
1167*4882a593Smuzhiyun 		radeon_vm_size = 4;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	if (radeon_vm_size < 1) {
1171*4882a593Smuzhiyun 		dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n",
1172*4882a593Smuzhiyun 			 radeon_vm_size);
1173*4882a593Smuzhiyun 		radeon_vm_size = 4;
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	/*
1177*4882a593Smuzhiyun 	 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1178*4882a593Smuzhiyun 	 */
1179*4882a593Smuzhiyun 	if (radeon_vm_size > 1024) {
1180*4882a593Smuzhiyun 		dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1181*4882a593Smuzhiyun 			 radeon_vm_size);
1182*4882a593Smuzhiyun 		radeon_vm_size = 4;
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	/* defines number of bits in page table versus page directory,
1186*4882a593Smuzhiyun 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1187*4882a593Smuzhiyun 	 * page table and the remaining bits are in the page directory */
1188*4882a593Smuzhiyun 	if (radeon_vm_block_size == -1) {
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 		/* Total bits covered by PD + PTs */
1191*4882a593Smuzhiyun 		unsigned bits = ilog2(radeon_vm_size) + 18;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 		/* Make sure the PD is 4K in size up to 8GB address space.
1194*4882a593Smuzhiyun 		   Above that split equal between PD and PTs */
1195*4882a593Smuzhiyun 		if (radeon_vm_size <= 8)
1196*4882a593Smuzhiyun 			radeon_vm_block_size = bits - 9;
1197*4882a593Smuzhiyun 		else
1198*4882a593Smuzhiyun 			radeon_vm_block_size = (bits + 3) / 2;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	} else if (radeon_vm_block_size < 9) {
1201*4882a593Smuzhiyun 		dev_warn(rdev->dev, "VM page table size (%d) too small\n",
1202*4882a593Smuzhiyun 			 radeon_vm_block_size);
1203*4882a593Smuzhiyun 		radeon_vm_block_size = 9;
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (radeon_vm_block_size > 24 ||
1207*4882a593Smuzhiyun 	    (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1208*4882a593Smuzhiyun 		dev_warn(rdev->dev, "VM page table size (%d) too large\n",
1209*4882a593Smuzhiyun 			 radeon_vm_block_size);
1210*4882a593Smuzhiyun 		radeon_vm_block_size = 9;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun /**
1215*4882a593Smuzhiyun  * radeon_switcheroo_set_state - set switcheroo state
1216*4882a593Smuzhiyun  *
1217*4882a593Smuzhiyun  * @pdev: pci dev pointer
1218*4882a593Smuzhiyun  * @state: vga_switcheroo state
1219*4882a593Smuzhiyun  *
1220*4882a593Smuzhiyun  * Callback for the switcheroo driver.  Suspends or resumes the
1221*4882a593Smuzhiyun  * the asics before or after it is powered up using ACPI methods.
1222*4882a593Smuzhiyun  */
radeon_switcheroo_set_state(struct pci_dev * pdev,enum vga_switcheroo_state state)1223*4882a593Smuzhiyun static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	struct drm_device *dev = pci_get_drvdata(pdev);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1228*4882a593Smuzhiyun 		return;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	if (state == VGA_SWITCHEROO_ON) {
1231*4882a593Smuzhiyun 		pr_info("radeon: switched on\n");
1232*4882a593Smuzhiyun 		/* don't suspend or resume card normally */
1233*4882a593Smuzhiyun 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 		radeon_resume_kms(dev, true, true);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1238*4882a593Smuzhiyun 		drm_kms_helper_poll_enable(dev);
1239*4882a593Smuzhiyun 	} else {
1240*4882a593Smuzhiyun 		pr_info("radeon: switched off\n");
1241*4882a593Smuzhiyun 		drm_kms_helper_poll_disable(dev);
1242*4882a593Smuzhiyun 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1243*4882a593Smuzhiyun 		radeon_suspend_kms(dev, true, true, false);
1244*4882a593Smuzhiyun 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun /**
1249*4882a593Smuzhiyun  * radeon_switcheroo_can_switch - see if switcheroo state can change
1250*4882a593Smuzhiyun  *
1251*4882a593Smuzhiyun  * @pdev: pci dev pointer
1252*4882a593Smuzhiyun  *
1253*4882a593Smuzhiyun  * Callback for the switcheroo driver.  Check of the switcheroo
1254*4882a593Smuzhiyun  * state can be changed.
1255*4882a593Smuzhiyun  * Returns true if the state can be changed, false if not.
1256*4882a593Smuzhiyun  */
radeon_switcheroo_can_switch(struct pci_dev * pdev)1257*4882a593Smuzhiyun static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct drm_device *dev = pci_get_drvdata(pdev);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	/*
1262*4882a593Smuzhiyun 	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1263*4882a593Smuzhiyun 	 * locking inversion with the driver load path. And the access here is
1264*4882a593Smuzhiyun 	 * completely racy anyway. So don't bother with locking for now.
1265*4882a593Smuzhiyun 	 */
1266*4882a593Smuzhiyun 	return atomic_read(&dev->open_count) == 0;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1270*4882a593Smuzhiyun 	.set_gpu_state = radeon_switcheroo_set_state,
1271*4882a593Smuzhiyun 	.reprobe = NULL,
1272*4882a593Smuzhiyun 	.can_switch = radeon_switcheroo_can_switch,
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun /**
1276*4882a593Smuzhiyun  * radeon_device_init - initialize the driver
1277*4882a593Smuzhiyun  *
1278*4882a593Smuzhiyun  * @rdev: radeon_device pointer
1279*4882a593Smuzhiyun  * @pdev: drm dev pointer
1280*4882a593Smuzhiyun  * @pdev: pci dev pointer
1281*4882a593Smuzhiyun  * @flags: driver flags
1282*4882a593Smuzhiyun  *
1283*4882a593Smuzhiyun  * Initializes the driver info and hw (all asics).
1284*4882a593Smuzhiyun  * Returns 0 for success or an error on failure.
1285*4882a593Smuzhiyun  * Called at driver startup.
1286*4882a593Smuzhiyun  */
radeon_device_init(struct radeon_device * rdev,struct drm_device * ddev,struct pci_dev * pdev,uint32_t flags)1287*4882a593Smuzhiyun int radeon_device_init(struct radeon_device *rdev,
1288*4882a593Smuzhiyun 		       struct drm_device *ddev,
1289*4882a593Smuzhiyun 		       struct pci_dev *pdev,
1290*4882a593Smuzhiyun 		       uint32_t flags)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun 	int r, i;
1293*4882a593Smuzhiyun 	int dma_bits;
1294*4882a593Smuzhiyun 	bool runtime = false;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	rdev->shutdown = false;
1297*4882a593Smuzhiyun 	rdev->dev = &pdev->dev;
1298*4882a593Smuzhiyun 	rdev->ddev = ddev;
1299*4882a593Smuzhiyun 	rdev->pdev = pdev;
1300*4882a593Smuzhiyun 	rdev->flags = flags;
1301*4882a593Smuzhiyun 	rdev->family = flags & RADEON_FAMILY_MASK;
1302*4882a593Smuzhiyun 	rdev->is_atom_bios = false;
1303*4882a593Smuzhiyun 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1304*4882a593Smuzhiyun 	rdev->mc.gtt_size = 512 * 1024 * 1024;
1305*4882a593Smuzhiyun 	rdev->accel_working = false;
1306*4882a593Smuzhiyun 	/* set up ring ids */
1307*4882a593Smuzhiyun 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1308*4882a593Smuzhiyun 		rdev->ring[i].idx = i;
1309*4882a593Smuzhiyun 	}
1310*4882a593Smuzhiyun 	rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1313*4882a593Smuzhiyun 		 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1314*4882a593Smuzhiyun 		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* mutex initialization are all done here so we
1317*4882a593Smuzhiyun 	 * can recall function without having locking issues */
1318*4882a593Smuzhiyun 	mutex_init(&rdev->ring_lock);
1319*4882a593Smuzhiyun 	mutex_init(&rdev->dc_hw_i2c_mutex);
1320*4882a593Smuzhiyun 	atomic_set(&rdev->ih.lock, 0);
1321*4882a593Smuzhiyun 	mutex_init(&rdev->gem.mutex);
1322*4882a593Smuzhiyun 	mutex_init(&rdev->pm.mutex);
1323*4882a593Smuzhiyun 	mutex_init(&rdev->gpu_clock_mutex);
1324*4882a593Smuzhiyun 	mutex_init(&rdev->srbm_mutex);
1325*4882a593Smuzhiyun 	init_rwsem(&rdev->pm.mclk_lock);
1326*4882a593Smuzhiyun 	init_rwsem(&rdev->exclusive_lock);
1327*4882a593Smuzhiyun 	init_waitqueue_head(&rdev->irq.vblank_queue);
1328*4882a593Smuzhiyun 	r = radeon_gem_init(rdev);
1329*4882a593Smuzhiyun 	if (r)
1330*4882a593Smuzhiyun 		return r;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	radeon_check_arguments(rdev);
1333*4882a593Smuzhiyun 	/* Adjust VM size here.
1334*4882a593Smuzhiyun 	 * Max GPUVM size for cayman+ is 40 bits.
1335*4882a593Smuzhiyun 	 */
1336*4882a593Smuzhiyun 	rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/* Set asic functions */
1339*4882a593Smuzhiyun 	r = radeon_asic_init(rdev);
1340*4882a593Smuzhiyun 	if (r)
1341*4882a593Smuzhiyun 		return r;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/* all of the newer IGP chips have an internal gart
1344*4882a593Smuzhiyun 	 * However some rs4xx report as AGP, so remove that here.
1345*4882a593Smuzhiyun 	 */
1346*4882a593Smuzhiyun 	if ((rdev->family >= CHIP_RS400) &&
1347*4882a593Smuzhiyun 	    (rdev->flags & RADEON_IS_IGP)) {
1348*4882a593Smuzhiyun 		rdev->flags &= ~RADEON_IS_AGP;
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1352*4882a593Smuzhiyun 		radeon_agp_disable(rdev);
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	/* Set the internal MC address mask
1356*4882a593Smuzhiyun 	 * This is the max address of the GPU's
1357*4882a593Smuzhiyun 	 * internal address space.
1358*4882a593Smuzhiyun 	 */
1359*4882a593Smuzhiyun 	if (rdev->family >= CHIP_CAYMAN)
1360*4882a593Smuzhiyun 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1361*4882a593Smuzhiyun 	else if (rdev->family >= CHIP_CEDAR)
1362*4882a593Smuzhiyun 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1363*4882a593Smuzhiyun 	else
1364*4882a593Smuzhiyun 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* set DMA mask.
1367*4882a593Smuzhiyun 	 * PCIE - can handle 40-bits.
1368*4882a593Smuzhiyun 	 * IGP - can handle 40-bits
1369*4882a593Smuzhiyun 	 * AGP - generally dma32 is safest
1370*4882a593Smuzhiyun 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1371*4882a593Smuzhiyun 	 */
1372*4882a593Smuzhiyun 	dma_bits = 40;
1373*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP)
1374*4882a593Smuzhiyun 		dma_bits = 32;
1375*4882a593Smuzhiyun 	if ((rdev->flags & RADEON_IS_PCI) &&
1376*4882a593Smuzhiyun 	    (rdev->family <= CHIP_RS740))
1377*4882a593Smuzhiyun 		dma_bits = 32;
1378*4882a593Smuzhiyun #ifdef CONFIG_PPC64
1379*4882a593Smuzhiyun 	if (rdev->family == CHIP_CEDAR)
1380*4882a593Smuzhiyun 		dma_bits = 32;
1381*4882a593Smuzhiyun #endif
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	r = dma_set_mask_and_coherent(&rdev->pdev->dev, DMA_BIT_MASK(dma_bits));
1384*4882a593Smuzhiyun 	if (r) {
1385*4882a593Smuzhiyun 		pr_warn("radeon: No suitable DMA available\n");
1386*4882a593Smuzhiyun 		return r;
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 	rdev->need_swiotlb = drm_need_swiotlb(dma_bits);
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	/* Registers mapping */
1391*4882a593Smuzhiyun 	/* TODO: block userspace mapping of io register */
1392*4882a593Smuzhiyun 	spin_lock_init(&rdev->mmio_idx_lock);
1393*4882a593Smuzhiyun 	spin_lock_init(&rdev->smc_idx_lock);
1394*4882a593Smuzhiyun 	spin_lock_init(&rdev->pll_idx_lock);
1395*4882a593Smuzhiyun 	spin_lock_init(&rdev->mc_idx_lock);
1396*4882a593Smuzhiyun 	spin_lock_init(&rdev->pcie_idx_lock);
1397*4882a593Smuzhiyun 	spin_lock_init(&rdev->pciep_idx_lock);
1398*4882a593Smuzhiyun 	spin_lock_init(&rdev->pif_idx_lock);
1399*4882a593Smuzhiyun 	spin_lock_init(&rdev->cg_idx_lock);
1400*4882a593Smuzhiyun 	spin_lock_init(&rdev->uvd_idx_lock);
1401*4882a593Smuzhiyun 	spin_lock_init(&rdev->rcu_idx_lock);
1402*4882a593Smuzhiyun 	spin_lock_init(&rdev->didt_idx_lock);
1403*4882a593Smuzhiyun 	spin_lock_init(&rdev->end_idx_lock);
1404*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE) {
1405*4882a593Smuzhiyun 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1406*4882a593Smuzhiyun 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1407*4882a593Smuzhiyun 	} else {
1408*4882a593Smuzhiyun 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1409*4882a593Smuzhiyun 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1410*4882a593Smuzhiyun 	}
1411*4882a593Smuzhiyun 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1412*4882a593Smuzhiyun 	if (rdev->rmmio == NULL)
1413*4882a593Smuzhiyun 		return -ENOMEM;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* doorbell bar mapping */
1416*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE)
1417*4882a593Smuzhiyun 		radeon_doorbell_init(rdev);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	/* io port mapping */
1420*4882a593Smuzhiyun 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1421*4882a593Smuzhiyun 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1422*4882a593Smuzhiyun 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1423*4882a593Smuzhiyun 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1424*4882a593Smuzhiyun 			break;
1425*4882a593Smuzhiyun 		}
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun 	if (rdev->rio_mem == NULL)
1428*4882a593Smuzhiyun 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PX)
1431*4882a593Smuzhiyun 		radeon_device_handle_px_quirks(rdev);
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
1434*4882a593Smuzhiyun 	/* this will fail for cards that aren't VGA class devices, just
1435*4882a593Smuzhiyun 	 * ignore it */
1436*4882a593Smuzhiyun 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PX)
1439*4882a593Smuzhiyun 		runtime = true;
1440*4882a593Smuzhiyun 	if (!pci_is_thunderbolt_attached(rdev->pdev))
1441*4882a593Smuzhiyun 		vga_switcheroo_register_client(rdev->pdev,
1442*4882a593Smuzhiyun 					       &radeon_switcheroo_ops, runtime);
1443*4882a593Smuzhiyun 	if (runtime)
1444*4882a593Smuzhiyun 		vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	r = radeon_init(rdev);
1447*4882a593Smuzhiyun 	if (r)
1448*4882a593Smuzhiyun 		goto failed;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	r = radeon_gem_debugfs_init(rdev);
1451*4882a593Smuzhiyun 	if (r) {
1452*4882a593Smuzhiyun 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	r = radeon_mst_debugfs_init(rdev);
1456*4882a593Smuzhiyun 	if (r) {
1457*4882a593Smuzhiyun 		DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1458*4882a593Smuzhiyun 	}
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1461*4882a593Smuzhiyun 		/* Acceleration not working on AGP card try again
1462*4882a593Smuzhiyun 		 * with fallback to PCI or PCIE GART
1463*4882a593Smuzhiyun 		 */
1464*4882a593Smuzhiyun 		radeon_asic_reset(rdev);
1465*4882a593Smuzhiyun 		radeon_fini(rdev);
1466*4882a593Smuzhiyun 		radeon_agp_disable(rdev);
1467*4882a593Smuzhiyun 		r = radeon_init(rdev);
1468*4882a593Smuzhiyun 		if (r)
1469*4882a593Smuzhiyun 			goto failed;
1470*4882a593Smuzhiyun 	}
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	r = radeon_ib_ring_tests(rdev);
1473*4882a593Smuzhiyun 	if (r)
1474*4882a593Smuzhiyun 		DRM_ERROR("ib ring test failed (%d).\n", r);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	/*
1477*4882a593Smuzhiyun 	 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1478*4882a593Smuzhiyun 	 * after the CP ring have chew one packet at least. Hence here we stop
1479*4882a593Smuzhiyun 	 * and restart DPM after the radeon_ib_ring_tests().
1480*4882a593Smuzhiyun 	 */
1481*4882a593Smuzhiyun 	if (rdev->pm.dpm_enabled &&
1482*4882a593Smuzhiyun 	    (rdev->pm.pm_method == PM_METHOD_DPM) &&
1483*4882a593Smuzhiyun 	    (rdev->family == CHIP_TURKS) &&
1484*4882a593Smuzhiyun 	    (rdev->flags & RADEON_IS_MOBILITY)) {
1485*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1486*4882a593Smuzhiyun 		radeon_dpm_disable(rdev);
1487*4882a593Smuzhiyun 		radeon_dpm_enable(rdev);
1488*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	if ((radeon_testing & 1)) {
1492*4882a593Smuzhiyun 		if (rdev->accel_working)
1493*4882a593Smuzhiyun 			radeon_test_moves(rdev);
1494*4882a593Smuzhiyun 		else
1495*4882a593Smuzhiyun 			DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 	if ((radeon_testing & 2)) {
1498*4882a593Smuzhiyun 		if (rdev->accel_working)
1499*4882a593Smuzhiyun 			radeon_test_syncing(rdev);
1500*4882a593Smuzhiyun 		else
1501*4882a593Smuzhiyun 			DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 	if (radeon_benchmarking) {
1504*4882a593Smuzhiyun 		if (rdev->accel_working)
1505*4882a593Smuzhiyun 			radeon_benchmark(rdev, radeon_benchmarking);
1506*4882a593Smuzhiyun 		else
1507*4882a593Smuzhiyun 			DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 	return 0;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun failed:
1512*4882a593Smuzhiyun 	/* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */
1513*4882a593Smuzhiyun 	if (radeon_is_px(ddev))
1514*4882a593Smuzhiyun 		pm_runtime_put_noidle(ddev->dev);
1515*4882a593Smuzhiyun 	if (runtime)
1516*4882a593Smuzhiyun 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1517*4882a593Smuzhiyun 	return r;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun /**
1521*4882a593Smuzhiyun  * radeon_device_fini - tear down the driver
1522*4882a593Smuzhiyun  *
1523*4882a593Smuzhiyun  * @rdev: radeon_device pointer
1524*4882a593Smuzhiyun  *
1525*4882a593Smuzhiyun  * Tear down the driver info (all asics).
1526*4882a593Smuzhiyun  * Called at driver shutdown.
1527*4882a593Smuzhiyun  */
radeon_device_fini(struct radeon_device * rdev)1528*4882a593Smuzhiyun void radeon_device_fini(struct radeon_device *rdev)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun 	DRM_INFO("radeon: finishing device.\n");
1531*4882a593Smuzhiyun 	rdev->shutdown = true;
1532*4882a593Smuzhiyun 	/* evict vram memory */
1533*4882a593Smuzhiyun 	radeon_bo_evict_vram(rdev);
1534*4882a593Smuzhiyun 	radeon_fini(rdev);
1535*4882a593Smuzhiyun 	if (!pci_is_thunderbolt_attached(rdev->pdev))
1536*4882a593Smuzhiyun 		vga_switcheroo_unregister_client(rdev->pdev);
1537*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PX)
1538*4882a593Smuzhiyun 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1539*4882a593Smuzhiyun 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1540*4882a593Smuzhiyun 	if (rdev->rio_mem)
1541*4882a593Smuzhiyun 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1542*4882a593Smuzhiyun 	rdev->rio_mem = NULL;
1543*4882a593Smuzhiyun 	iounmap(rdev->rmmio);
1544*4882a593Smuzhiyun 	rdev->rmmio = NULL;
1545*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE)
1546*4882a593Smuzhiyun 		radeon_doorbell_fini(rdev);
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun /*
1551*4882a593Smuzhiyun  * Suspend & resume.
1552*4882a593Smuzhiyun  */
1553*4882a593Smuzhiyun /**
1554*4882a593Smuzhiyun  * radeon_suspend_kms - initiate device suspend
1555*4882a593Smuzhiyun  *
1556*4882a593Smuzhiyun  * @pdev: drm dev pointer
1557*4882a593Smuzhiyun  * @state: suspend state
1558*4882a593Smuzhiyun  *
1559*4882a593Smuzhiyun  * Puts the hw in the suspend state (all asics).
1560*4882a593Smuzhiyun  * Returns 0 for success or an error on failure.
1561*4882a593Smuzhiyun  * Called at driver suspend.
1562*4882a593Smuzhiyun  */
radeon_suspend_kms(struct drm_device * dev,bool suspend,bool fbcon,bool freeze)1563*4882a593Smuzhiyun int radeon_suspend_kms(struct drm_device *dev, bool suspend,
1564*4882a593Smuzhiyun 		       bool fbcon, bool freeze)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	struct radeon_device *rdev;
1567*4882a593Smuzhiyun 	struct drm_crtc *crtc;
1568*4882a593Smuzhiyun 	struct drm_connector *connector;
1569*4882a593Smuzhiyun 	int i, r;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	if (dev == NULL || dev->dev_private == NULL) {
1572*4882a593Smuzhiyun 		return -ENODEV;
1573*4882a593Smuzhiyun 	}
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	rdev = dev->dev_private;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1578*4882a593Smuzhiyun 		return 0;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	drm_kms_helper_poll_disable(dev);
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	drm_modeset_lock_all(dev);
1583*4882a593Smuzhiyun 	/* turn off display hw */
1584*4882a593Smuzhiyun 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1585*4882a593Smuzhiyun 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1586*4882a593Smuzhiyun 	}
1587*4882a593Smuzhiyun 	drm_modeset_unlock_all(dev);
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	/* unpin the front buffers and cursors */
1590*4882a593Smuzhiyun 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1591*4882a593Smuzhiyun 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1592*4882a593Smuzhiyun 		struct drm_framebuffer *fb = crtc->primary->fb;
1593*4882a593Smuzhiyun 		struct radeon_bo *robj;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 		if (radeon_crtc->cursor_bo) {
1596*4882a593Smuzhiyun 			struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1597*4882a593Smuzhiyun 			r = radeon_bo_reserve(robj, false);
1598*4882a593Smuzhiyun 			if (r == 0) {
1599*4882a593Smuzhiyun 				radeon_bo_unpin(robj);
1600*4882a593Smuzhiyun 				radeon_bo_unreserve(robj);
1601*4882a593Smuzhiyun 			}
1602*4882a593Smuzhiyun 		}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 		if (fb == NULL || fb->obj[0] == NULL) {
1605*4882a593Smuzhiyun 			continue;
1606*4882a593Smuzhiyun 		}
1607*4882a593Smuzhiyun 		robj = gem_to_radeon_bo(fb->obj[0]);
1608*4882a593Smuzhiyun 		/* don't unpin kernel fb objects */
1609*4882a593Smuzhiyun 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1610*4882a593Smuzhiyun 			r = radeon_bo_reserve(robj, false);
1611*4882a593Smuzhiyun 			if (r == 0) {
1612*4882a593Smuzhiyun 				radeon_bo_unpin(robj);
1613*4882a593Smuzhiyun 				radeon_bo_unreserve(robj);
1614*4882a593Smuzhiyun 			}
1615*4882a593Smuzhiyun 		}
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun 	/* evict vram memory */
1618*4882a593Smuzhiyun 	radeon_bo_evict_vram(rdev);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	/* wait for gpu to finish processing current batch */
1621*4882a593Smuzhiyun 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1622*4882a593Smuzhiyun 		r = radeon_fence_wait_empty(rdev, i);
1623*4882a593Smuzhiyun 		if (r) {
1624*4882a593Smuzhiyun 			/* delay GPU reset to resume */
1625*4882a593Smuzhiyun 			radeon_fence_driver_force_completion(rdev, i);
1626*4882a593Smuzhiyun 		} else {
1627*4882a593Smuzhiyun 			/* finish executing delayed work */
1628*4882a593Smuzhiyun 			flush_delayed_work(&rdev->fence_drv[i].lockup_work);
1629*4882a593Smuzhiyun 		}
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	radeon_save_bios_scratch_regs(rdev);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	radeon_suspend(rdev);
1635*4882a593Smuzhiyun 	radeon_hpd_fini(rdev);
1636*4882a593Smuzhiyun 	/* evict remaining vram memory
1637*4882a593Smuzhiyun 	 * This second call to evict vram is to evict the gart page table
1638*4882a593Smuzhiyun 	 * using the CPU.
1639*4882a593Smuzhiyun 	 */
1640*4882a593Smuzhiyun 	radeon_bo_evict_vram(rdev);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	radeon_agp_suspend(rdev);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	pci_save_state(dev->pdev);
1645*4882a593Smuzhiyun 	if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) {
1646*4882a593Smuzhiyun 		rdev->asic->asic_reset(rdev, true);
1647*4882a593Smuzhiyun 		pci_restore_state(dev->pdev);
1648*4882a593Smuzhiyun 	} else if (suspend) {
1649*4882a593Smuzhiyun 		/* Shut down the device */
1650*4882a593Smuzhiyun 		pci_disable_device(dev->pdev);
1651*4882a593Smuzhiyun 		pci_set_power_state(dev->pdev, PCI_D3hot);
1652*4882a593Smuzhiyun 	}
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	if (fbcon) {
1655*4882a593Smuzhiyun 		console_lock();
1656*4882a593Smuzhiyun 		radeon_fbdev_set_suspend(rdev, 1);
1657*4882a593Smuzhiyun 		console_unlock();
1658*4882a593Smuzhiyun 	}
1659*4882a593Smuzhiyun 	return 0;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun /**
1663*4882a593Smuzhiyun  * radeon_resume_kms - initiate device resume
1664*4882a593Smuzhiyun  *
1665*4882a593Smuzhiyun  * @pdev: drm dev pointer
1666*4882a593Smuzhiyun  *
1667*4882a593Smuzhiyun  * Bring the hw back to operating state (all asics).
1668*4882a593Smuzhiyun  * Returns 0 for success or an error on failure.
1669*4882a593Smuzhiyun  * Called at driver resume.
1670*4882a593Smuzhiyun  */
radeon_resume_kms(struct drm_device * dev,bool resume,bool fbcon)1671*4882a593Smuzhiyun int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	struct drm_connector *connector;
1674*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1675*4882a593Smuzhiyun 	struct drm_crtc *crtc;
1676*4882a593Smuzhiyun 	int r;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1679*4882a593Smuzhiyun 		return 0;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	if (fbcon) {
1682*4882a593Smuzhiyun 		console_lock();
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 	if (resume) {
1685*4882a593Smuzhiyun 		pci_set_power_state(dev->pdev, PCI_D0);
1686*4882a593Smuzhiyun 		pci_restore_state(dev->pdev);
1687*4882a593Smuzhiyun 		if (pci_enable_device(dev->pdev)) {
1688*4882a593Smuzhiyun 			if (fbcon)
1689*4882a593Smuzhiyun 				console_unlock();
1690*4882a593Smuzhiyun 			return -1;
1691*4882a593Smuzhiyun 		}
1692*4882a593Smuzhiyun 	}
1693*4882a593Smuzhiyun 	/* resume AGP if in use */
1694*4882a593Smuzhiyun 	radeon_agp_resume(rdev);
1695*4882a593Smuzhiyun 	radeon_resume(rdev);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	r = radeon_ib_ring_tests(rdev);
1698*4882a593Smuzhiyun 	if (r)
1699*4882a593Smuzhiyun 		DRM_ERROR("ib ring test failed (%d).\n", r);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1702*4882a593Smuzhiyun 		/* do dpm late init */
1703*4882a593Smuzhiyun 		r = radeon_pm_late_init(rdev);
1704*4882a593Smuzhiyun 		if (r) {
1705*4882a593Smuzhiyun 			rdev->pm.dpm_enabled = false;
1706*4882a593Smuzhiyun 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1707*4882a593Smuzhiyun 		}
1708*4882a593Smuzhiyun 	} else {
1709*4882a593Smuzhiyun 		/* resume old pm late */
1710*4882a593Smuzhiyun 		radeon_pm_resume(rdev);
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	radeon_restore_bios_scratch_regs(rdev);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	/* pin cursors */
1716*4882a593Smuzhiyun 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1717*4882a593Smuzhiyun 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 		if (radeon_crtc->cursor_bo) {
1720*4882a593Smuzhiyun 			struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1721*4882a593Smuzhiyun 			r = radeon_bo_reserve(robj, false);
1722*4882a593Smuzhiyun 			if (r == 0) {
1723*4882a593Smuzhiyun 				/* Only 27 bit offset for legacy cursor */
1724*4882a593Smuzhiyun 				r = radeon_bo_pin_restricted(robj,
1725*4882a593Smuzhiyun 							     RADEON_GEM_DOMAIN_VRAM,
1726*4882a593Smuzhiyun 							     ASIC_IS_AVIVO(rdev) ?
1727*4882a593Smuzhiyun 							     0 : 1 << 27,
1728*4882a593Smuzhiyun 							     &radeon_crtc->cursor_addr);
1729*4882a593Smuzhiyun 				if (r != 0)
1730*4882a593Smuzhiyun 					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1731*4882a593Smuzhiyun 				radeon_bo_unreserve(robj);
1732*4882a593Smuzhiyun 			}
1733*4882a593Smuzhiyun 		}
1734*4882a593Smuzhiyun 	}
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	/* init dig PHYs, disp eng pll */
1737*4882a593Smuzhiyun 	if (rdev->is_atom_bios) {
1738*4882a593Smuzhiyun 		radeon_atom_encoder_init(rdev);
1739*4882a593Smuzhiyun 		radeon_atom_disp_eng_pll_init(rdev);
1740*4882a593Smuzhiyun 		/* turn on the BL */
1741*4882a593Smuzhiyun 		if (rdev->mode_info.bl_encoder) {
1742*4882a593Smuzhiyun 			u8 bl_level = radeon_get_backlight_level(rdev,
1743*4882a593Smuzhiyun 								 rdev->mode_info.bl_encoder);
1744*4882a593Smuzhiyun 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1745*4882a593Smuzhiyun 						   bl_level);
1746*4882a593Smuzhiyun 		}
1747*4882a593Smuzhiyun 	}
1748*4882a593Smuzhiyun 	/* reset hpd state */
1749*4882a593Smuzhiyun 	radeon_hpd_init(rdev);
1750*4882a593Smuzhiyun 	/* blat the mode back in */
1751*4882a593Smuzhiyun 	if (fbcon) {
1752*4882a593Smuzhiyun 		drm_helper_resume_force_mode(dev);
1753*4882a593Smuzhiyun 		/* turn on display hw */
1754*4882a593Smuzhiyun 		drm_modeset_lock_all(dev);
1755*4882a593Smuzhiyun 		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1756*4882a593Smuzhiyun 			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1757*4882a593Smuzhiyun 		}
1758*4882a593Smuzhiyun 		drm_modeset_unlock_all(dev);
1759*4882a593Smuzhiyun 	}
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	drm_kms_helper_poll_enable(dev);
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	/* set the power state here in case we are a PX system or headless */
1764*4882a593Smuzhiyun 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1765*4882a593Smuzhiyun 		radeon_pm_compute_clocks(rdev);
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	if (fbcon) {
1768*4882a593Smuzhiyun 		radeon_fbdev_set_suspend(rdev, 0);
1769*4882a593Smuzhiyun 		console_unlock();
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	return 0;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun /**
1776*4882a593Smuzhiyun  * radeon_gpu_reset - reset the asic
1777*4882a593Smuzhiyun  *
1778*4882a593Smuzhiyun  * @rdev: radeon device pointer
1779*4882a593Smuzhiyun  *
1780*4882a593Smuzhiyun  * Attempt the reset the GPU if it has hung (all asics).
1781*4882a593Smuzhiyun  * Returns 0 for success or an error on failure.
1782*4882a593Smuzhiyun  */
radeon_gpu_reset(struct radeon_device * rdev)1783*4882a593Smuzhiyun int radeon_gpu_reset(struct radeon_device *rdev)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	unsigned ring_sizes[RADEON_NUM_RINGS];
1786*4882a593Smuzhiyun 	uint32_t *ring_data[RADEON_NUM_RINGS];
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	bool saved = false;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	int i, r;
1791*4882a593Smuzhiyun 	int resched;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	down_write(&rdev->exclusive_lock);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	if (!rdev->needs_reset) {
1796*4882a593Smuzhiyun 		up_write(&rdev->exclusive_lock);
1797*4882a593Smuzhiyun 		return 0;
1798*4882a593Smuzhiyun 	}
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	atomic_inc(&rdev->gpu_reset_counter);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	radeon_save_bios_scratch_regs(rdev);
1803*4882a593Smuzhiyun 	/* block TTM */
1804*4882a593Smuzhiyun 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1805*4882a593Smuzhiyun 	radeon_suspend(rdev);
1806*4882a593Smuzhiyun 	radeon_hpd_fini(rdev);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1809*4882a593Smuzhiyun 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1810*4882a593Smuzhiyun 						   &ring_data[i]);
1811*4882a593Smuzhiyun 		if (ring_sizes[i]) {
1812*4882a593Smuzhiyun 			saved = true;
1813*4882a593Smuzhiyun 			dev_info(rdev->dev, "Saved %d dwords of commands "
1814*4882a593Smuzhiyun 				 "on ring %d.\n", ring_sizes[i], i);
1815*4882a593Smuzhiyun 		}
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	r = radeon_asic_reset(rdev);
1819*4882a593Smuzhiyun 	if (!r) {
1820*4882a593Smuzhiyun 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1821*4882a593Smuzhiyun 		radeon_resume(rdev);
1822*4882a593Smuzhiyun 	}
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	radeon_restore_bios_scratch_regs(rdev);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1827*4882a593Smuzhiyun 		if (!r && ring_data[i]) {
1828*4882a593Smuzhiyun 			radeon_ring_restore(rdev, &rdev->ring[i],
1829*4882a593Smuzhiyun 					    ring_sizes[i], ring_data[i]);
1830*4882a593Smuzhiyun 		} else {
1831*4882a593Smuzhiyun 			radeon_fence_driver_force_completion(rdev, i);
1832*4882a593Smuzhiyun 			kfree(ring_data[i]);
1833*4882a593Smuzhiyun 		}
1834*4882a593Smuzhiyun 	}
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1837*4882a593Smuzhiyun 		/* do dpm late init */
1838*4882a593Smuzhiyun 		r = radeon_pm_late_init(rdev);
1839*4882a593Smuzhiyun 		if (r) {
1840*4882a593Smuzhiyun 			rdev->pm.dpm_enabled = false;
1841*4882a593Smuzhiyun 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1842*4882a593Smuzhiyun 		}
1843*4882a593Smuzhiyun 	} else {
1844*4882a593Smuzhiyun 		/* resume old pm late */
1845*4882a593Smuzhiyun 		radeon_pm_resume(rdev);
1846*4882a593Smuzhiyun 	}
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	/* init dig PHYs, disp eng pll */
1849*4882a593Smuzhiyun 	if (rdev->is_atom_bios) {
1850*4882a593Smuzhiyun 		radeon_atom_encoder_init(rdev);
1851*4882a593Smuzhiyun 		radeon_atom_disp_eng_pll_init(rdev);
1852*4882a593Smuzhiyun 		/* turn on the BL */
1853*4882a593Smuzhiyun 		if (rdev->mode_info.bl_encoder) {
1854*4882a593Smuzhiyun 			u8 bl_level = radeon_get_backlight_level(rdev,
1855*4882a593Smuzhiyun 								 rdev->mode_info.bl_encoder);
1856*4882a593Smuzhiyun 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1857*4882a593Smuzhiyun 						   bl_level);
1858*4882a593Smuzhiyun 		}
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 	/* reset hpd state */
1861*4882a593Smuzhiyun 	radeon_hpd_init(rdev);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	rdev->in_reset = true;
1866*4882a593Smuzhiyun 	rdev->needs_reset = false;
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	downgrade_write(&rdev->exclusive_lock);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	drm_helper_resume_force_mode(rdev->ddev);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	/* set the power state here in case we are a PX system or headless */
1873*4882a593Smuzhiyun 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1874*4882a593Smuzhiyun 		radeon_pm_compute_clocks(rdev);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	if (!r) {
1877*4882a593Smuzhiyun 		r = radeon_ib_ring_tests(rdev);
1878*4882a593Smuzhiyun 		if (r && saved)
1879*4882a593Smuzhiyun 			r = -EAGAIN;
1880*4882a593Smuzhiyun 	} else {
1881*4882a593Smuzhiyun 		/* bad news, how to tell it to userspace ? */
1882*4882a593Smuzhiyun 		dev_info(rdev->dev, "GPU reset failed\n");
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	rdev->needs_reset = r == -EAGAIN;
1886*4882a593Smuzhiyun 	rdev->in_reset = false;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	up_read(&rdev->exclusive_lock);
1889*4882a593Smuzhiyun 	return r;
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun /*
1894*4882a593Smuzhiyun  * Debugfs
1895*4882a593Smuzhiyun  */
radeon_debugfs_add_files(struct radeon_device * rdev,struct drm_info_list * files,unsigned nfiles)1896*4882a593Smuzhiyun int radeon_debugfs_add_files(struct radeon_device *rdev,
1897*4882a593Smuzhiyun 			     struct drm_info_list *files,
1898*4882a593Smuzhiyun 			     unsigned nfiles)
1899*4882a593Smuzhiyun {
1900*4882a593Smuzhiyun 	unsigned i;
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	for (i = 0; i < rdev->debugfs_count; i++) {
1903*4882a593Smuzhiyun 		if (rdev->debugfs[i].files == files) {
1904*4882a593Smuzhiyun 			/* Already registered */
1905*4882a593Smuzhiyun 			return 0;
1906*4882a593Smuzhiyun 		}
1907*4882a593Smuzhiyun 	}
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	i = rdev->debugfs_count + 1;
1910*4882a593Smuzhiyun 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1911*4882a593Smuzhiyun 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1912*4882a593Smuzhiyun 		DRM_ERROR("Report so we increase "
1913*4882a593Smuzhiyun 			  "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1914*4882a593Smuzhiyun 		return -EINVAL;
1915*4882a593Smuzhiyun 	}
1916*4882a593Smuzhiyun 	rdev->debugfs[rdev->debugfs_count].files = files;
1917*4882a593Smuzhiyun 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1918*4882a593Smuzhiyun 	rdev->debugfs_count = i;
1919*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
1920*4882a593Smuzhiyun 	drm_debugfs_create_files(files, nfiles,
1921*4882a593Smuzhiyun 				 rdev->ddev->primary->debugfs_root,
1922*4882a593Smuzhiyun 				 rdev->ddev->primary);
1923*4882a593Smuzhiyun #endif
1924*4882a593Smuzhiyun 	return 0;
1925*4882a593Smuzhiyun }
1926