xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/atombios_crtc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors: Dave Airlie
24*4882a593Smuzhiyun  *          Alex Deucher
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
29*4882a593Smuzhiyun #include <drm/drm_fixed.h>
30*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
31*4882a593Smuzhiyun #include <drm/drm_vblank.h>
32*4882a593Smuzhiyun #include <drm/radeon_drm.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "radeon.h"
35*4882a593Smuzhiyun #include "atom.h"
36*4882a593Smuzhiyun #include "atom-bits.h"
37*4882a593Smuzhiyun 
atombios_overscan_setup(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)38*4882a593Smuzhiyun static void atombios_overscan_setup(struct drm_crtc *crtc,
39*4882a593Smuzhiyun 				    struct drm_display_mode *mode,
40*4882a593Smuzhiyun 				    struct drm_display_mode *adjusted_mode)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
43*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
44*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
45*4882a593Smuzhiyun 	SET_CRTC_OVERSCAN_PS_ALLOCATION args;
46*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
47*4882a593Smuzhiyun 	int a1, a2;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	switch (radeon_crtc->rmx_type) {
54*4882a593Smuzhiyun 	case RMX_CENTER:
55*4882a593Smuzhiyun 		args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
56*4882a593Smuzhiyun 		args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
57*4882a593Smuzhiyun 		args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
58*4882a593Smuzhiyun 		args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
59*4882a593Smuzhiyun 		break;
60*4882a593Smuzhiyun 	case RMX_ASPECT:
61*4882a593Smuzhiyun 		a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
62*4882a593Smuzhiyun 		a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 		if (a1 > a2) {
65*4882a593Smuzhiyun 			args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
66*4882a593Smuzhiyun 			args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
67*4882a593Smuzhiyun 		} else if (a2 > a1) {
68*4882a593Smuzhiyun 			args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
69*4882a593Smuzhiyun 			args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
70*4882a593Smuzhiyun 		}
71*4882a593Smuzhiyun 		break;
72*4882a593Smuzhiyun 	case RMX_FULL:
73*4882a593Smuzhiyun 	default:
74*4882a593Smuzhiyun 		args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
75*4882a593Smuzhiyun 		args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
76*4882a593Smuzhiyun 		args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
77*4882a593Smuzhiyun 		args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
atombios_scaler_setup(struct drm_crtc * crtc)83*4882a593Smuzhiyun static void atombios_scaler_setup(struct drm_crtc *crtc)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
86*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
87*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
88*4882a593Smuzhiyun 	ENABLE_SCALER_PS_ALLOCATION args;
89*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
90*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder =
91*4882a593Smuzhiyun 		to_radeon_encoder(radeon_crtc->encoder);
92*4882a593Smuzhiyun 	/* fixme - fill in enc_priv for atom dac */
93*4882a593Smuzhiyun 	enum radeon_tv_std tv_std = TV_STD_NTSC;
94*4882a593Smuzhiyun 	bool is_tv = false, is_cv = false;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
97*4882a593Smuzhiyun 		return;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100*4882a593Smuzhiyun 		struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101*4882a593Smuzhiyun 		tv_std = tv_dac->tv_std;
102*4882a593Smuzhiyun 		is_tv = true;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	args.ucScaler = radeon_crtc->crtc_id;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (is_tv) {
110*4882a593Smuzhiyun 		switch (tv_std) {
111*4882a593Smuzhiyun 		case TV_STD_NTSC:
112*4882a593Smuzhiyun 		default:
113*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_NTSC;
114*4882a593Smuzhiyun 			break;
115*4882a593Smuzhiyun 		case TV_STD_PAL:
116*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_PAL;
117*4882a593Smuzhiyun 			break;
118*4882a593Smuzhiyun 		case TV_STD_PAL_M:
119*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_PALM;
120*4882a593Smuzhiyun 			break;
121*4882a593Smuzhiyun 		case TV_STD_PAL_60:
122*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_PAL60;
123*4882a593Smuzhiyun 			break;
124*4882a593Smuzhiyun 		case TV_STD_NTSC_J:
125*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_NTSCJ;
126*4882a593Smuzhiyun 			break;
127*4882a593Smuzhiyun 		case TV_STD_SCART_PAL:
128*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_PAL; /* ??? */
129*4882a593Smuzhiyun 			break;
130*4882a593Smuzhiyun 		case TV_STD_SECAM:
131*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_SECAM;
132*4882a593Smuzhiyun 			break;
133*4882a593Smuzhiyun 		case TV_STD_PAL_CN:
134*4882a593Smuzhiyun 			args.ucTVStandard = ATOM_TV_PALCN;
135*4882a593Smuzhiyun 			break;
136*4882a593Smuzhiyun 		}
137*4882a593Smuzhiyun 		args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
138*4882a593Smuzhiyun 	} else if (is_cv) {
139*4882a593Smuzhiyun 		args.ucTVStandard = ATOM_TV_CV;
140*4882a593Smuzhiyun 		args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
141*4882a593Smuzhiyun 	} else {
142*4882a593Smuzhiyun 		switch (radeon_crtc->rmx_type) {
143*4882a593Smuzhiyun 		case RMX_FULL:
144*4882a593Smuzhiyun 			args.ucEnable = ATOM_SCALER_EXPANSION;
145*4882a593Smuzhiyun 			break;
146*4882a593Smuzhiyun 		case RMX_CENTER:
147*4882a593Smuzhiyun 			args.ucEnable = ATOM_SCALER_CENTER;
148*4882a593Smuzhiyun 			break;
149*4882a593Smuzhiyun 		case RMX_ASPECT:
150*4882a593Smuzhiyun 			args.ucEnable = ATOM_SCALER_EXPANSION;
151*4882a593Smuzhiyun 			break;
152*4882a593Smuzhiyun 		default:
153*4882a593Smuzhiyun 			if (ASIC_IS_AVIVO(rdev))
154*4882a593Smuzhiyun 				args.ucEnable = ATOM_SCALER_DISABLE;
155*4882a593Smuzhiyun 			else
156*4882a593Smuzhiyun 				args.ucEnable = ATOM_SCALER_CENTER;
157*4882a593Smuzhiyun 			break;
158*4882a593Smuzhiyun 		}
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
161*4882a593Smuzhiyun 	if ((is_tv || is_cv)
162*4882a593Smuzhiyun 	    && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
163*4882a593Smuzhiyun 		atom_rv515_force_tv_scaler(rdev, radeon_crtc);
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
atombios_lock_crtc(struct drm_crtc * crtc,int lock)167*4882a593Smuzhiyun static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
170*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
171*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
172*4882a593Smuzhiyun 	int index =
173*4882a593Smuzhiyun 	    GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
174*4882a593Smuzhiyun 	ENABLE_CRTC_PS_ALLOCATION args;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
179*4882a593Smuzhiyun 	args.ucEnable = lock;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
atombios_enable_crtc(struct drm_crtc * crtc,int state)184*4882a593Smuzhiyun static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
187*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
188*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
189*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
190*4882a593Smuzhiyun 	ENABLE_CRTC_PS_ALLOCATION args;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
195*4882a593Smuzhiyun 	args.ucEnable = state;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
atombios_enable_crtc_memreq(struct drm_crtc * crtc,int state)200*4882a593Smuzhiyun static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
203*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
204*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
205*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
206*4882a593Smuzhiyun 	ENABLE_CRTC_PS_ALLOCATION args;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
211*4882a593Smuzhiyun 	args.ucEnable = state;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const u32 vga_control_regs[6] =
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	AVIVO_D1VGA_CONTROL,
219*4882a593Smuzhiyun 	AVIVO_D2VGA_CONTROL,
220*4882a593Smuzhiyun 	EVERGREEN_D3VGA_CONTROL,
221*4882a593Smuzhiyun 	EVERGREEN_D4VGA_CONTROL,
222*4882a593Smuzhiyun 	EVERGREEN_D5VGA_CONTROL,
223*4882a593Smuzhiyun 	EVERGREEN_D6VGA_CONTROL,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
atombios_blank_crtc(struct drm_crtc * crtc,int state)226*4882a593Smuzhiyun static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
229*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
230*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
231*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
232*4882a593Smuzhiyun 	BLANK_CRTC_PS_ALLOCATION args;
233*4882a593Smuzhiyun 	u32 vga_control = 0;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (ASIC_IS_DCE8(rdev)) {
238*4882a593Smuzhiyun 		vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
239*4882a593Smuzhiyun 		WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
243*4882a593Smuzhiyun 	args.ucBlanking = state;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (ASIC_IS_DCE8(rdev))
248*4882a593Smuzhiyun 		WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
atombios_powergate_crtc(struct drm_crtc * crtc,int state)251*4882a593Smuzhiyun static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
254*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
255*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
256*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
257*4882a593Smuzhiyun 	ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	args.ucDispPipeId = radeon_crtc->crtc_id;
262*4882a593Smuzhiyun 	args.ucEnable = state;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
atombios_crtc_dpms(struct drm_crtc * crtc,int mode)267*4882a593Smuzhiyun void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
270*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
271*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	switch (mode) {
274*4882a593Smuzhiyun 	case DRM_MODE_DPMS_ON:
275*4882a593Smuzhiyun 		radeon_crtc->enabled = true;
276*4882a593Smuzhiyun 		atombios_enable_crtc(crtc, ATOM_ENABLE);
277*4882a593Smuzhiyun 		if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
278*4882a593Smuzhiyun 			atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
279*4882a593Smuzhiyun 		atombios_blank_crtc(crtc, ATOM_DISABLE);
280*4882a593Smuzhiyun 		if (dev->num_crtcs > radeon_crtc->crtc_id)
281*4882a593Smuzhiyun 			drm_crtc_vblank_on(crtc);
282*4882a593Smuzhiyun 		radeon_crtc_load_lut(crtc);
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	case DRM_MODE_DPMS_STANDBY:
285*4882a593Smuzhiyun 	case DRM_MODE_DPMS_SUSPEND:
286*4882a593Smuzhiyun 	case DRM_MODE_DPMS_OFF:
287*4882a593Smuzhiyun 		if (dev->num_crtcs > radeon_crtc->crtc_id)
288*4882a593Smuzhiyun 			drm_crtc_vblank_off(crtc);
289*4882a593Smuzhiyun 		if (radeon_crtc->enabled)
290*4882a593Smuzhiyun 			atombios_blank_crtc(crtc, ATOM_ENABLE);
291*4882a593Smuzhiyun 		if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
292*4882a593Smuzhiyun 			atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
293*4882a593Smuzhiyun 		atombios_enable_crtc(crtc, ATOM_DISABLE);
294*4882a593Smuzhiyun 		radeon_crtc->enabled = false;
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 	/* adjust pm to dpms */
298*4882a593Smuzhiyun 	radeon_pm_compute_clocks(rdev);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static void
atombios_set_crtc_dtd_timing(struct drm_crtc * crtc,struct drm_display_mode * mode)302*4882a593Smuzhiyun atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
303*4882a593Smuzhiyun 			     struct drm_display_mode *mode)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
306*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
307*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
308*4882a593Smuzhiyun 	SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
309*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
310*4882a593Smuzhiyun 	u16 misc = 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
313*4882a593Smuzhiyun 	args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
314*4882a593Smuzhiyun 	args.usH_Blanking_Time =
315*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
316*4882a593Smuzhiyun 	args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
317*4882a593Smuzhiyun 	args.usV_Blanking_Time =
318*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
319*4882a593Smuzhiyun 	args.usH_SyncOffset =
320*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
321*4882a593Smuzhiyun 	args.usH_SyncWidth =
322*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
323*4882a593Smuzhiyun 	args.usV_SyncOffset =
324*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
325*4882a593Smuzhiyun 	args.usV_SyncWidth =
326*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
327*4882a593Smuzhiyun 	args.ucH_Border = radeon_crtc->h_border;
328*4882a593Smuzhiyun 	args.ucV_Border = radeon_crtc->v_border;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
331*4882a593Smuzhiyun 		misc |= ATOM_VSYNC_POLARITY;
332*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
333*4882a593Smuzhiyun 		misc |= ATOM_HSYNC_POLARITY;
334*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_CSYNC)
335*4882a593Smuzhiyun 		misc |= ATOM_COMPOSITESYNC;
336*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
337*4882a593Smuzhiyun 		misc |= ATOM_INTERLACE;
338*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
339*4882a593Smuzhiyun 		misc |= ATOM_DOUBLE_CLOCK_MODE;
340*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
341*4882a593Smuzhiyun 		misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
344*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
atombios_crtc_set_timing(struct drm_crtc * crtc,struct drm_display_mode * mode)349*4882a593Smuzhiyun static void atombios_crtc_set_timing(struct drm_crtc *crtc,
350*4882a593Smuzhiyun 				     struct drm_display_mode *mode)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
353*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
354*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
355*4882a593Smuzhiyun 	SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
356*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
357*4882a593Smuzhiyun 	u16 misc = 0;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
360*4882a593Smuzhiyun 	args.usH_Total = cpu_to_le16(mode->crtc_htotal);
361*4882a593Smuzhiyun 	args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
362*4882a593Smuzhiyun 	args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
363*4882a593Smuzhiyun 	args.usH_SyncWidth =
364*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
365*4882a593Smuzhiyun 	args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
366*4882a593Smuzhiyun 	args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
367*4882a593Smuzhiyun 	args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
368*4882a593Smuzhiyun 	args.usV_SyncWidth =
369*4882a593Smuzhiyun 		cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	args.ucOverscanRight = radeon_crtc->h_border;
372*4882a593Smuzhiyun 	args.ucOverscanLeft = radeon_crtc->h_border;
373*4882a593Smuzhiyun 	args.ucOverscanBottom = radeon_crtc->v_border;
374*4882a593Smuzhiyun 	args.ucOverscanTop = radeon_crtc->v_border;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
377*4882a593Smuzhiyun 		misc |= ATOM_VSYNC_POLARITY;
378*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
379*4882a593Smuzhiyun 		misc |= ATOM_HSYNC_POLARITY;
380*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_CSYNC)
381*4882a593Smuzhiyun 		misc |= ATOM_COMPOSITESYNC;
382*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
383*4882a593Smuzhiyun 		misc |= ATOM_INTERLACE;
384*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
385*4882a593Smuzhiyun 		misc |= ATOM_DOUBLE_CLOCK_MODE;
386*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
387*4882a593Smuzhiyun 		misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
390*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
atombios_disable_ss(struct radeon_device * rdev,int pll_id)395*4882a593Smuzhiyun static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	u32 ss_cntl;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev)) {
400*4882a593Smuzhiyun 		switch (pll_id) {
401*4882a593Smuzhiyun 		case ATOM_PPLL1:
402*4882a593Smuzhiyun 			ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
403*4882a593Smuzhiyun 			ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
404*4882a593Smuzhiyun 			WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
405*4882a593Smuzhiyun 			break;
406*4882a593Smuzhiyun 		case ATOM_PPLL2:
407*4882a593Smuzhiyun 			ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
408*4882a593Smuzhiyun 			ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
409*4882a593Smuzhiyun 			WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
410*4882a593Smuzhiyun 			break;
411*4882a593Smuzhiyun 		case ATOM_DCPLL:
412*4882a593Smuzhiyun 		case ATOM_PPLL_INVALID:
413*4882a593Smuzhiyun 			return;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 	} else if (ASIC_IS_AVIVO(rdev)) {
416*4882a593Smuzhiyun 		switch (pll_id) {
417*4882a593Smuzhiyun 		case ATOM_PPLL1:
418*4882a593Smuzhiyun 			ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
419*4882a593Smuzhiyun 			ss_cntl &= ~1;
420*4882a593Smuzhiyun 			WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
421*4882a593Smuzhiyun 			break;
422*4882a593Smuzhiyun 		case ATOM_PPLL2:
423*4882a593Smuzhiyun 			ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
424*4882a593Smuzhiyun 			ss_cntl &= ~1;
425*4882a593Smuzhiyun 			WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 		case ATOM_DCPLL:
428*4882a593Smuzhiyun 		case ATOM_PPLL_INVALID:
429*4882a593Smuzhiyun 			return;
430*4882a593Smuzhiyun 		}
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun union atom_enable_ss {
436*4882a593Smuzhiyun 	ENABLE_LVDS_SS_PARAMETERS lvds_ss;
437*4882a593Smuzhiyun 	ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
438*4882a593Smuzhiyun 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
439*4882a593Smuzhiyun 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
440*4882a593Smuzhiyun 	ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
atombios_crtc_program_ss(struct radeon_device * rdev,int enable,int pll_id,int crtc_id,struct radeon_atom_ss * ss)443*4882a593Smuzhiyun static void atombios_crtc_program_ss(struct radeon_device *rdev,
444*4882a593Smuzhiyun 				     int enable,
445*4882a593Smuzhiyun 				     int pll_id,
446*4882a593Smuzhiyun 				     int crtc_id,
447*4882a593Smuzhiyun 				     struct radeon_atom_ss *ss)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	unsigned i;
450*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
451*4882a593Smuzhiyun 	union atom_enable_ss args;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (enable) {
454*4882a593Smuzhiyun 		/* Don't mess with SS if percentage is 0 or external ss.
455*4882a593Smuzhiyun 		 * SS is already disabled previously, and disabling it
456*4882a593Smuzhiyun 		 * again can cause display problems if the pll is already
457*4882a593Smuzhiyun 		 * programmed.
458*4882a593Smuzhiyun 		 */
459*4882a593Smuzhiyun 		if (ss->percentage == 0)
460*4882a593Smuzhiyun 			return;
461*4882a593Smuzhiyun 		if (ss->type & ATOM_EXTERNAL_SS_MASK)
462*4882a593Smuzhiyun 			return;
463*4882a593Smuzhiyun 	} else {
464*4882a593Smuzhiyun 		for (i = 0; i < rdev->num_crtc; i++) {
465*4882a593Smuzhiyun 			if (rdev->mode_info.crtcs[i] &&
466*4882a593Smuzhiyun 			    rdev->mode_info.crtcs[i]->enabled &&
467*4882a593Smuzhiyun 			    i != crtc_id &&
468*4882a593Smuzhiyun 			    pll_id == rdev->mode_info.crtcs[i]->pll_id) {
469*4882a593Smuzhiyun 				/* one other crtc is using this pll don't turn
470*4882a593Smuzhiyun 				 * off spread spectrum as it might turn off
471*4882a593Smuzhiyun 				 * display on active crtc
472*4882a593Smuzhiyun 				 */
473*4882a593Smuzhiyun 				return;
474*4882a593Smuzhiyun 			}
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (ASIC_IS_DCE5(rdev)) {
481*4882a593Smuzhiyun 		args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
482*4882a593Smuzhiyun 		args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
483*4882a593Smuzhiyun 		switch (pll_id) {
484*4882a593Smuzhiyun 		case ATOM_PPLL1:
485*4882a593Smuzhiyun 			args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
486*4882a593Smuzhiyun 			break;
487*4882a593Smuzhiyun 		case ATOM_PPLL2:
488*4882a593Smuzhiyun 			args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
489*4882a593Smuzhiyun 			break;
490*4882a593Smuzhiyun 		case ATOM_DCPLL:
491*4882a593Smuzhiyun 			args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
492*4882a593Smuzhiyun 			break;
493*4882a593Smuzhiyun 		case ATOM_PPLL_INVALID:
494*4882a593Smuzhiyun 			return;
495*4882a593Smuzhiyun 		}
496*4882a593Smuzhiyun 		args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
497*4882a593Smuzhiyun 		args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
498*4882a593Smuzhiyun 		args.v3.ucEnable = enable;
499*4882a593Smuzhiyun 	} else if (ASIC_IS_DCE4(rdev)) {
500*4882a593Smuzhiyun 		args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
501*4882a593Smuzhiyun 		args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
502*4882a593Smuzhiyun 		switch (pll_id) {
503*4882a593Smuzhiyun 		case ATOM_PPLL1:
504*4882a593Smuzhiyun 			args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
505*4882a593Smuzhiyun 			break;
506*4882a593Smuzhiyun 		case ATOM_PPLL2:
507*4882a593Smuzhiyun 			args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
508*4882a593Smuzhiyun 			break;
509*4882a593Smuzhiyun 		case ATOM_DCPLL:
510*4882a593Smuzhiyun 			args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
511*4882a593Smuzhiyun 			break;
512*4882a593Smuzhiyun 		case ATOM_PPLL_INVALID:
513*4882a593Smuzhiyun 			return;
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 		args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
516*4882a593Smuzhiyun 		args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
517*4882a593Smuzhiyun 		args.v2.ucEnable = enable;
518*4882a593Smuzhiyun 	} else if (ASIC_IS_DCE3(rdev)) {
519*4882a593Smuzhiyun 		args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
520*4882a593Smuzhiyun 		args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
521*4882a593Smuzhiyun 		args.v1.ucSpreadSpectrumStep = ss->step;
522*4882a593Smuzhiyun 		args.v1.ucSpreadSpectrumDelay = ss->delay;
523*4882a593Smuzhiyun 		args.v1.ucSpreadSpectrumRange = ss->range;
524*4882a593Smuzhiyun 		args.v1.ucPpll = pll_id;
525*4882a593Smuzhiyun 		args.v1.ucEnable = enable;
526*4882a593Smuzhiyun 	} else if (ASIC_IS_AVIVO(rdev)) {
527*4882a593Smuzhiyun 		if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
528*4882a593Smuzhiyun 		    (ss->type & ATOM_EXTERNAL_SS_MASK)) {
529*4882a593Smuzhiyun 			atombios_disable_ss(rdev, pll_id);
530*4882a593Smuzhiyun 			return;
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 		args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
533*4882a593Smuzhiyun 		args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
534*4882a593Smuzhiyun 		args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
535*4882a593Smuzhiyun 		args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
536*4882a593Smuzhiyun 		args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
537*4882a593Smuzhiyun 		args.lvds_ss_2.ucEnable = enable;
538*4882a593Smuzhiyun 	} else {
539*4882a593Smuzhiyun 		if (enable == ATOM_DISABLE) {
540*4882a593Smuzhiyun 			atombios_disable_ss(rdev, pll_id);
541*4882a593Smuzhiyun 			return;
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 		args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
544*4882a593Smuzhiyun 		args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
545*4882a593Smuzhiyun 		args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
546*4882a593Smuzhiyun 		args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
547*4882a593Smuzhiyun 		args.lvds_ss.ucEnable = enable;
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun union adjust_pixel_clock {
553*4882a593Smuzhiyun 	ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
554*4882a593Smuzhiyun 	ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
atombios_adjust_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)557*4882a593Smuzhiyun static u32 atombios_adjust_pll(struct drm_crtc *crtc,
558*4882a593Smuzhiyun 			       struct drm_display_mode *mode)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
561*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
562*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
563*4882a593Smuzhiyun 	struct drm_encoder *encoder = radeon_crtc->encoder;
564*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
565*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
566*4882a593Smuzhiyun 	u32 adjusted_clock = mode->clock;
567*4882a593Smuzhiyun 	int encoder_mode = atombios_get_encoder_mode(encoder);
568*4882a593Smuzhiyun 	u32 dp_clock = mode->clock;
569*4882a593Smuzhiyun 	u32 clock = mode->clock;
570*4882a593Smuzhiyun 	int bpc = radeon_crtc->bpc;
571*4882a593Smuzhiyun 	bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/* reset the pll flags */
574*4882a593Smuzhiyun 	radeon_crtc->pll_flags = 0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (ASIC_IS_AVIVO(rdev)) {
577*4882a593Smuzhiyun 		if ((rdev->family == CHIP_RS600) ||
578*4882a593Smuzhiyun 		    (rdev->family == CHIP_RS690) ||
579*4882a593Smuzhiyun 		    (rdev->family == CHIP_RS740))
580*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
581*4882a593Smuzhiyun 				RADEON_PLL_PREFER_CLOSEST_LOWER);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		if (ASIC_IS_DCE32(rdev) && mode->clock > 200000)	/* range limits??? */
584*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
585*4882a593Smuzhiyun 		else
586*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		if (rdev->family < CHIP_RV770)
589*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
590*4882a593Smuzhiyun 		/* use frac fb div on APUs */
591*4882a593Smuzhiyun 		if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
592*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
593*4882a593Smuzhiyun 		/* use frac fb div on RS780/RS880 */
594*4882a593Smuzhiyun 		if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
595*4882a593Smuzhiyun 		    && !radeon_crtc->ss_enabled)
596*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
597*4882a593Smuzhiyun 		if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
598*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
599*4882a593Smuzhiyun 	} else {
600*4882a593Smuzhiyun 		radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		if (mode->clock > 200000)	/* range limits??? */
603*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
604*4882a593Smuzhiyun 		else
605*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
609*4882a593Smuzhiyun 	    (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
610*4882a593Smuzhiyun 		if (connector) {
611*4882a593Smuzhiyun 			struct radeon_connector *radeon_connector = to_radeon_connector(connector);
612*4882a593Smuzhiyun 			struct radeon_connector_atom_dig *dig_connector =
613*4882a593Smuzhiyun 				radeon_connector->con_priv;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 			dp_clock = dig_connector->dp_clock;
616*4882a593Smuzhiyun 		}
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (radeon_encoder->is_mst_encoder) {
620*4882a593Smuzhiyun 		struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
621*4882a593Smuzhiyun 		struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		dp_clock = dig_connector->dp_clock;
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* use recommended ref_div for ss */
627*4882a593Smuzhiyun 	if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
628*4882a593Smuzhiyun 		if (radeon_crtc->ss_enabled) {
629*4882a593Smuzhiyun 			if (radeon_crtc->ss.refdiv) {
630*4882a593Smuzhiyun 				radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
631*4882a593Smuzhiyun 				radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
632*4882a593Smuzhiyun 				if (ASIC_IS_AVIVO(rdev) &&
633*4882a593Smuzhiyun 				    rdev->family != CHIP_RS780 &&
634*4882a593Smuzhiyun 				    rdev->family != CHIP_RS880)
635*4882a593Smuzhiyun 					radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
636*4882a593Smuzhiyun 			}
637*4882a593Smuzhiyun 		}
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (ASIC_IS_AVIVO(rdev)) {
641*4882a593Smuzhiyun 		/* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
642*4882a593Smuzhiyun 		if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
643*4882a593Smuzhiyun 			adjusted_clock = mode->clock * 2;
644*4882a593Smuzhiyun 		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
645*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
646*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
647*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
648*4882a593Smuzhiyun 	} else {
649*4882a593Smuzhiyun 		if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
650*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
651*4882a593Smuzhiyun 		if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
652*4882a593Smuzhiyun 			radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* adjust pll for deep color modes */
656*4882a593Smuzhiyun 	if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
657*4882a593Smuzhiyun 		switch (bpc) {
658*4882a593Smuzhiyun 		case 8:
659*4882a593Smuzhiyun 		default:
660*4882a593Smuzhiyun 			break;
661*4882a593Smuzhiyun 		case 10:
662*4882a593Smuzhiyun 			clock = (clock * 5) / 4;
663*4882a593Smuzhiyun 			break;
664*4882a593Smuzhiyun 		case 12:
665*4882a593Smuzhiyun 			clock = (clock * 3) / 2;
666*4882a593Smuzhiyun 			break;
667*4882a593Smuzhiyun 		case 16:
668*4882a593Smuzhiyun 			clock = clock * 2;
669*4882a593Smuzhiyun 			break;
670*4882a593Smuzhiyun 		}
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
674*4882a593Smuzhiyun 	 * accordingly based on the encoder/transmitter to work around
675*4882a593Smuzhiyun 	 * special hw requirements.
676*4882a593Smuzhiyun 	 */
677*4882a593Smuzhiyun 	if (ASIC_IS_DCE3(rdev)) {
678*4882a593Smuzhiyun 		union adjust_pixel_clock args;
679*4882a593Smuzhiyun 		u8 frev, crev;
680*4882a593Smuzhiyun 		int index;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
683*4882a593Smuzhiyun 		if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
684*4882a593Smuzhiyun 					   &crev))
685*4882a593Smuzhiyun 			return adjusted_clock;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		memset(&args, 0, sizeof(args));
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		switch (frev) {
690*4882a593Smuzhiyun 		case 1:
691*4882a593Smuzhiyun 			switch (crev) {
692*4882a593Smuzhiyun 			case 1:
693*4882a593Smuzhiyun 			case 2:
694*4882a593Smuzhiyun 				args.v1.usPixelClock = cpu_to_le16(clock / 10);
695*4882a593Smuzhiyun 				args.v1.ucTransmitterID = radeon_encoder->encoder_id;
696*4882a593Smuzhiyun 				args.v1.ucEncodeMode = encoder_mode;
697*4882a593Smuzhiyun 				if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
698*4882a593Smuzhiyun 					args.v1.ucConfig |=
699*4882a593Smuzhiyun 						ADJUST_DISPLAY_CONFIG_SS_ENABLE;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 				atom_execute_table(rdev->mode_info.atom_context,
702*4882a593Smuzhiyun 						   index, (uint32_t *)&args);
703*4882a593Smuzhiyun 				adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
704*4882a593Smuzhiyun 				break;
705*4882a593Smuzhiyun 			case 3:
706*4882a593Smuzhiyun 				args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
707*4882a593Smuzhiyun 				args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
708*4882a593Smuzhiyun 				args.v3.sInput.ucEncodeMode = encoder_mode;
709*4882a593Smuzhiyun 				args.v3.sInput.ucDispPllConfig = 0;
710*4882a593Smuzhiyun 				if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
711*4882a593Smuzhiyun 					args.v3.sInput.ucDispPllConfig |=
712*4882a593Smuzhiyun 						DISPPLL_CONFIG_SS_ENABLE;
713*4882a593Smuzhiyun 				if (ENCODER_MODE_IS_DP(encoder_mode)) {
714*4882a593Smuzhiyun 					args.v3.sInput.ucDispPllConfig |=
715*4882a593Smuzhiyun 						DISPPLL_CONFIG_COHERENT_MODE;
716*4882a593Smuzhiyun 					/* 16200 or 27000 */
717*4882a593Smuzhiyun 					args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
718*4882a593Smuzhiyun 				} else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
719*4882a593Smuzhiyun 					struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
720*4882a593Smuzhiyun 					if (dig->coherent_mode)
721*4882a593Smuzhiyun 						args.v3.sInput.ucDispPllConfig |=
722*4882a593Smuzhiyun 							DISPPLL_CONFIG_COHERENT_MODE;
723*4882a593Smuzhiyun 					if (is_duallink)
724*4882a593Smuzhiyun 						args.v3.sInput.ucDispPllConfig |=
725*4882a593Smuzhiyun 							DISPPLL_CONFIG_DUAL_LINK;
726*4882a593Smuzhiyun 				}
727*4882a593Smuzhiyun 				if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
728*4882a593Smuzhiyun 				    ENCODER_OBJECT_ID_NONE)
729*4882a593Smuzhiyun 					args.v3.sInput.ucExtTransmitterID =
730*4882a593Smuzhiyun 						radeon_encoder_get_dp_bridge_encoder_id(encoder);
731*4882a593Smuzhiyun 				else
732*4882a593Smuzhiyun 					args.v3.sInput.ucExtTransmitterID = 0;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 				atom_execute_table(rdev->mode_info.atom_context,
735*4882a593Smuzhiyun 						   index, (uint32_t *)&args);
736*4882a593Smuzhiyun 				adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
737*4882a593Smuzhiyun 				if (args.v3.sOutput.ucRefDiv) {
738*4882a593Smuzhiyun 					radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
739*4882a593Smuzhiyun 					radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
740*4882a593Smuzhiyun 					radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
741*4882a593Smuzhiyun 				}
742*4882a593Smuzhiyun 				if (args.v3.sOutput.ucPostDiv) {
743*4882a593Smuzhiyun 					radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
744*4882a593Smuzhiyun 					radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
745*4882a593Smuzhiyun 					radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
746*4882a593Smuzhiyun 				}
747*4882a593Smuzhiyun 				break;
748*4882a593Smuzhiyun 			default:
749*4882a593Smuzhiyun 				DRM_ERROR("Unknown table version %d %d\n", frev, crev);
750*4882a593Smuzhiyun 				return adjusted_clock;
751*4882a593Smuzhiyun 			}
752*4882a593Smuzhiyun 			break;
753*4882a593Smuzhiyun 		default:
754*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
755*4882a593Smuzhiyun 			return adjusted_clock;
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	return adjusted_clock;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun union set_pixel_clock {
762*4882a593Smuzhiyun 	SET_PIXEL_CLOCK_PS_ALLOCATION base;
763*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS v1;
764*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V2 v2;
765*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V3 v3;
766*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V5 v5;
767*4882a593Smuzhiyun 	PIXEL_CLOCK_PARAMETERS_V6 v6;
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /* on DCE5, make sure the voltage is high enough to support the
771*4882a593Smuzhiyun  * required disp clk.
772*4882a593Smuzhiyun  */
atombios_crtc_set_disp_eng_pll(struct radeon_device * rdev,u32 dispclk)773*4882a593Smuzhiyun static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
774*4882a593Smuzhiyun 				    u32 dispclk)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	u8 frev, crev;
777*4882a593Smuzhiyun 	int index;
778*4882a593Smuzhiyun 	union set_pixel_clock args;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
783*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
784*4882a593Smuzhiyun 				   &crev))
785*4882a593Smuzhiyun 		return;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	switch (frev) {
788*4882a593Smuzhiyun 	case 1:
789*4882a593Smuzhiyun 		switch (crev) {
790*4882a593Smuzhiyun 		case 5:
791*4882a593Smuzhiyun 			/* if the default dcpll clock is specified,
792*4882a593Smuzhiyun 			 * SetPixelClock provides the dividers
793*4882a593Smuzhiyun 			 */
794*4882a593Smuzhiyun 			args.v5.ucCRTC = ATOM_CRTC_INVALID;
795*4882a593Smuzhiyun 			args.v5.usPixelClock = cpu_to_le16(dispclk);
796*4882a593Smuzhiyun 			args.v5.ucPpll = ATOM_DCPLL;
797*4882a593Smuzhiyun 			break;
798*4882a593Smuzhiyun 		case 6:
799*4882a593Smuzhiyun 			/* if the default dcpll clock is specified,
800*4882a593Smuzhiyun 			 * SetPixelClock provides the dividers
801*4882a593Smuzhiyun 			 */
802*4882a593Smuzhiyun 			args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
803*4882a593Smuzhiyun 			if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
804*4882a593Smuzhiyun 				args.v6.ucPpll = ATOM_EXT_PLL1;
805*4882a593Smuzhiyun 			else if (ASIC_IS_DCE6(rdev))
806*4882a593Smuzhiyun 				args.v6.ucPpll = ATOM_PPLL0;
807*4882a593Smuzhiyun 			else
808*4882a593Smuzhiyun 				args.v6.ucPpll = ATOM_DCPLL;
809*4882a593Smuzhiyun 			break;
810*4882a593Smuzhiyun 		default:
811*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
812*4882a593Smuzhiyun 			return;
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 		break;
815*4882a593Smuzhiyun 	default:
816*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
817*4882a593Smuzhiyun 		return;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun 
atombios_crtc_program_pll(struct drm_crtc * crtc,u32 crtc_id,int pll_id,u32 encoder_mode,u32 encoder_id,u32 clock,u32 ref_div,u32 fb_div,u32 frac_fb_div,u32 post_div,int bpc,bool ss_enabled,struct radeon_atom_ss * ss)822*4882a593Smuzhiyun static void atombios_crtc_program_pll(struct drm_crtc *crtc,
823*4882a593Smuzhiyun 				      u32 crtc_id,
824*4882a593Smuzhiyun 				      int pll_id,
825*4882a593Smuzhiyun 				      u32 encoder_mode,
826*4882a593Smuzhiyun 				      u32 encoder_id,
827*4882a593Smuzhiyun 				      u32 clock,
828*4882a593Smuzhiyun 				      u32 ref_div,
829*4882a593Smuzhiyun 				      u32 fb_div,
830*4882a593Smuzhiyun 				      u32 frac_fb_div,
831*4882a593Smuzhiyun 				      u32 post_div,
832*4882a593Smuzhiyun 				      int bpc,
833*4882a593Smuzhiyun 				      bool ss_enabled,
834*4882a593Smuzhiyun 				      struct radeon_atom_ss *ss)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
837*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
838*4882a593Smuzhiyun 	u8 frev, crev;
839*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
840*4882a593Smuzhiyun 	union set_pixel_clock args;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
845*4882a593Smuzhiyun 				   &crev))
846*4882a593Smuzhiyun 		return;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	switch (frev) {
849*4882a593Smuzhiyun 	case 1:
850*4882a593Smuzhiyun 		switch (crev) {
851*4882a593Smuzhiyun 		case 1:
852*4882a593Smuzhiyun 			if (clock == ATOM_DISABLE)
853*4882a593Smuzhiyun 				return;
854*4882a593Smuzhiyun 			args.v1.usPixelClock = cpu_to_le16(clock / 10);
855*4882a593Smuzhiyun 			args.v1.usRefDiv = cpu_to_le16(ref_div);
856*4882a593Smuzhiyun 			args.v1.usFbDiv = cpu_to_le16(fb_div);
857*4882a593Smuzhiyun 			args.v1.ucFracFbDiv = frac_fb_div;
858*4882a593Smuzhiyun 			args.v1.ucPostDiv = post_div;
859*4882a593Smuzhiyun 			args.v1.ucPpll = pll_id;
860*4882a593Smuzhiyun 			args.v1.ucCRTC = crtc_id;
861*4882a593Smuzhiyun 			args.v1.ucRefDivSrc = 1;
862*4882a593Smuzhiyun 			break;
863*4882a593Smuzhiyun 		case 2:
864*4882a593Smuzhiyun 			args.v2.usPixelClock = cpu_to_le16(clock / 10);
865*4882a593Smuzhiyun 			args.v2.usRefDiv = cpu_to_le16(ref_div);
866*4882a593Smuzhiyun 			args.v2.usFbDiv = cpu_to_le16(fb_div);
867*4882a593Smuzhiyun 			args.v2.ucFracFbDiv = frac_fb_div;
868*4882a593Smuzhiyun 			args.v2.ucPostDiv = post_div;
869*4882a593Smuzhiyun 			args.v2.ucPpll = pll_id;
870*4882a593Smuzhiyun 			args.v2.ucCRTC = crtc_id;
871*4882a593Smuzhiyun 			args.v2.ucRefDivSrc = 1;
872*4882a593Smuzhiyun 			break;
873*4882a593Smuzhiyun 		case 3:
874*4882a593Smuzhiyun 			args.v3.usPixelClock = cpu_to_le16(clock / 10);
875*4882a593Smuzhiyun 			args.v3.usRefDiv = cpu_to_le16(ref_div);
876*4882a593Smuzhiyun 			args.v3.usFbDiv = cpu_to_le16(fb_div);
877*4882a593Smuzhiyun 			args.v3.ucFracFbDiv = frac_fb_div;
878*4882a593Smuzhiyun 			args.v3.ucPostDiv = post_div;
879*4882a593Smuzhiyun 			args.v3.ucPpll = pll_id;
880*4882a593Smuzhiyun 			if (crtc_id == ATOM_CRTC2)
881*4882a593Smuzhiyun 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
882*4882a593Smuzhiyun 			else
883*4882a593Smuzhiyun 				args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
884*4882a593Smuzhiyun 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
885*4882a593Smuzhiyun 				args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
886*4882a593Smuzhiyun 			args.v3.ucTransmitterId = encoder_id;
887*4882a593Smuzhiyun 			args.v3.ucEncoderMode = encoder_mode;
888*4882a593Smuzhiyun 			break;
889*4882a593Smuzhiyun 		case 5:
890*4882a593Smuzhiyun 			args.v5.ucCRTC = crtc_id;
891*4882a593Smuzhiyun 			args.v5.usPixelClock = cpu_to_le16(clock / 10);
892*4882a593Smuzhiyun 			args.v5.ucRefDiv = ref_div;
893*4882a593Smuzhiyun 			args.v5.usFbDiv = cpu_to_le16(fb_div);
894*4882a593Smuzhiyun 			args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
895*4882a593Smuzhiyun 			args.v5.ucPostDiv = post_div;
896*4882a593Smuzhiyun 			args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
897*4882a593Smuzhiyun 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
898*4882a593Smuzhiyun 				args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
899*4882a593Smuzhiyun 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
900*4882a593Smuzhiyun 				switch (bpc) {
901*4882a593Smuzhiyun 				case 8:
902*4882a593Smuzhiyun 				default:
903*4882a593Smuzhiyun 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
904*4882a593Smuzhiyun 					break;
905*4882a593Smuzhiyun 				case 10:
906*4882a593Smuzhiyun 					/* yes this is correct, the atom define is wrong */
907*4882a593Smuzhiyun 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
908*4882a593Smuzhiyun 					break;
909*4882a593Smuzhiyun 				case 12:
910*4882a593Smuzhiyun 					/* yes this is correct, the atom define is wrong */
911*4882a593Smuzhiyun 					args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
912*4882a593Smuzhiyun 					break;
913*4882a593Smuzhiyun 				}
914*4882a593Smuzhiyun 			}
915*4882a593Smuzhiyun 			args.v5.ucTransmitterID = encoder_id;
916*4882a593Smuzhiyun 			args.v5.ucEncoderMode = encoder_mode;
917*4882a593Smuzhiyun 			args.v5.ucPpll = pll_id;
918*4882a593Smuzhiyun 			break;
919*4882a593Smuzhiyun 		case 6:
920*4882a593Smuzhiyun 			args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
921*4882a593Smuzhiyun 			args.v6.ucRefDiv = ref_div;
922*4882a593Smuzhiyun 			args.v6.usFbDiv = cpu_to_le16(fb_div);
923*4882a593Smuzhiyun 			args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
924*4882a593Smuzhiyun 			args.v6.ucPostDiv = post_div;
925*4882a593Smuzhiyun 			args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
926*4882a593Smuzhiyun 			if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
927*4882a593Smuzhiyun 				args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
928*4882a593Smuzhiyun 			if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
929*4882a593Smuzhiyun 				switch (bpc) {
930*4882a593Smuzhiyun 				case 8:
931*4882a593Smuzhiyun 				default:
932*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
933*4882a593Smuzhiyun 					break;
934*4882a593Smuzhiyun 				case 10:
935*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
936*4882a593Smuzhiyun 					break;
937*4882a593Smuzhiyun 				case 12:
938*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
939*4882a593Smuzhiyun 					break;
940*4882a593Smuzhiyun 				case 16:
941*4882a593Smuzhiyun 					args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
942*4882a593Smuzhiyun 					break;
943*4882a593Smuzhiyun 				}
944*4882a593Smuzhiyun 			}
945*4882a593Smuzhiyun 			args.v6.ucTransmitterID = encoder_id;
946*4882a593Smuzhiyun 			args.v6.ucEncoderMode = encoder_mode;
947*4882a593Smuzhiyun 			args.v6.ucPpll = pll_id;
948*4882a593Smuzhiyun 			break;
949*4882a593Smuzhiyun 		default:
950*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d %d\n", frev, crev);
951*4882a593Smuzhiyun 			return;
952*4882a593Smuzhiyun 		}
953*4882a593Smuzhiyun 		break;
954*4882a593Smuzhiyun 	default:
955*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d %d\n", frev, crev);
956*4882a593Smuzhiyun 		return;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
atombios_crtc_prepare_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)962*4882a593Smuzhiyun static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
965*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
966*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
967*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder =
968*4882a593Smuzhiyun 		to_radeon_encoder(radeon_crtc->encoder);
969*4882a593Smuzhiyun 	int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	radeon_crtc->bpc = 8;
972*4882a593Smuzhiyun 	radeon_crtc->ss_enabled = false;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (radeon_encoder->is_mst_encoder) {
975*4882a593Smuzhiyun 		radeon_dp_mst_prepare_pll(crtc, mode);
976*4882a593Smuzhiyun 	} else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
977*4882a593Smuzhiyun 	    (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
978*4882a593Smuzhiyun 		struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
979*4882a593Smuzhiyun 		struct drm_connector *connector =
980*4882a593Smuzhiyun 			radeon_get_connector_for_encoder(radeon_crtc->encoder);
981*4882a593Smuzhiyun 		struct radeon_connector *radeon_connector =
982*4882a593Smuzhiyun 			to_radeon_connector(connector);
983*4882a593Smuzhiyun 		struct radeon_connector_atom_dig *dig_connector =
984*4882a593Smuzhiyun 			radeon_connector->con_priv;
985*4882a593Smuzhiyun 		int dp_clock;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 		/* Assign mode clock for hdmi deep color max clock limit check */
988*4882a593Smuzhiyun 		radeon_connector->pixelclock_for_modeset = mode->clock;
989*4882a593Smuzhiyun 		radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 		switch (encoder_mode) {
992*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_DP_MST:
993*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_DP:
994*4882a593Smuzhiyun 			/* DP/eDP */
995*4882a593Smuzhiyun 			dp_clock = dig_connector->dp_clock / 10;
996*4882a593Smuzhiyun 			if (ASIC_IS_DCE4(rdev))
997*4882a593Smuzhiyun 				radeon_crtc->ss_enabled =
998*4882a593Smuzhiyun 					radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
999*4882a593Smuzhiyun 									 ASIC_INTERNAL_SS_ON_DP,
1000*4882a593Smuzhiyun 									 dp_clock);
1001*4882a593Smuzhiyun 			else {
1002*4882a593Smuzhiyun 				if (dp_clock == 16200) {
1003*4882a593Smuzhiyun 					radeon_crtc->ss_enabled =
1004*4882a593Smuzhiyun 						radeon_atombios_get_ppll_ss_info(rdev,
1005*4882a593Smuzhiyun 										 &radeon_crtc->ss,
1006*4882a593Smuzhiyun 										 ATOM_DP_SS_ID2);
1007*4882a593Smuzhiyun 					if (!radeon_crtc->ss_enabled)
1008*4882a593Smuzhiyun 						radeon_crtc->ss_enabled =
1009*4882a593Smuzhiyun 							radeon_atombios_get_ppll_ss_info(rdev,
1010*4882a593Smuzhiyun 											 &radeon_crtc->ss,
1011*4882a593Smuzhiyun 											 ATOM_DP_SS_ID1);
1012*4882a593Smuzhiyun 				} else {
1013*4882a593Smuzhiyun 					radeon_crtc->ss_enabled =
1014*4882a593Smuzhiyun 						radeon_atombios_get_ppll_ss_info(rdev,
1015*4882a593Smuzhiyun 										 &radeon_crtc->ss,
1016*4882a593Smuzhiyun 										 ATOM_DP_SS_ID1);
1017*4882a593Smuzhiyun 				}
1018*4882a593Smuzhiyun 				/* disable spread spectrum on DCE3 DP */
1019*4882a593Smuzhiyun 				radeon_crtc->ss_enabled = false;
1020*4882a593Smuzhiyun 			}
1021*4882a593Smuzhiyun 			break;
1022*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_LVDS:
1023*4882a593Smuzhiyun 			if (ASIC_IS_DCE4(rdev))
1024*4882a593Smuzhiyun 				radeon_crtc->ss_enabled =
1025*4882a593Smuzhiyun 					radeon_atombios_get_asic_ss_info(rdev,
1026*4882a593Smuzhiyun 									 &radeon_crtc->ss,
1027*4882a593Smuzhiyun 									 dig->lcd_ss_id,
1028*4882a593Smuzhiyun 									 mode->clock / 10);
1029*4882a593Smuzhiyun 			else
1030*4882a593Smuzhiyun 				radeon_crtc->ss_enabled =
1031*4882a593Smuzhiyun 					radeon_atombios_get_ppll_ss_info(rdev,
1032*4882a593Smuzhiyun 									 &radeon_crtc->ss,
1033*4882a593Smuzhiyun 									 dig->lcd_ss_id);
1034*4882a593Smuzhiyun 			break;
1035*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_DVI:
1036*4882a593Smuzhiyun 			if (ASIC_IS_DCE4(rdev))
1037*4882a593Smuzhiyun 				radeon_crtc->ss_enabled =
1038*4882a593Smuzhiyun 					radeon_atombios_get_asic_ss_info(rdev,
1039*4882a593Smuzhiyun 									 &radeon_crtc->ss,
1040*4882a593Smuzhiyun 									 ASIC_INTERNAL_SS_ON_TMDS,
1041*4882a593Smuzhiyun 									 mode->clock / 10);
1042*4882a593Smuzhiyun 			break;
1043*4882a593Smuzhiyun 		case ATOM_ENCODER_MODE_HDMI:
1044*4882a593Smuzhiyun 			if (ASIC_IS_DCE4(rdev))
1045*4882a593Smuzhiyun 				radeon_crtc->ss_enabled =
1046*4882a593Smuzhiyun 					radeon_atombios_get_asic_ss_info(rdev,
1047*4882a593Smuzhiyun 									 &radeon_crtc->ss,
1048*4882a593Smuzhiyun 									 ASIC_INTERNAL_SS_ON_HDMI,
1049*4882a593Smuzhiyun 									 mode->clock / 10);
1050*4882a593Smuzhiyun 			break;
1051*4882a593Smuzhiyun 		default:
1052*4882a593Smuzhiyun 			break;
1053*4882a593Smuzhiyun 		}
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* adjust pixel clock as needed */
1057*4882a593Smuzhiyun 	radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	return true;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
atombios_crtc_set_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)1062*4882a593Smuzhiyun static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1065*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1066*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1067*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder =
1068*4882a593Smuzhiyun 		to_radeon_encoder(radeon_crtc->encoder);
1069*4882a593Smuzhiyun 	u32 pll_clock = mode->clock;
1070*4882a593Smuzhiyun 	u32 clock = mode->clock;
1071*4882a593Smuzhiyun 	u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
1072*4882a593Smuzhiyun 	struct radeon_pll *pll;
1073*4882a593Smuzhiyun 	int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	/* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
1076*4882a593Smuzhiyun 	if (ASIC_IS_DCE5(rdev) &&
1077*4882a593Smuzhiyun 	    (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
1078*4882a593Smuzhiyun 	    (radeon_crtc->bpc > 8))
1079*4882a593Smuzhiyun 		clock = radeon_crtc->adjusted_clock;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	switch (radeon_crtc->pll_id) {
1082*4882a593Smuzhiyun 	case ATOM_PPLL1:
1083*4882a593Smuzhiyun 		pll = &rdev->clock.p1pll;
1084*4882a593Smuzhiyun 		break;
1085*4882a593Smuzhiyun 	case ATOM_PPLL2:
1086*4882a593Smuzhiyun 		pll = &rdev->clock.p2pll;
1087*4882a593Smuzhiyun 		break;
1088*4882a593Smuzhiyun 	case ATOM_DCPLL:
1089*4882a593Smuzhiyun 	case ATOM_PPLL_INVALID:
1090*4882a593Smuzhiyun 	default:
1091*4882a593Smuzhiyun 		pll = &rdev->clock.dcpll;
1092*4882a593Smuzhiyun 		break;
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* update pll params */
1096*4882a593Smuzhiyun 	pll->flags = radeon_crtc->pll_flags;
1097*4882a593Smuzhiyun 	pll->reference_div = radeon_crtc->pll_reference_div;
1098*4882a593Smuzhiyun 	pll->post_div = radeon_crtc->pll_post_div;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1101*4882a593Smuzhiyun 		/* TV seems to prefer the legacy algo on some boards */
1102*4882a593Smuzhiyun 		radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1103*4882a593Smuzhiyun 					  &fb_div, &frac_fb_div, &ref_div, &post_div);
1104*4882a593Smuzhiyun 	else if (ASIC_IS_AVIVO(rdev))
1105*4882a593Smuzhiyun 		radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
1106*4882a593Smuzhiyun 					 &fb_div, &frac_fb_div, &ref_div, &post_div);
1107*4882a593Smuzhiyun 	else
1108*4882a593Smuzhiyun 		radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1109*4882a593Smuzhiyun 					  &fb_div, &frac_fb_div, &ref_div, &post_div);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
1112*4882a593Smuzhiyun 				 radeon_crtc->crtc_id, &radeon_crtc->ss);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1115*4882a593Smuzhiyun 				  encoder_mode, radeon_encoder->encoder_id, clock,
1116*4882a593Smuzhiyun 				  ref_div, fb_div, frac_fb_div, post_div,
1117*4882a593Smuzhiyun 				  radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (radeon_crtc->ss_enabled) {
1120*4882a593Smuzhiyun 		/* calculate ss amount and step size */
1121*4882a593Smuzhiyun 		if (ASIC_IS_DCE4(rdev)) {
1122*4882a593Smuzhiyun 			u32 step_size;
1123*4882a593Smuzhiyun 			u32 amount = (((fb_div * 10) + frac_fb_div) *
1124*4882a593Smuzhiyun 				      (u32)radeon_crtc->ss.percentage) /
1125*4882a593Smuzhiyun 				(100 * (u32)radeon_crtc->ss.percentage_divider);
1126*4882a593Smuzhiyun 			radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1127*4882a593Smuzhiyun 			radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
1128*4882a593Smuzhiyun 				ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1129*4882a593Smuzhiyun 			if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1130*4882a593Smuzhiyun 				step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
1131*4882a593Smuzhiyun 					(125 * 25 * pll->reference_freq / 100);
1132*4882a593Smuzhiyun 			else
1133*4882a593Smuzhiyun 				step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
1134*4882a593Smuzhiyun 					(125 * 25 * pll->reference_freq / 100);
1135*4882a593Smuzhiyun 			radeon_crtc->ss.step = step_size;
1136*4882a593Smuzhiyun 		}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 		atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
1139*4882a593Smuzhiyun 					 radeon_crtc->crtc_id, &radeon_crtc->ss);
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
dce4_crtc_do_set_base(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,int atomic)1143*4882a593Smuzhiyun static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1144*4882a593Smuzhiyun 				 struct drm_framebuffer *fb,
1145*4882a593Smuzhiyun 				 int x, int y, int atomic)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1148*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1149*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1150*4882a593Smuzhiyun 	struct drm_framebuffer *target_fb;
1151*4882a593Smuzhiyun 	struct drm_gem_object *obj;
1152*4882a593Smuzhiyun 	struct radeon_bo *rbo;
1153*4882a593Smuzhiyun 	uint64_t fb_location;
1154*4882a593Smuzhiyun 	uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1155*4882a593Smuzhiyun 	unsigned bankw, bankh, mtaspect, tile_split;
1156*4882a593Smuzhiyun 	u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
1157*4882a593Smuzhiyun 	u32 tmp, viewport_w, viewport_h;
1158*4882a593Smuzhiyun 	int r;
1159*4882a593Smuzhiyun 	bool bypass_lut = false;
1160*4882a593Smuzhiyun 	struct drm_format_name_buf format_name;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* no fb bound */
1163*4882a593Smuzhiyun 	if (!atomic && !crtc->primary->fb) {
1164*4882a593Smuzhiyun 		DRM_DEBUG_KMS("No FB bound\n");
1165*4882a593Smuzhiyun 		return 0;
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (atomic)
1169*4882a593Smuzhiyun 		target_fb = fb;
1170*4882a593Smuzhiyun 	else
1171*4882a593Smuzhiyun 		target_fb = crtc->primary->fb;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	/* If atomic, assume fb object is pinned & idle & fenced and
1174*4882a593Smuzhiyun 	 * just update base pointers
1175*4882a593Smuzhiyun 	 */
1176*4882a593Smuzhiyun 	obj = target_fb->obj[0];
1177*4882a593Smuzhiyun 	rbo = gem_to_radeon_bo(obj);
1178*4882a593Smuzhiyun 	r = radeon_bo_reserve(rbo, false);
1179*4882a593Smuzhiyun 	if (unlikely(r != 0))
1180*4882a593Smuzhiyun 		return r;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	if (atomic)
1183*4882a593Smuzhiyun 		fb_location = radeon_bo_gpu_offset(rbo);
1184*4882a593Smuzhiyun 	else {
1185*4882a593Smuzhiyun 		r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1186*4882a593Smuzhiyun 		if (unlikely(r != 0)) {
1187*4882a593Smuzhiyun 			radeon_bo_unreserve(rbo);
1188*4882a593Smuzhiyun 			return -EINVAL;
1189*4882a593Smuzhiyun 		}
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1193*4882a593Smuzhiyun 	radeon_bo_unreserve(rbo);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	switch (target_fb->format->format) {
1196*4882a593Smuzhiyun 	case DRM_FORMAT_C8:
1197*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1198*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1199*4882a593Smuzhiyun 		break;
1200*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
1201*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
1202*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1203*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
1204*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1205*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1206*4882a593Smuzhiyun #endif
1207*4882a593Smuzhiyun 		break;
1208*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
1209*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
1210*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1211*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1212*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1213*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1214*4882a593Smuzhiyun #endif
1215*4882a593Smuzhiyun 		break;
1216*4882a593Smuzhiyun 	case DRM_FORMAT_BGRX5551:
1217*4882a593Smuzhiyun 	case DRM_FORMAT_BGRA5551:
1218*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1219*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
1220*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1221*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1222*4882a593Smuzhiyun #endif
1223*4882a593Smuzhiyun 		break;
1224*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
1225*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1226*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
1227*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1228*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1229*4882a593Smuzhiyun #endif
1230*4882a593Smuzhiyun 		break;
1231*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
1232*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
1233*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1234*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1235*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1236*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1237*4882a593Smuzhiyun #endif
1238*4882a593Smuzhiyun 		break;
1239*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB2101010:
1240*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB2101010:
1241*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1242*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
1243*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1244*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1245*4882a593Smuzhiyun #endif
1246*4882a593Smuzhiyun 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1247*4882a593Smuzhiyun 		bypass_lut = true;
1248*4882a593Smuzhiyun 		break;
1249*4882a593Smuzhiyun 	case DRM_FORMAT_BGRX1010102:
1250*4882a593Smuzhiyun 	case DRM_FORMAT_BGRA1010102:
1251*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1252*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
1253*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1254*4882a593Smuzhiyun 		fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1255*4882a593Smuzhiyun #endif
1256*4882a593Smuzhiyun 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1257*4882a593Smuzhiyun 		bypass_lut = true;
1258*4882a593Smuzhiyun 		break;
1259*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
1260*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
1261*4882a593Smuzhiyun 		fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1262*4882a593Smuzhiyun 			     EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1263*4882a593Smuzhiyun 		fb_swap = (EVERGREEN_GRPH_RED_CROSSBAR(EVERGREEN_GRPH_RED_SEL_B) |
1264*4882a593Smuzhiyun 			   EVERGREEN_GRPH_BLUE_CROSSBAR(EVERGREEN_GRPH_BLUE_SEL_R));
1265*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1266*4882a593Smuzhiyun 		fb_swap |= EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1267*4882a593Smuzhiyun #endif
1268*4882a593Smuzhiyun 		break;
1269*4882a593Smuzhiyun 	default:
1270*4882a593Smuzhiyun 		DRM_ERROR("Unsupported screen format %s\n",
1271*4882a593Smuzhiyun 		          drm_get_format_name(target_fb->format->format, &format_name));
1272*4882a593Smuzhiyun 		return -EINVAL;
1273*4882a593Smuzhiyun 	}
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	if (tiling_flags & RADEON_TILING_MACRO) {
1276*4882a593Smuzhiyun 		evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 		/* Set NUM_BANKS. */
1279*4882a593Smuzhiyun 		if (rdev->family >= CHIP_TAHITI) {
1280*4882a593Smuzhiyun 			unsigned index, num_banks;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 			if (rdev->family >= CHIP_BONAIRE) {
1283*4882a593Smuzhiyun 				unsigned tileb, tile_split_bytes;
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 				/* Calculate the macrotile mode index. */
1286*4882a593Smuzhiyun 				tile_split_bytes = 64 << tile_split;
1287*4882a593Smuzhiyun 				tileb = 8 * 8 * target_fb->format->cpp[0];
1288*4882a593Smuzhiyun 				tileb = min(tile_split_bytes, tileb);
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 				for (index = 0; tileb > 64; index++)
1291*4882a593Smuzhiyun 					tileb >>= 1;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 				if (index >= 16) {
1294*4882a593Smuzhiyun 					DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
1295*4882a593Smuzhiyun 						  target_fb->format->cpp[0] * 8,
1296*4882a593Smuzhiyun 						  tile_split);
1297*4882a593Smuzhiyun 					return -EINVAL;
1298*4882a593Smuzhiyun 				}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 				num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
1301*4882a593Smuzhiyun 			} else {
1302*4882a593Smuzhiyun 				switch (target_fb->format->cpp[0] * 8) {
1303*4882a593Smuzhiyun 				case 8:
1304*4882a593Smuzhiyun 					index = 10;
1305*4882a593Smuzhiyun 					break;
1306*4882a593Smuzhiyun 				case 16:
1307*4882a593Smuzhiyun 					index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
1308*4882a593Smuzhiyun 					break;
1309*4882a593Smuzhiyun 				default:
1310*4882a593Smuzhiyun 				case 32:
1311*4882a593Smuzhiyun 					index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
1312*4882a593Smuzhiyun 					break;
1313*4882a593Smuzhiyun 				}
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 				num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
1316*4882a593Smuzhiyun 			}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 			fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
1319*4882a593Smuzhiyun 		} else {
1320*4882a593Smuzhiyun 			/* NI and older. */
1321*4882a593Smuzhiyun 			if (rdev->family >= CHIP_CAYMAN)
1322*4882a593Smuzhiyun 				tmp = rdev->config.cayman.tile_config;
1323*4882a593Smuzhiyun 			else
1324*4882a593Smuzhiyun 				tmp = rdev->config.evergreen.tile_config;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 			switch ((tmp & 0xf0) >> 4) {
1327*4882a593Smuzhiyun 			case 0: /* 4 banks */
1328*4882a593Smuzhiyun 				fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1329*4882a593Smuzhiyun 				break;
1330*4882a593Smuzhiyun 			case 1: /* 8 banks */
1331*4882a593Smuzhiyun 			default:
1332*4882a593Smuzhiyun 				fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1333*4882a593Smuzhiyun 				break;
1334*4882a593Smuzhiyun 			case 2: /* 16 banks */
1335*4882a593Smuzhiyun 				fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1336*4882a593Smuzhiyun 				break;
1337*4882a593Smuzhiyun 			}
1338*4882a593Smuzhiyun 		}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 		fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
1341*4882a593Smuzhiyun 		fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1342*4882a593Smuzhiyun 		fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1343*4882a593Smuzhiyun 		fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1344*4882a593Smuzhiyun 		fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
1345*4882a593Smuzhiyun 		if (rdev->family >= CHIP_BONAIRE) {
1346*4882a593Smuzhiyun 			/* XXX need to know more about the surface tiling mode */
1347*4882a593Smuzhiyun 			fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
1348*4882a593Smuzhiyun 		}
1349*4882a593Smuzhiyun 	} else if (tiling_flags & RADEON_TILING_MICRO)
1350*4882a593Smuzhiyun 		fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE) {
1353*4882a593Smuzhiyun 		/* Read the pipe config from the 2D TILED SCANOUT mode.
1354*4882a593Smuzhiyun 		 * It should be the same for the other modes too, but not all
1355*4882a593Smuzhiyun 		 * modes set the pipe config field. */
1356*4882a593Smuzhiyun 		u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 		fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
1359*4882a593Smuzhiyun 	} else if ((rdev->family == CHIP_TAHITI) ||
1360*4882a593Smuzhiyun 		   (rdev->family == CHIP_PITCAIRN))
1361*4882a593Smuzhiyun 		fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
1362*4882a593Smuzhiyun 	else if ((rdev->family == CHIP_VERDE) ||
1363*4882a593Smuzhiyun 		 (rdev->family == CHIP_OLAND) ||
1364*4882a593Smuzhiyun 		 (rdev->family == CHIP_HAINAN)) /* for completeness.  HAINAN has no display hw */
1365*4882a593Smuzhiyun 		fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	switch (radeon_crtc->crtc_id) {
1368*4882a593Smuzhiyun 	case 0:
1369*4882a593Smuzhiyun 		WREG32(AVIVO_D1VGA_CONTROL, 0);
1370*4882a593Smuzhiyun 		break;
1371*4882a593Smuzhiyun 	case 1:
1372*4882a593Smuzhiyun 		WREG32(AVIVO_D2VGA_CONTROL, 0);
1373*4882a593Smuzhiyun 		break;
1374*4882a593Smuzhiyun 	case 2:
1375*4882a593Smuzhiyun 		WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1376*4882a593Smuzhiyun 		break;
1377*4882a593Smuzhiyun 	case 3:
1378*4882a593Smuzhiyun 		WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1379*4882a593Smuzhiyun 		break;
1380*4882a593Smuzhiyun 	case 4:
1381*4882a593Smuzhiyun 		WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1382*4882a593Smuzhiyun 		break;
1383*4882a593Smuzhiyun 	case 5:
1384*4882a593Smuzhiyun 		WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1385*4882a593Smuzhiyun 		break;
1386*4882a593Smuzhiyun 	default:
1387*4882a593Smuzhiyun 		break;
1388*4882a593Smuzhiyun 	}
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	/* Make sure surface address is updated at vertical blank rather than
1391*4882a593Smuzhiyun 	 * horizontal blank
1392*4882a593Smuzhiyun 	 */
1393*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1396*4882a593Smuzhiyun 	       upper_32_bits(fb_location));
1397*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1398*4882a593Smuzhiyun 	       upper_32_bits(fb_location));
1399*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1400*4882a593Smuzhiyun 	       (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1401*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1402*4882a593Smuzhiyun 	       (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1403*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1404*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/*
1407*4882a593Smuzhiyun 	 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1408*4882a593Smuzhiyun 	 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1409*4882a593Smuzhiyun 	 * retain the full precision throughout the pipeline.
1410*4882a593Smuzhiyun 	 */
1411*4882a593Smuzhiyun 	WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
1412*4882a593Smuzhiyun 		 (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
1413*4882a593Smuzhiyun 		 ~EVERGREEN_LUT_10BIT_BYPASS_EN);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (bypass_lut)
1416*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1419*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1420*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1421*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1422*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1423*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
1426*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1427*4882a593Smuzhiyun 	WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE)
1430*4882a593Smuzhiyun 		WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1431*4882a593Smuzhiyun 		       target_fb->height);
1432*4882a593Smuzhiyun 	else
1433*4882a593Smuzhiyun 		WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1434*4882a593Smuzhiyun 		       target_fb->height);
1435*4882a593Smuzhiyun 	x &= ~3;
1436*4882a593Smuzhiyun 	y &= ~1;
1437*4882a593Smuzhiyun 	WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1438*4882a593Smuzhiyun 	       (x << 16) | y);
1439*4882a593Smuzhiyun 	viewport_w = crtc->mode.hdisplay;
1440*4882a593Smuzhiyun 	viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1441*4882a593Smuzhiyun 	if ((rdev->family >= CHIP_BONAIRE) &&
1442*4882a593Smuzhiyun 	    (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
1443*4882a593Smuzhiyun 		viewport_h *= 2;
1444*4882a593Smuzhiyun 	WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1445*4882a593Smuzhiyun 	       (viewport_w << 16) | viewport_h);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	/* set pageflip to happen anywhere in vblank interval */
1448*4882a593Smuzhiyun 	WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	if (!atomic && fb && fb != crtc->primary->fb) {
1451*4882a593Smuzhiyun 		rbo = gem_to_radeon_bo(fb->obj[0]);
1452*4882a593Smuzhiyun 		r = radeon_bo_reserve(rbo, false);
1453*4882a593Smuzhiyun 		if (unlikely(r != 0))
1454*4882a593Smuzhiyun 			return r;
1455*4882a593Smuzhiyun 		radeon_bo_unpin(rbo);
1456*4882a593Smuzhiyun 		radeon_bo_unreserve(rbo);
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	/* Bytes per pixel may have changed */
1460*4882a593Smuzhiyun 	radeon_bandwidth_update(rdev);
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	return 0;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun 
avivo_crtc_do_set_base(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,int atomic)1465*4882a593Smuzhiyun static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1466*4882a593Smuzhiyun 				  struct drm_framebuffer *fb,
1467*4882a593Smuzhiyun 				  int x, int y, int atomic)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1470*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1471*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1472*4882a593Smuzhiyun 	struct drm_gem_object *obj;
1473*4882a593Smuzhiyun 	struct radeon_bo *rbo;
1474*4882a593Smuzhiyun 	struct drm_framebuffer *target_fb;
1475*4882a593Smuzhiyun 	uint64_t fb_location;
1476*4882a593Smuzhiyun 	uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1477*4882a593Smuzhiyun 	u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
1478*4882a593Smuzhiyun 	u32 viewport_w, viewport_h;
1479*4882a593Smuzhiyun 	int r;
1480*4882a593Smuzhiyun 	bool bypass_lut = false;
1481*4882a593Smuzhiyun 	struct drm_format_name_buf format_name;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	/* no fb bound */
1484*4882a593Smuzhiyun 	if (!atomic && !crtc->primary->fb) {
1485*4882a593Smuzhiyun 		DRM_DEBUG_KMS("No FB bound\n");
1486*4882a593Smuzhiyun 		return 0;
1487*4882a593Smuzhiyun 	}
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	if (atomic)
1490*4882a593Smuzhiyun 		target_fb = fb;
1491*4882a593Smuzhiyun 	else
1492*4882a593Smuzhiyun 		target_fb = crtc->primary->fb;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	obj = target_fb->obj[0];
1495*4882a593Smuzhiyun 	rbo = gem_to_radeon_bo(obj);
1496*4882a593Smuzhiyun 	r = radeon_bo_reserve(rbo, false);
1497*4882a593Smuzhiyun 	if (unlikely(r != 0))
1498*4882a593Smuzhiyun 		return r;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	/* If atomic, assume fb object is pinned & idle & fenced and
1501*4882a593Smuzhiyun 	 * just update base pointers
1502*4882a593Smuzhiyun 	 */
1503*4882a593Smuzhiyun 	if (atomic)
1504*4882a593Smuzhiyun 		fb_location = radeon_bo_gpu_offset(rbo);
1505*4882a593Smuzhiyun 	else {
1506*4882a593Smuzhiyun 		r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1507*4882a593Smuzhiyun 		if (unlikely(r != 0)) {
1508*4882a593Smuzhiyun 			radeon_bo_unreserve(rbo);
1509*4882a593Smuzhiyun 			return -EINVAL;
1510*4882a593Smuzhiyun 		}
1511*4882a593Smuzhiyun 	}
1512*4882a593Smuzhiyun 	radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1513*4882a593Smuzhiyun 	radeon_bo_unreserve(rbo);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	switch (target_fb->format->format) {
1516*4882a593Smuzhiyun 	case DRM_FORMAT_C8:
1517*4882a593Smuzhiyun 		fb_format =
1518*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1519*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1520*4882a593Smuzhiyun 		break;
1521*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
1522*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
1523*4882a593Smuzhiyun 		fb_format =
1524*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1525*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
1526*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1527*4882a593Smuzhiyun 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1528*4882a593Smuzhiyun #endif
1529*4882a593Smuzhiyun 		break;
1530*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
1531*4882a593Smuzhiyun 		fb_format =
1532*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1533*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1534*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1535*4882a593Smuzhiyun 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1536*4882a593Smuzhiyun #endif
1537*4882a593Smuzhiyun 		break;
1538*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
1539*4882a593Smuzhiyun 		fb_format =
1540*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1541*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1542*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1543*4882a593Smuzhiyun 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1544*4882a593Smuzhiyun #endif
1545*4882a593Smuzhiyun 		break;
1546*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
1547*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
1548*4882a593Smuzhiyun 		fb_format =
1549*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1550*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1551*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1552*4882a593Smuzhiyun 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1553*4882a593Smuzhiyun #endif
1554*4882a593Smuzhiyun 		break;
1555*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB2101010:
1556*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB2101010:
1557*4882a593Smuzhiyun 		fb_format =
1558*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1559*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
1560*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1561*4882a593Smuzhiyun 		fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1562*4882a593Smuzhiyun #endif
1563*4882a593Smuzhiyun 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1564*4882a593Smuzhiyun 		bypass_lut = true;
1565*4882a593Smuzhiyun 		break;
1566*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
1567*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
1568*4882a593Smuzhiyun 		fb_format =
1569*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1570*4882a593Smuzhiyun 		    AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1571*4882a593Smuzhiyun 		if (rdev->family >= CHIP_R600)
1572*4882a593Smuzhiyun 			fb_swap =
1573*4882a593Smuzhiyun 			    (R600_D1GRPH_RED_CROSSBAR(R600_D1GRPH_RED_SEL_B) |
1574*4882a593Smuzhiyun 			     R600_D1GRPH_BLUE_CROSSBAR(R600_D1GRPH_BLUE_SEL_R));
1575*4882a593Smuzhiyun 		else /* DCE1 (R5xx) */
1576*4882a593Smuzhiyun 			fb_format |= AVIVO_D1GRPH_SWAP_RB;
1577*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1578*4882a593Smuzhiyun 		fb_swap |= R600_D1GRPH_SWAP_ENDIAN_32BIT;
1579*4882a593Smuzhiyun #endif
1580*4882a593Smuzhiyun 		break;
1581*4882a593Smuzhiyun 	default:
1582*4882a593Smuzhiyun 		DRM_ERROR("Unsupported screen format %s\n",
1583*4882a593Smuzhiyun 		          drm_get_format_name(target_fb->format->format, &format_name));
1584*4882a593Smuzhiyun 		return -EINVAL;
1585*4882a593Smuzhiyun 	}
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600) {
1588*4882a593Smuzhiyun 		if (tiling_flags & RADEON_TILING_MACRO)
1589*4882a593Smuzhiyun 			fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1590*4882a593Smuzhiyun 		else if (tiling_flags & RADEON_TILING_MICRO)
1591*4882a593Smuzhiyun 			fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1592*4882a593Smuzhiyun 	} else {
1593*4882a593Smuzhiyun 		if (tiling_flags & RADEON_TILING_MACRO)
1594*4882a593Smuzhiyun 			fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 		if (tiling_flags & RADEON_TILING_MICRO)
1597*4882a593Smuzhiyun 			fb_format |= AVIVO_D1GRPH_TILED;
1598*4882a593Smuzhiyun 	}
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	if (radeon_crtc->crtc_id == 0)
1601*4882a593Smuzhiyun 		WREG32(AVIVO_D1VGA_CONTROL, 0);
1602*4882a593Smuzhiyun 	else
1603*4882a593Smuzhiyun 		WREG32(AVIVO_D2VGA_CONTROL, 0);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	/* Make sure surface address is update at vertical blank rather than
1606*4882a593Smuzhiyun 	 * horizontal blank
1607*4882a593Smuzhiyun 	 */
1608*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	if (rdev->family >= CHIP_RV770) {
1611*4882a593Smuzhiyun 		if (radeon_crtc->crtc_id) {
1612*4882a593Smuzhiyun 			WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1613*4882a593Smuzhiyun 			WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1614*4882a593Smuzhiyun 		} else {
1615*4882a593Smuzhiyun 			WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1616*4882a593Smuzhiyun 			WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1617*4882a593Smuzhiyun 		}
1618*4882a593Smuzhiyun 	}
1619*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1620*4882a593Smuzhiyun 	       (u32) fb_location);
1621*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1622*4882a593Smuzhiyun 	       radeon_crtc->crtc_offset, (u32) fb_location);
1623*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1624*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
1625*4882a593Smuzhiyun 		WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	/* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
1628*4882a593Smuzhiyun 	WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
1629*4882a593Smuzhiyun 		 (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	if (bypass_lut)
1632*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1635*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1636*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1637*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1638*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1639*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
1642*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1643*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1646*4882a593Smuzhiyun 	       target_fb->height);
1647*4882a593Smuzhiyun 	x &= ~3;
1648*4882a593Smuzhiyun 	y &= ~1;
1649*4882a593Smuzhiyun 	WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1650*4882a593Smuzhiyun 	       (x << 16) | y);
1651*4882a593Smuzhiyun 	viewport_w = crtc->mode.hdisplay;
1652*4882a593Smuzhiyun 	viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1653*4882a593Smuzhiyun 	WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1654*4882a593Smuzhiyun 	       (viewport_w << 16) | viewport_h);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	/* set pageflip to happen only at start of vblank interval (front porch) */
1657*4882a593Smuzhiyun 	WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	if (!atomic && fb && fb != crtc->primary->fb) {
1660*4882a593Smuzhiyun 		rbo = gem_to_radeon_bo(fb->obj[0]);
1661*4882a593Smuzhiyun 		r = radeon_bo_reserve(rbo, false);
1662*4882a593Smuzhiyun 		if (unlikely(r != 0))
1663*4882a593Smuzhiyun 			return r;
1664*4882a593Smuzhiyun 		radeon_bo_unpin(rbo);
1665*4882a593Smuzhiyun 		radeon_bo_unreserve(rbo);
1666*4882a593Smuzhiyun 	}
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	/* Bytes per pixel may have changed */
1669*4882a593Smuzhiyun 	radeon_bandwidth_update(rdev);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	return 0;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun 
atombios_crtc_set_base(struct drm_crtc * crtc,int x,int y,struct drm_framebuffer * old_fb)1674*4882a593Smuzhiyun int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1675*4882a593Smuzhiyun 			   struct drm_framebuffer *old_fb)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1678*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev))
1681*4882a593Smuzhiyun 		return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
1682*4882a593Smuzhiyun 	else if (ASIC_IS_AVIVO(rdev))
1683*4882a593Smuzhiyun 		return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
1684*4882a593Smuzhiyun 	else
1685*4882a593Smuzhiyun 		return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun 
atombios_crtc_set_base_atomic(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,enum mode_set_atomic state)1688*4882a593Smuzhiyun int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1689*4882a593Smuzhiyun 				  struct drm_framebuffer *fb,
1690*4882a593Smuzhiyun 				  int x, int y, enum mode_set_atomic state)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1693*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev))
1696*4882a593Smuzhiyun 		return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
1697*4882a593Smuzhiyun 	else if (ASIC_IS_AVIVO(rdev))
1698*4882a593Smuzhiyun 		return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1699*4882a593Smuzhiyun 	else
1700*4882a593Smuzhiyun 		return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun /* properly set additional regs when using atombios */
radeon_legacy_atom_fixup(struct drm_crtc * crtc)1704*4882a593Smuzhiyun static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1707*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1708*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1709*4882a593Smuzhiyun 	u32 disp_merge_cntl;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	switch (radeon_crtc->crtc_id) {
1712*4882a593Smuzhiyun 	case 0:
1713*4882a593Smuzhiyun 		disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1714*4882a593Smuzhiyun 		disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1715*4882a593Smuzhiyun 		WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1716*4882a593Smuzhiyun 		break;
1717*4882a593Smuzhiyun 	case 1:
1718*4882a593Smuzhiyun 		disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1719*4882a593Smuzhiyun 		disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1720*4882a593Smuzhiyun 		WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1721*4882a593Smuzhiyun 		WREG32(RADEON_FP_H2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1722*4882a593Smuzhiyun 		WREG32(RADEON_FP_V2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1723*4882a593Smuzhiyun 		break;
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun /**
1728*4882a593Smuzhiyun  * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1729*4882a593Smuzhiyun  *
1730*4882a593Smuzhiyun  * @crtc: drm crtc
1731*4882a593Smuzhiyun  *
1732*4882a593Smuzhiyun  * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1733*4882a593Smuzhiyun  */
radeon_get_pll_use_mask(struct drm_crtc * crtc)1734*4882a593Smuzhiyun static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1737*4882a593Smuzhiyun 	struct drm_crtc *test_crtc;
1738*4882a593Smuzhiyun 	struct radeon_crtc *test_radeon_crtc;
1739*4882a593Smuzhiyun 	u32 pll_in_use = 0;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1742*4882a593Smuzhiyun 		if (crtc == test_crtc)
1743*4882a593Smuzhiyun 			continue;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 		test_radeon_crtc = to_radeon_crtc(test_crtc);
1746*4882a593Smuzhiyun 		if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1747*4882a593Smuzhiyun 			pll_in_use |= (1 << test_radeon_crtc->pll_id);
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 	return pll_in_use;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun /**
1753*4882a593Smuzhiyun  * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1754*4882a593Smuzhiyun  *
1755*4882a593Smuzhiyun  * @crtc: drm crtc
1756*4882a593Smuzhiyun  *
1757*4882a593Smuzhiyun  * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1758*4882a593Smuzhiyun  * also in DP mode.  For DP, a single PPLL can be used for all DP
1759*4882a593Smuzhiyun  * crtcs/encoders.
1760*4882a593Smuzhiyun  */
radeon_get_shared_dp_ppll(struct drm_crtc * crtc)1761*4882a593Smuzhiyun static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1764*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1765*4882a593Smuzhiyun 	struct drm_crtc *test_crtc;
1766*4882a593Smuzhiyun 	struct radeon_crtc *test_radeon_crtc;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1769*4882a593Smuzhiyun 		if (crtc == test_crtc)
1770*4882a593Smuzhiyun 			continue;
1771*4882a593Smuzhiyun 		test_radeon_crtc = to_radeon_crtc(test_crtc);
1772*4882a593Smuzhiyun 		if (test_radeon_crtc->encoder &&
1773*4882a593Smuzhiyun 		    ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1774*4882a593Smuzhiyun 			/* PPLL2 is exclusive to UNIPHYA on DCE61 */
1775*4882a593Smuzhiyun 			if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
1776*4882a593Smuzhiyun 			    test_radeon_crtc->pll_id == ATOM_PPLL2)
1777*4882a593Smuzhiyun 				continue;
1778*4882a593Smuzhiyun 			/* for DP use the same PLL for all */
1779*4882a593Smuzhiyun 			if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1780*4882a593Smuzhiyun 				return test_radeon_crtc->pll_id;
1781*4882a593Smuzhiyun 		}
1782*4882a593Smuzhiyun 	}
1783*4882a593Smuzhiyun 	return ATOM_PPLL_INVALID;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun /**
1787*4882a593Smuzhiyun  * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
1788*4882a593Smuzhiyun  *
1789*4882a593Smuzhiyun  * @crtc: drm crtc
1790*4882a593Smuzhiyun  * @encoder: drm encoder
1791*4882a593Smuzhiyun  *
1792*4882a593Smuzhiyun  * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
1793*4882a593Smuzhiyun  * be shared (i.e., same clock).
1794*4882a593Smuzhiyun  */
radeon_get_shared_nondp_ppll(struct drm_crtc * crtc)1795*4882a593Smuzhiyun static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1798*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1799*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1800*4882a593Smuzhiyun 	struct drm_crtc *test_crtc;
1801*4882a593Smuzhiyun 	struct radeon_crtc *test_radeon_crtc;
1802*4882a593Smuzhiyun 	u32 adjusted_clock, test_adjusted_clock;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	adjusted_clock = radeon_crtc->adjusted_clock;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	if (adjusted_clock == 0)
1807*4882a593Smuzhiyun 		return ATOM_PPLL_INVALID;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1810*4882a593Smuzhiyun 		if (crtc == test_crtc)
1811*4882a593Smuzhiyun 			continue;
1812*4882a593Smuzhiyun 		test_radeon_crtc = to_radeon_crtc(test_crtc);
1813*4882a593Smuzhiyun 		if (test_radeon_crtc->encoder &&
1814*4882a593Smuzhiyun 		    !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1815*4882a593Smuzhiyun 			/* PPLL2 is exclusive to UNIPHYA on DCE61 */
1816*4882a593Smuzhiyun 			if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
1817*4882a593Smuzhiyun 			    test_radeon_crtc->pll_id == ATOM_PPLL2)
1818*4882a593Smuzhiyun 				continue;
1819*4882a593Smuzhiyun 			/* check if we are already driving this connector with another crtc */
1820*4882a593Smuzhiyun 			if (test_radeon_crtc->connector == radeon_crtc->connector) {
1821*4882a593Smuzhiyun 				/* if we are, return that pll */
1822*4882a593Smuzhiyun 				if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1823*4882a593Smuzhiyun 					return test_radeon_crtc->pll_id;
1824*4882a593Smuzhiyun 			}
1825*4882a593Smuzhiyun 			/* for non-DP check the clock */
1826*4882a593Smuzhiyun 			test_adjusted_clock = test_radeon_crtc->adjusted_clock;
1827*4882a593Smuzhiyun 			if ((crtc->mode.clock == test_crtc->mode.clock) &&
1828*4882a593Smuzhiyun 			    (adjusted_clock == test_adjusted_clock) &&
1829*4882a593Smuzhiyun 			    (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
1830*4882a593Smuzhiyun 			    (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
1831*4882a593Smuzhiyun 				return test_radeon_crtc->pll_id;
1832*4882a593Smuzhiyun 		}
1833*4882a593Smuzhiyun 	}
1834*4882a593Smuzhiyun 	return ATOM_PPLL_INVALID;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun /**
1838*4882a593Smuzhiyun  * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1839*4882a593Smuzhiyun  *
1840*4882a593Smuzhiyun  * @crtc: drm crtc
1841*4882a593Smuzhiyun  *
1842*4882a593Smuzhiyun  * Returns the PPLL (Pixel PLL) to be used by the crtc.  For DP monitors
1843*4882a593Smuzhiyun  * a single PPLL can be used for all DP crtcs/encoders.  For non-DP
1844*4882a593Smuzhiyun  * monitors a dedicated PPLL must be used.  If a particular board has
1845*4882a593Smuzhiyun  * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1846*4882a593Smuzhiyun  * as there is no need to program the PLL itself.  If we are not able to
1847*4882a593Smuzhiyun  * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1848*4882a593Smuzhiyun  * avoid messing up an existing monitor.
1849*4882a593Smuzhiyun  *
1850*4882a593Smuzhiyun  * Asic specific PLL information
1851*4882a593Smuzhiyun  *
1852*4882a593Smuzhiyun  * DCE 8.x
1853*4882a593Smuzhiyun  * KB/KV
1854*4882a593Smuzhiyun  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
1855*4882a593Smuzhiyun  * CI
1856*4882a593Smuzhiyun  * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1857*4882a593Smuzhiyun  *
1858*4882a593Smuzhiyun  * DCE 6.1
1859*4882a593Smuzhiyun  * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1860*4882a593Smuzhiyun  * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1861*4882a593Smuzhiyun  *
1862*4882a593Smuzhiyun  * DCE 6.0
1863*4882a593Smuzhiyun  * - PPLL0 is available to all UNIPHY (DP only)
1864*4882a593Smuzhiyun  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1865*4882a593Smuzhiyun  *
1866*4882a593Smuzhiyun  * DCE 5.0
1867*4882a593Smuzhiyun  * - DCPLL is available to all UNIPHY (DP only)
1868*4882a593Smuzhiyun  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1869*4882a593Smuzhiyun  *
1870*4882a593Smuzhiyun  * DCE 3.0/4.0/4.1
1871*4882a593Smuzhiyun  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1872*4882a593Smuzhiyun  *
1873*4882a593Smuzhiyun  */
radeon_atom_pick_pll(struct drm_crtc * crtc)1874*4882a593Smuzhiyun static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1877*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
1878*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1879*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder =
1880*4882a593Smuzhiyun 		to_radeon_encoder(radeon_crtc->encoder);
1881*4882a593Smuzhiyun 	u32 pll_in_use;
1882*4882a593Smuzhiyun 	int pll;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	if (ASIC_IS_DCE8(rdev)) {
1885*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1886*4882a593Smuzhiyun 			if (rdev->clock.dp_extclk)
1887*4882a593Smuzhiyun 				/* skip PPLL programming if using ext clock */
1888*4882a593Smuzhiyun 				return ATOM_PPLL_INVALID;
1889*4882a593Smuzhiyun 			else {
1890*4882a593Smuzhiyun 				/* use the same PPLL for all DP monitors */
1891*4882a593Smuzhiyun 				pll = radeon_get_shared_dp_ppll(crtc);
1892*4882a593Smuzhiyun 				if (pll != ATOM_PPLL_INVALID)
1893*4882a593Smuzhiyun 					return pll;
1894*4882a593Smuzhiyun 			}
1895*4882a593Smuzhiyun 		} else {
1896*4882a593Smuzhiyun 			/* use the same PPLL for all monitors with the same clock */
1897*4882a593Smuzhiyun 			pll = radeon_get_shared_nondp_ppll(crtc);
1898*4882a593Smuzhiyun 			if (pll != ATOM_PPLL_INVALID)
1899*4882a593Smuzhiyun 				return pll;
1900*4882a593Smuzhiyun 		}
1901*4882a593Smuzhiyun 		/* otherwise, pick one of the plls */
1902*4882a593Smuzhiyun 		if ((rdev->family == CHIP_KABINI) ||
1903*4882a593Smuzhiyun 		    (rdev->family == CHIP_MULLINS)) {
1904*4882a593Smuzhiyun 			/* KB/ML has PPLL1 and PPLL2 */
1905*4882a593Smuzhiyun 			pll_in_use = radeon_get_pll_use_mask(crtc);
1906*4882a593Smuzhiyun 			if (!(pll_in_use & (1 << ATOM_PPLL2)))
1907*4882a593Smuzhiyun 				return ATOM_PPLL2;
1908*4882a593Smuzhiyun 			if (!(pll_in_use & (1 << ATOM_PPLL1)))
1909*4882a593Smuzhiyun 				return ATOM_PPLL1;
1910*4882a593Smuzhiyun 			DRM_ERROR("unable to allocate a PPLL\n");
1911*4882a593Smuzhiyun 			return ATOM_PPLL_INVALID;
1912*4882a593Smuzhiyun 		} else {
1913*4882a593Smuzhiyun 			/* CI/KV has PPLL0, PPLL1, and PPLL2 */
1914*4882a593Smuzhiyun 			pll_in_use = radeon_get_pll_use_mask(crtc);
1915*4882a593Smuzhiyun 			if (!(pll_in_use & (1 << ATOM_PPLL2)))
1916*4882a593Smuzhiyun 				return ATOM_PPLL2;
1917*4882a593Smuzhiyun 			if (!(pll_in_use & (1 << ATOM_PPLL1)))
1918*4882a593Smuzhiyun 				return ATOM_PPLL1;
1919*4882a593Smuzhiyun 			if (!(pll_in_use & (1 << ATOM_PPLL0)))
1920*4882a593Smuzhiyun 				return ATOM_PPLL0;
1921*4882a593Smuzhiyun 			DRM_ERROR("unable to allocate a PPLL\n");
1922*4882a593Smuzhiyun 			return ATOM_PPLL_INVALID;
1923*4882a593Smuzhiyun 		}
1924*4882a593Smuzhiyun 	} else if (ASIC_IS_DCE61(rdev)) {
1925*4882a593Smuzhiyun 		struct radeon_encoder_atom_dig *dig =
1926*4882a593Smuzhiyun 			radeon_encoder->enc_priv;
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 		if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1929*4882a593Smuzhiyun 		    (dig->linkb == false))
1930*4882a593Smuzhiyun 			/* UNIPHY A uses PPLL2 */
1931*4882a593Smuzhiyun 			return ATOM_PPLL2;
1932*4882a593Smuzhiyun 		else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1933*4882a593Smuzhiyun 			/* UNIPHY B/C/D/E/F */
1934*4882a593Smuzhiyun 			if (rdev->clock.dp_extclk)
1935*4882a593Smuzhiyun 				/* skip PPLL programming if using ext clock */
1936*4882a593Smuzhiyun 				return ATOM_PPLL_INVALID;
1937*4882a593Smuzhiyun 			else {
1938*4882a593Smuzhiyun 				/* use the same PPLL for all DP monitors */
1939*4882a593Smuzhiyun 				pll = radeon_get_shared_dp_ppll(crtc);
1940*4882a593Smuzhiyun 				if (pll != ATOM_PPLL_INVALID)
1941*4882a593Smuzhiyun 					return pll;
1942*4882a593Smuzhiyun 			}
1943*4882a593Smuzhiyun 		} else {
1944*4882a593Smuzhiyun 			/* use the same PPLL for all monitors with the same clock */
1945*4882a593Smuzhiyun 			pll = radeon_get_shared_nondp_ppll(crtc);
1946*4882a593Smuzhiyun 			if (pll != ATOM_PPLL_INVALID)
1947*4882a593Smuzhiyun 				return pll;
1948*4882a593Smuzhiyun 		}
1949*4882a593Smuzhiyun 		/* UNIPHY B/C/D/E/F */
1950*4882a593Smuzhiyun 		pll_in_use = radeon_get_pll_use_mask(crtc);
1951*4882a593Smuzhiyun 		if (!(pll_in_use & (1 << ATOM_PPLL0)))
1952*4882a593Smuzhiyun 			return ATOM_PPLL0;
1953*4882a593Smuzhiyun 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
1954*4882a593Smuzhiyun 			return ATOM_PPLL1;
1955*4882a593Smuzhiyun 		DRM_ERROR("unable to allocate a PPLL\n");
1956*4882a593Smuzhiyun 		return ATOM_PPLL_INVALID;
1957*4882a593Smuzhiyun 	} else if (ASIC_IS_DCE41(rdev)) {
1958*4882a593Smuzhiyun 		/* Don't share PLLs on DCE4.1 chips */
1959*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1960*4882a593Smuzhiyun 			if (rdev->clock.dp_extclk)
1961*4882a593Smuzhiyun 				/* skip PPLL programming if using ext clock */
1962*4882a593Smuzhiyun 				return ATOM_PPLL_INVALID;
1963*4882a593Smuzhiyun 		}
1964*4882a593Smuzhiyun 		pll_in_use = radeon_get_pll_use_mask(crtc);
1965*4882a593Smuzhiyun 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
1966*4882a593Smuzhiyun 			return ATOM_PPLL1;
1967*4882a593Smuzhiyun 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
1968*4882a593Smuzhiyun 			return ATOM_PPLL2;
1969*4882a593Smuzhiyun 		DRM_ERROR("unable to allocate a PPLL\n");
1970*4882a593Smuzhiyun 		return ATOM_PPLL_INVALID;
1971*4882a593Smuzhiyun 	} else if (ASIC_IS_DCE4(rdev)) {
1972*4882a593Smuzhiyun 		/* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1973*4882a593Smuzhiyun 		 * depending on the asic:
1974*4882a593Smuzhiyun 		 * DCE4: PPLL or ext clock
1975*4882a593Smuzhiyun 		 * DCE5: PPLL, DCPLL, or ext clock
1976*4882a593Smuzhiyun 		 * DCE6: PPLL, PPLL0, or ext clock
1977*4882a593Smuzhiyun 		 *
1978*4882a593Smuzhiyun 		 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1979*4882a593Smuzhiyun 		 * PPLL/DCPLL programming and only program the DP DTO for the
1980*4882a593Smuzhiyun 		 * crtc virtual pixel clock.
1981*4882a593Smuzhiyun 		 */
1982*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1983*4882a593Smuzhiyun 			if (rdev->clock.dp_extclk)
1984*4882a593Smuzhiyun 				/* skip PPLL programming if using ext clock */
1985*4882a593Smuzhiyun 				return ATOM_PPLL_INVALID;
1986*4882a593Smuzhiyun 			else if (ASIC_IS_DCE6(rdev))
1987*4882a593Smuzhiyun 				/* use PPLL0 for all DP */
1988*4882a593Smuzhiyun 				return ATOM_PPLL0;
1989*4882a593Smuzhiyun 			else if (ASIC_IS_DCE5(rdev))
1990*4882a593Smuzhiyun 				/* use DCPLL for all DP */
1991*4882a593Smuzhiyun 				return ATOM_DCPLL;
1992*4882a593Smuzhiyun 			else {
1993*4882a593Smuzhiyun 				/* use the same PPLL for all DP monitors */
1994*4882a593Smuzhiyun 				pll = radeon_get_shared_dp_ppll(crtc);
1995*4882a593Smuzhiyun 				if (pll != ATOM_PPLL_INVALID)
1996*4882a593Smuzhiyun 					return pll;
1997*4882a593Smuzhiyun 			}
1998*4882a593Smuzhiyun 		} else {
1999*4882a593Smuzhiyun 			/* use the same PPLL for all monitors with the same clock */
2000*4882a593Smuzhiyun 			pll = radeon_get_shared_nondp_ppll(crtc);
2001*4882a593Smuzhiyun 			if (pll != ATOM_PPLL_INVALID)
2002*4882a593Smuzhiyun 				return pll;
2003*4882a593Smuzhiyun 		}
2004*4882a593Smuzhiyun 		/* all other cases */
2005*4882a593Smuzhiyun 		pll_in_use = radeon_get_pll_use_mask(crtc);
2006*4882a593Smuzhiyun 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
2007*4882a593Smuzhiyun 			return ATOM_PPLL1;
2008*4882a593Smuzhiyun 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
2009*4882a593Smuzhiyun 			return ATOM_PPLL2;
2010*4882a593Smuzhiyun 		DRM_ERROR("unable to allocate a PPLL\n");
2011*4882a593Smuzhiyun 		return ATOM_PPLL_INVALID;
2012*4882a593Smuzhiyun 	} else {
2013*4882a593Smuzhiyun 		/* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
2014*4882a593Smuzhiyun 		/* some atombios (observed in some DCE2/DCE3) code have a bug,
2015*4882a593Smuzhiyun 		 * the matching btw pll and crtc is done through
2016*4882a593Smuzhiyun 		 * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
2017*4882a593Smuzhiyun 		 * pll (1 or 2) to select which register to write. ie if using
2018*4882a593Smuzhiyun 		 * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
2019*4882a593Smuzhiyun 		 * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
2020*4882a593Smuzhiyun 		 * choose which value to write. Which is reverse order from
2021*4882a593Smuzhiyun 		 * register logic. So only case that works is when pllid is
2022*4882a593Smuzhiyun 		 * same as crtcid or when both pll and crtc are enabled and
2023*4882a593Smuzhiyun 		 * both use same clock.
2024*4882a593Smuzhiyun 		 *
2025*4882a593Smuzhiyun 		 * So just return crtc id as if crtc and pll were hard linked
2026*4882a593Smuzhiyun 		 * together even if they aren't
2027*4882a593Smuzhiyun 		 */
2028*4882a593Smuzhiyun 		return radeon_crtc->crtc_id;
2029*4882a593Smuzhiyun 	}
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun 
radeon_atom_disp_eng_pll_init(struct radeon_device * rdev)2032*4882a593Smuzhiyun void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun 	/* always set DCPLL */
2035*4882a593Smuzhiyun 	if (ASIC_IS_DCE6(rdev))
2036*4882a593Smuzhiyun 		atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2037*4882a593Smuzhiyun 	else if (ASIC_IS_DCE4(rdev)) {
2038*4882a593Smuzhiyun 		struct radeon_atom_ss ss;
2039*4882a593Smuzhiyun 		bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
2040*4882a593Smuzhiyun 								   ASIC_INTERNAL_SS_ON_DCPLL,
2041*4882a593Smuzhiyun 								   rdev->clock.default_dispclk);
2042*4882a593Smuzhiyun 		if (ss_enabled)
2043*4882a593Smuzhiyun 			atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
2044*4882a593Smuzhiyun 		/* XXX: DCE5, make sure voltage, dispclk is high enough */
2045*4882a593Smuzhiyun 		atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2046*4882a593Smuzhiyun 		if (ss_enabled)
2047*4882a593Smuzhiyun 			atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
2048*4882a593Smuzhiyun 	}
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun 
atombios_crtc_mode_set(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode,int x,int y,struct drm_framebuffer * old_fb)2052*4882a593Smuzhiyun int atombios_crtc_mode_set(struct drm_crtc *crtc,
2053*4882a593Smuzhiyun 			   struct drm_display_mode *mode,
2054*4882a593Smuzhiyun 			   struct drm_display_mode *adjusted_mode,
2055*4882a593Smuzhiyun 			   int x, int y, struct drm_framebuffer *old_fb)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2058*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
2059*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2060*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder =
2061*4882a593Smuzhiyun 		to_radeon_encoder(radeon_crtc->encoder);
2062*4882a593Smuzhiyun 	bool is_tvcv = false;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	if (radeon_encoder->active_device &
2065*4882a593Smuzhiyun 	    (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2066*4882a593Smuzhiyun 		is_tvcv = true;
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	if (!radeon_crtc->adjusted_clock)
2069*4882a593Smuzhiyun 		return -EINVAL;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	atombios_crtc_set_pll(crtc, adjusted_mode);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev))
2074*4882a593Smuzhiyun 		atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2075*4882a593Smuzhiyun 	else if (ASIC_IS_AVIVO(rdev)) {
2076*4882a593Smuzhiyun 		if (is_tvcv)
2077*4882a593Smuzhiyun 			atombios_crtc_set_timing(crtc, adjusted_mode);
2078*4882a593Smuzhiyun 		else
2079*4882a593Smuzhiyun 			atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2080*4882a593Smuzhiyun 	} else {
2081*4882a593Smuzhiyun 		atombios_crtc_set_timing(crtc, adjusted_mode);
2082*4882a593Smuzhiyun 		if (radeon_crtc->crtc_id == 0)
2083*4882a593Smuzhiyun 			atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2084*4882a593Smuzhiyun 		radeon_legacy_atom_fixup(crtc);
2085*4882a593Smuzhiyun 	}
2086*4882a593Smuzhiyun 	atombios_crtc_set_base(crtc, x, y, old_fb);
2087*4882a593Smuzhiyun 	atombios_overscan_setup(crtc, mode, adjusted_mode);
2088*4882a593Smuzhiyun 	atombios_scaler_setup(crtc);
2089*4882a593Smuzhiyun 	radeon_cursor_reset(crtc);
2090*4882a593Smuzhiyun 	/* update the hw version fpr dpm */
2091*4882a593Smuzhiyun 	radeon_crtc->hw_mode = *adjusted_mode;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	return 0;
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun 
atombios_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2096*4882a593Smuzhiyun static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
2097*4882a593Smuzhiyun 				     const struct drm_display_mode *mode,
2098*4882a593Smuzhiyun 				     struct drm_display_mode *adjusted_mode)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2101*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
2102*4882a593Smuzhiyun 	struct drm_encoder *encoder;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	/* assign the encoder to the radeon crtc to avoid repeated lookups later */
2105*4882a593Smuzhiyun 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2106*4882a593Smuzhiyun 		if (encoder->crtc == crtc) {
2107*4882a593Smuzhiyun 			radeon_crtc->encoder = encoder;
2108*4882a593Smuzhiyun 			radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
2109*4882a593Smuzhiyun 			break;
2110*4882a593Smuzhiyun 		}
2111*4882a593Smuzhiyun 	}
2112*4882a593Smuzhiyun 	if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
2113*4882a593Smuzhiyun 		radeon_crtc->encoder = NULL;
2114*4882a593Smuzhiyun 		radeon_crtc->connector = NULL;
2115*4882a593Smuzhiyun 		return false;
2116*4882a593Smuzhiyun 	}
2117*4882a593Smuzhiyun 	if (radeon_crtc->encoder) {
2118*4882a593Smuzhiyun 		struct radeon_encoder *radeon_encoder =
2119*4882a593Smuzhiyun 			to_radeon_encoder(radeon_crtc->encoder);
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 		radeon_crtc->output_csc = radeon_encoder->output_csc;
2122*4882a593Smuzhiyun 	}
2123*4882a593Smuzhiyun 	if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2124*4882a593Smuzhiyun 		return false;
2125*4882a593Smuzhiyun 	if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
2126*4882a593Smuzhiyun 		return false;
2127*4882a593Smuzhiyun 	/* pick pll */
2128*4882a593Smuzhiyun 	radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
2129*4882a593Smuzhiyun 	/* if we can't get a PPLL for a non-DP encoder, fail */
2130*4882a593Smuzhiyun 	if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
2131*4882a593Smuzhiyun 	    !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
2132*4882a593Smuzhiyun 		return false;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	return true;
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun 
atombios_crtc_prepare(struct drm_crtc * crtc)2137*4882a593Smuzhiyun static void atombios_crtc_prepare(struct drm_crtc *crtc)
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
2140*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	/* disable crtc pair power gating before programming */
2143*4882a593Smuzhiyun 	if (ASIC_IS_DCE6(rdev))
2144*4882a593Smuzhiyun 		atombios_powergate_crtc(crtc, ATOM_DISABLE);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	atombios_lock_crtc(crtc, ATOM_ENABLE);
2147*4882a593Smuzhiyun 	atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun 
atombios_crtc_commit(struct drm_crtc * crtc)2150*4882a593Smuzhiyun static void atombios_crtc_commit(struct drm_crtc *crtc)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun 	atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2153*4882a593Smuzhiyun 	atombios_lock_crtc(crtc, ATOM_DISABLE);
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun 
atombios_crtc_disable(struct drm_crtc * crtc)2156*4882a593Smuzhiyun static void atombios_crtc_disable(struct drm_crtc *crtc)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2159*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
2160*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2161*4882a593Smuzhiyun 	struct radeon_atom_ss ss;
2162*4882a593Smuzhiyun 	int i;
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2165*4882a593Smuzhiyun 	if (crtc->primary->fb) {
2166*4882a593Smuzhiyun 		int r;
2167*4882a593Smuzhiyun 		struct radeon_bo *rbo;
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 		rbo = gem_to_radeon_bo(crtc->primary->fb->obj[0]);
2170*4882a593Smuzhiyun 		r = radeon_bo_reserve(rbo, false);
2171*4882a593Smuzhiyun 		if (unlikely(r))
2172*4882a593Smuzhiyun 			DRM_ERROR("failed to reserve rbo before unpin\n");
2173*4882a593Smuzhiyun 		else {
2174*4882a593Smuzhiyun 			radeon_bo_unpin(rbo);
2175*4882a593Smuzhiyun 			radeon_bo_unreserve(rbo);
2176*4882a593Smuzhiyun 		}
2177*4882a593Smuzhiyun 	}
2178*4882a593Smuzhiyun 	/* disable the GRPH */
2179*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev))
2180*4882a593Smuzhiyun 		WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2181*4882a593Smuzhiyun 	else if (ASIC_IS_AVIVO(rdev))
2182*4882a593Smuzhiyun 		WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	if (ASIC_IS_DCE6(rdev))
2185*4882a593Smuzhiyun 		atombios_powergate_crtc(crtc, ATOM_ENABLE);
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	for (i = 0; i < rdev->num_crtc; i++) {
2188*4882a593Smuzhiyun 		if (rdev->mode_info.crtcs[i] &&
2189*4882a593Smuzhiyun 		    rdev->mode_info.crtcs[i]->enabled &&
2190*4882a593Smuzhiyun 		    i != radeon_crtc->crtc_id &&
2191*4882a593Smuzhiyun 		    radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
2192*4882a593Smuzhiyun 			/* one other crtc is using this pll don't turn
2193*4882a593Smuzhiyun 			 * off the pll
2194*4882a593Smuzhiyun 			 */
2195*4882a593Smuzhiyun 			goto done;
2196*4882a593Smuzhiyun 		}
2197*4882a593Smuzhiyun 	}
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	switch (radeon_crtc->pll_id) {
2200*4882a593Smuzhiyun 	case ATOM_PPLL1:
2201*4882a593Smuzhiyun 	case ATOM_PPLL2:
2202*4882a593Smuzhiyun 		/* disable the ppll */
2203*4882a593Smuzhiyun 		atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2204*4882a593Smuzhiyun 					  0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2205*4882a593Smuzhiyun 		break;
2206*4882a593Smuzhiyun 	case ATOM_PPLL0:
2207*4882a593Smuzhiyun 		/* disable the ppll */
2208*4882a593Smuzhiyun 		if ((rdev->family == CHIP_ARUBA) ||
2209*4882a593Smuzhiyun 		    (rdev->family == CHIP_KAVERI) ||
2210*4882a593Smuzhiyun 		    (rdev->family == CHIP_BONAIRE) ||
2211*4882a593Smuzhiyun 		    (rdev->family == CHIP_HAWAII))
2212*4882a593Smuzhiyun 			atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2213*4882a593Smuzhiyun 						  0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2214*4882a593Smuzhiyun 		break;
2215*4882a593Smuzhiyun 	default:
2216*4882a593Smuzhiyun 		break;
2217*4882a593Smuzhiyun 	}
2218*4882a593Smuzhiyun done:
2219*4882a593Smuzhiyun 	radeon_crtc->pll_id = ATOM_PPLL_INVALID;
2220*4882a593Smuzhiyun 	radeon_crtc->adjusted_clock = 0;
2221*4882a593Smuzhiyun 	radeon_crtc->encoder = NULL;
2222*4882a593Smuzhiyun 	radeon_crtc->connector = NULL;
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
2226*4882a593Smuzhiyun 	.dpms = atombios_crtc_dpms,
2227*4882a593Smuzhiyun 	.mode_fixup = atombios_crtc_mode_fixup,
2228*4882a593Smuzhiyun 	.mode_set = atombios_crtc_mode_set,
2229*4882a593Smuzhiyun 	.mode_set_base = atombios_crtc_set_base,
2230*4882a593Smuzhiyun 	.mode_set_base_atomic = atombios_crtc_set_base_atomic,
2231*4882a593Smuzhiyun 	.prepare = atombios_crtc_prepare,
2232*4882a593Smuzhiyun 	.commit = atombios_crtc_commit,
2233*4882a593Smuzhiyun 	.disable = atombios_crtc_disable,
2234*4882a593Smuzhiyun 	.get_scanout_position = radeon_get_crtc_scanout_position,
2235*4882a593Smuzhiyun };
2236*4882a593Smuzhiyun 
radeon_atombios_init_crtc(struct drm_device * dev,struct radeon_crtc * radeon_crtc)2237*4882a593Smuzhiyun void radeon_atombios_init_crtc(struct drm_device *dev,
2238*4882a593Smuzhiyun 			       struct radeon_crtc *radeon_crtc)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev)) {
2243*4882a593Smuzhiyun 		switch (radeon_crtc->crtc_id) {
2244*4882a593Smuzhiyun 		case 0:
2245*4882a593Smuzhiyun 		default:
2246*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
2247*4882a593Smuzhiyun 			break;
2248*4882a593Smuzhiyun 		case 1:
2249*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
2250*4882a593Smuzhiyun 			break;
2251*4882a593Smuzhiyun 		case 2:
2252*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
2253*4882a593Smuzhiyun 			break;
2254*4882a593Smuzhiyun 		case 3:
2255*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
2256*4882a593Smuzhiyun 			break;
2257*4882a593Smuzhiyun 		case 4:
2258*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
2259*4882a593Smuzhiyun 			break;
2260*4882a593Smuzhiyun 		case 5:
2261*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
2262*4882a593Smuzhiyun 			break;
2263*4882a593Smuzhiyun 		}
2264*4882a593Smuzhiyun 	} else {
2265*4882a593Smuzhiyun 		if (radeon_crtc->crtc_id == 1)
2266*4882a593Smuzhiyun 			radeon_crtc->crtc_offset =
2267*4882a593Smuzhiyun 				AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
2268*4882a593Smuzhiyun 		else
2269*4882a593Smuzhiyun 			radeon_crtc->crtc_offset = 0;
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun 	radeon_crtc->pll_id = ATOM_PPLL_INVALID;
2272*4882a593Smuzhiyun 	radeon_crtc->adjusted_clock = 0;
2273*4882a593Smuzhiyun 	radeon_crtc->encoder = NULL;
2274*4882a593Smuzhiyun 	radeon_crtc->connector = NULL;
2275*4882a593Smuzhiyun 	drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
2276*4882a593Smuzhiyun }
2277