1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
4*4882a593Smuzhiyun #include <drm/drm_dp_mst_helper.h>
5*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
6*4882a593Smuzhiyun #include <drm/drm_file.h>
7*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "atom.h"
10*4882a593Smuzhiyun #include "ni_reg.h"
11*4882a593Smuzhiyun #include "radeon.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static struct radeon_encoder *radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector);
14*4882a593Smuzhiyun
radeon_atom_set_enc_offset(int id)15*4882a593Smuzhiyun static int radeon_atom_set_enc_offset(int id)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun static const int offsets[] = { EVERGREEN_CRTC0_REGISTER_OFFSET,
18*4882a593Smuzhiyun EVERGREEN_CRTC1_REGISTER_OFFSET,
19*4882a593Smuzhiyun EVERGREEN_CRTC2_REGISTER_OFFSET,
20*4882a593Smuzhiyun EVERGREEN_CRTC3_REGISTER_OFFSET,
21*4882a593Smuzhiyun EVERGREEN_CRTC4_REGISTER_OFFSET,
22*4882a593Smuzhiyun EVERGREEN_CRTC5_REGISTER_OFFSET,
23*4882a593Smuzhiyun 0x13830 - 0x7030 };
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun return offsets[id];
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
radeon_dp_mst_set_be_cntl(struct radeon_encoder * primary,struct radeon_encoder_mst * mst_enc,enum radeon_hpd_id hpd,bool enable)28*4882a593Smuzhiyun static int radeon_dp_mst_set_be_cntl(struct radeon_encoder *primary,
29*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc,
30*4882a593Smuzhiyun enum radeon_hpd_id hpd, bool enable)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun struct drm_device *dev = primary->base.dev;
33*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
34*4882a593Smuzhiyun uint32_t reg;
35*4882a593Smuzhiyun int retries = 0;
36*4882a593Smuzhiyun uint32_t temp;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun reg = RREG32(NI_DIG_BE_CNTL + primary->offset);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* set MST mode */
41*4882a593Smuzhiyun reg &= ~NI_DIG_FE_DIG_MODE(7);
42*4882a593Smuzhiyun reg |= NI_DIG_FE_DIG_MODE(NI_DIG_MODE_DP_MST);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (enable)
45*4882a593Smuzhiyun reg |= NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe);
46*4882a593Smuzhiyun else
47*4882a593Smuzhiyun reg &= ~NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun reg |= NI_DIG_HPD_SELECT(hpd);
50*4882a593Smuzhiyun DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DIG_BE_CNTL + primary->offset, reg);
51*4882a593Smuzhiyun WREG32(NI_DIG_BE_CNTL + primary->offset, reg);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (enable) {
54*4882a593Smuzhiyun uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun do {
57*4882a593Smuzhiyun temp = RREG32(NI_DIG_FE_CNTL + offset);
58*4882a593Smuzhiyun } while ((temp & NI_DIG_SYMCLK_FE_ON) && retries++ < 10000);
59*4882a593Smuzhiyun if (retries == 10000)
60*4882a593Smuzhiyun DRM_ERROR("timed out waiting for FE %d %d\n", primary->offset, mst_enc->fe);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun return 0;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
radeon_dp_mst_set_stream_attrib(struct radeon_encoder * primary,int stream_number,int fe,int slots)65*4882a593Smuzhiyun static int radeon_dp_mst_set_stream_attrib(struct radeon_encoder *primary,
66*4882a593Smuzhiyun int stream_number,
67*4882a593Smuzhiyun int fe,
68*4882a593Smuzhiyun int slots)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct drm_device *dev = primary->base.dev;
71*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
72*4882a593Smuzhiyun u32 temp, val;
73*4882a593Smuzhiyun int retries = 0;
74*4882a593Smuzhiyun int satreg, satidx;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun satreg = stream_number >> 1;
77*4882a593Smuzhiyun satidx = stream_number & 1;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun temp = RREG32(NI_DP_MSE_SAT0 + satreg + primary->offset);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun val = NI_DP_MSE_SAT_SLOT_COUNT0(slots) | NI_DP_MSE_SAT_SRC0(fe);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun val <<= (16 * satidx);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun temp &= ~(0xffff << (16 * satidx));
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun temp |= val;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DP_MSE_SAT0 + satreg + primary->offset, temp);
90*4882a593Smuzhiyun WREG32(NI_DP_MSE_SAT0 + satreg + primary->offset, temp);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun WREG32(NI_DP_MSE_SAT_UPDATE + primary->offset, 1);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun do {
95*4882a593Smuzhiyun unsigned value1, value2;
96*4882a593Smuzhiyun udelay(10);
97*4882a593Smuzhiyun temp = RREG32(NI_DP_MSE_SAT_UPDATE + primary->offset);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun value1 = temp & NI_DP_MSE_SAT_UPDATE_MASK;
100*4882a593Smuzhiyun value2 = temp & NI_DP_MSE_16_MTP_KEEPOUT;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (!value1 && !value2)
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun } while (retries++ < 50);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (retries == 10000)
107*4882a593Smuzhiyun DRM_ERROR("timed out waitin for SAT update %d\n", primary->offset);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* MTP 16 ? */
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
radeon_dp_mst_update_stream_attribs(struct radeon_connector * mst_conn,struct radeon_encoder * primary)113*4882a593Smuzhiyun static int radeon_dp_mst_update_stream_attribs(struct radeon_connector *mst_conn,
114*4882a593Smuzhiyun struct radeon_encoder *primary)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct drm_device *dev = mst_conn->base.dev;
117*4882a593Smuzhiyun struct stream_attribs new_attribs[6];
118*4882a593Smuzhiyun int i;
119*4882a593Smuzhiyun int idx = 0;
120*4882a593Smuzhiyun struct radeon_connector *radeon_connector;
121*4882a593Smuzhiyun struct drm_connector *connector;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun memset(new_attribs, 0, sizeof(new_attribs));
124*4882a593Smuzhiyun list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
125*4882a593Smuzhiyun struct radeon_encoder *subenc;
126*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun radeon_connector = to_radeon_connector(connector);
129*4882a593Smuzhiyun if (!radeon_connector->is_mst_connector)
130*4882a593Smuzhiyun continue;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (radeon_connector->mst_port != mst_conn)
133*4882a593Smuzhiyun continue;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun subenc = radeon_connector->mst_encoder;
136*4882a593Smuzhiyun mst_enc = subenc->enc_priv;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!mst_enc->enc_active)
139*4882a593Smuzhiyun continue;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun new_attribs[idx].fe = mst_enc->fe;
142*4882a593Smuzhiyun new_attribs[idx].slots = drm_dp_mst_get_vcpi_slots(&mst_conn->mst_mgr, mst_enc->port);
143*4882a593Smuzhiyun idx++;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun for (i = 0; i < idx; i++) {
147*4882a593Smuzhiyun if (new_attribs[i].fe != mst_conn->cur_stream_attribs[i].fe ||
148*4882a593Smuzhiyun new_attribs[i].slots != mst_conn->cur_stream_attribs[i].slots) {
149*4882a593Smuzhiyun radeon_dp_mst_set_stream_attrib(primary, i, new_attribs[i].fe, new_attribs[i].slots);
150*4882a593Smuzhiyun mst_conn->cur_stream_attribs[i].fe = new_attribs[i].fe;
151*4882a593Smuzhiyun mst_conn->cur_stream_attribs[i].slots = new_attribs[i].slots;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (i = idx; i < mst_conn->enabled_attribs; i++) {
156*4882a593Smuzhiyun radeon_dp_mst_set_stream_attrib(primary, i, 0, 0);
157*4882a593Smuzhiyun mst_conn->cur_stream_attribs[i].fe = 0;
158*4882a593Smuzhiyun mst_conn->cur_stream_attribs[i].slots = 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun mst_conn->enabled_attribs = idx;
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
radeon_dp_mst_set_vcp_size(struct radeon_encoder * mst,s64 avg_time_slots_per_mtp)164*4882a593Smuzhiyun static int radeon_dp_mst_set_vcp_size(struct radeon_encoder *mst, s64 avg_time_slots_per_mtp)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct drm_device *dev = mst->base.dev;
167*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
168*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc = mst->enc_priv;
169*4882a593Smuzhiyun uint32_t val, temp;
170*4882a593Smuzhiyun uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe);
171*4882a593Smuzhiyun int retries = 0;
172*4882a593Smuzhiyun uint32_t x = drm_fixp2int(avg_time_slots_per_mtp);
173*4882a593Smuzhiyun uint32_t y = drm_fixp2int_ceil((avg_time_slots_per_mtp - x) << 26);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun val = NI_DP_MSE_RATE_X(x) | NI_DP_MSE_RATE_Y(y);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun WREG32(NI_DP_MSE_RATE_CNTL + offset, val);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun do {
180*4882a593Smuzhiyun temp = RREG32(NI_DP_MSE_RATE_UPDATE + offset);
181*4882a593Smuzhiyun udelay(10);
182*4882a593Smuzhiyun } while ((temp & 0x1) && (retries++ < 10000));
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (retries >= 10000)
185*4882a593Smuzhiyun DRM_ERROR("timed out wait for rate cntl %d\n", mst_enc->fe);
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
radeon_dp_mst_get_ddc_modes(struct drm_connector * connector)189*4882a593Smuzhiyun static int radeon_dp_mst_get_ddc_modes(struct drm_connector *connector)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct radeon_connector *radeon_connector = to_radeon_connector(connector);
192*4882a593Smuzhiyun struct radeon_connector *master = radeon_connector->mst_port;
193*4882a593Smuzhiyun struct edid *edid;
194*4882a593Smuzhiyun int ret = 0;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun edid = drm_dp_mst_get_edid(connector, &master->mst_mgr, radeon_connector->port);
197*4882a593Smuzhiyun radeon_connector->edid = edid;
198*4882a593Smuzhiyun DRM_DEBUG_KMS("edid retrieved %p\n", edid);
199*4882a593Smuzhiyun if (radeon_connector->edid) {
200*4882a593Smuzhiyun drm_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
201*4882a593Smuzhiyun ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun drm_connector_update_edid_property(&radeon_connector->base, NULL);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
radeon_dp_mst_get_modes(struct drm_connector * connector)209*4882a593Smuzhiyun static int radeon_dp_mst_get_modes(struct drm_connector *connector)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return radeon_dp_mst_get_ddc_modes(connector);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static enum drm_mode_status
radeon_dp_mst_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)215*4882a593Smuzhiyun radeon_dp_mst_mode_valid(struct drm_connector *connector,
216*4882a593Smuzhiyun struct drm_display_mode *mode)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun /* TODO - validate mode against available PBN for link */
219*4882a593Smuzhiyun if (mode->clock < 10000)
220*4882a593Smuzhiyun return MODE_CLOCK_LOW;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLCLK)
223*4882a593Smuzhiyun return MODE_H_ILLEGAL;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return MODE_OK;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct
radeon_mst_best_encoder(struct drm_connector * connector)229*4882a593Smuzhiyun drm_encoder *radeon_mst_best_encoder(struct drm_connector *connector)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct radeon_connector *radeon_connector = to_radeon_connector(connector);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return &radeon_connector->mst_encoder->base;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static int
radeon_dp_mst_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)237*4882a593Smuzhiyun radeon_dp_mst_detect(struct drm_connector *connector,
238*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx,
239*4882a593Smuzhiyun bool force)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct radeon_connector *radeon_connector =
242*4882a593Smuzhiyun to_radeon_connector(connector);
243*4882a593Smuzhiyun struct radeon_connector *master = radeon_connector->mst_port;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (drm_connector_is_unregistered(connector))
246*4882a593Smuzhiyun return connector_status_disconnected;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return drm_dp_mst_detect_port(connector, ctx, &master->mst_mgr,
249*4882a593Smuzhiyun radeon_connector->port);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const struct drm_connector_helper_funcs radeon_dp_mst_connector_helper_funcs = {
253*4882a593Smuzhiyun .get_modes = radeon_dp_mst_get_modes,
254*4882a593Smuzhiyun .mode_valid = radeon_dp_mst_mode_valid,
255*4882a593Smuzhiyun .best_encoder = radeon_mst_best_encoder,
256*4882a593Smuzhiyun .detect_ctx = radeon_dp_mst_detect,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static void
radeon_dp_mst_connector_destroy(struct drm_connector * connector)260*4882a593Smuzhiyun radeon_dp_mst_connector_destroy(struct drm_connector *connector)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct radeon_connector *radeon_connector = to_radeon_connector(connector);
263*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = radeon_connector->mst_encoder;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun drm_encoder_cleanup(&radeon_encoder->base);
266*4882a593Smuzhiyun kfree(radeon_encoder);
267*4882a593Smuzhiyun drm_connector_cleanup(connector);
268*4882a593Smuzhiyun kfree(radeon_connector);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static const struct drm_connector_funcs radeon_dp_mst_connector_funcs = {
272*4882a593Smuzhiyun .dpms = drm_helper_connector_dpms,
273*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
274*4882a593Smuzhiyun .destroy = radeon_dp_mst_connector_destroy,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
radeon_dp_add_mst_connector(struct drm_dp_mst_topology_mgr * mgr,struct drm_dp_mst_port * port,const char * pathprop)277*4882a593Smuzhiyun static struct drm_connector *radeon_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
278*4882a593Smuzhiyun struct drm_dp_mst_port *port,
279*4882a593Smuzhiyun const char *pathprop)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr);
282*4882a593Smuzhiyun struct drm_device *dev = master->base.dev;
283*4882a593Smuzhiyun struct radeon_connector *radeon_connector;
284*4882a593Smuzhiyun struct drm_connector *connector;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun radeon_connector = kzalloc(sizeof(*radeon_connector), GFP_KERNEL);
287*4882a593Smuzhiyun if (!radeon_connector)
288*4882a593Smuzhiyun return NULL;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun radeon_connector->is_mst_connector = true;
291*4882a593Smuzhiyun connector = &radeon_connector->base;
292*4882a593Smuzhiyun radeon_connector->port = port;
293*4882a593Smuzhiyun radeon_connector->mst_port = master;
294*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun drm_connector_init(dev, connector, &radeon_dp_mst_connector_funcs, DRM_MODE_CONNECTOR_DisplayPort);
297*4882a593Smuzhiyun drm_connector_helper_add(connector, &radeon_dp_mst_connector_helper_funcs);
298*4882a593Smuzhiyun radeon_connector->mst_encoder = radeon_dp_create_fake_mst_encoder(master);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0);
301*4882a593Smuzhiyun drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0);
302*4882a593Smuzhiyun drm_connector_set_path_property(connector, pathprop);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return connector;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static const struct drm_dp_mst_topology_cbs mst_cbs = {
308*4882a593Smuzhiyun .add_connector = radeon_dp_add_mst_connector,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static struct
radeon_mst_find_connector(struct drm_encoder * encoder)312*4882a593Smuzhiyun radeon_connector *radeon_mst_find_connector(struct drm_encoder *encoder)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
315*4882a593Smuzhiyun struct drm_connector *connector;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
318*4882a593Smuzhiyun struct radeon_connector *radeon_connector = to_radeon_connector(connector);
319*4882a593Smuzhiyun if (!connector->encoder)
320*4882a593Smuzhiyun continue;
321*4882a593Smuzhiyun if (!radeon_connector->is_mst_connector)
322*4882a593Smuzhiyun continue;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun DRM_DEBUG_KMS("checking %p vs %p\n", connector->encoder, encoder);
325*4882a593Smuzhiyun if (connector->encoder == encoder)
326*4882a593Smuzhiyun return radeon_connector;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun return NULL;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
radeon_dp_mst_prepare_pll(struct drm_crtc * crtc,struct drm_display_mode * mode)331*4882a593Smuzhiyun void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
334*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
335*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
336*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(radeon_crtc->encoder);
337*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
338*4882a593Smuzhiyun struct radeon_connector *radeon_connector = radeon_mst_find_connector(&radeon_encoder->base);
339*4882a593Smuzhiyun int dp_clock;
340*4882a593Smuzhiyun struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (radeon_connector) {
343*4882a593Smuzhiyun radeon_connector->pixelclock_for_modeset = mode->clock;
344*4882a593Smuzhiyun if (radeon_connector->base.display_info.bpc)
345*4882a593Smuzhiyun radeon_crtc->bpc = radeon_connector->base.display_info.bpc;
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun radeon_crtc->bpc = 8;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun DRM_DEBUG_KMS("dp_clock %p %d\n", dig_connector, dig_connector->dp_clock);
351*4882a593Smuzhiyun dp_clock = dig_connector->dp_clock;
352*4882a593Smuzhiyun radeon_crtc->ss_enabled =
353*4882a593Smuzhiyun radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
354*4882a593Smuzhiyun ASIC_INTERNAL_SS_ON_DP,
355*4882a593Smuzhiyun dp_clock);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static void
radeon_mst_encoder_dpms(struct drm_encoder * encoder,int mode)359*4882a593Smuzhiyun radeon_mst_encoder_dpms(struct drm_encoder *encoder, int mode)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
362*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
363*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder, *primary;
364*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc;
365*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig_enc;
366*4882a593Smuzhiyun struct radeon_connector *radeon_connector;
367*4882a593Smuzhiyun struct drm_crtc *crtc;
368*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc;
369*4882a593Smuzhiyun int ret, slots;
370*4882a593Smuzhiyun s64 fixed_pbn, fixed_pbn_per_slot, avg_time_slots_per_mtp;
371*4882a593Smuzhiyun if (!ASIC_IS_DCE5(rdev)) {
372*4882a593Smuzhiyun DRM_ERROR("got mst dpms on non-DCE5\n");
373*4882a593Smuzhiyun return;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun radeon_connector = radeon_mst_find_connector(encoder);
377*4882a593Smuzhiyun if (!radeon_connector)
378*4882a593Smuzhiyun return;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun radeon_encoder = to_radeon_encoder(encoder);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun mst_enc = radeon_encoder->enc_priv;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun primary = mst_enc->primary;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun dig_enc = primary->enc_priv;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun crtc = encoder->crtc;
389*4882a593Smuzhiyun DRM_DEBUG_KMS("got connector %d\n", dig_enc->active_mst_links);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun switch (mode) {
392*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
393*4882a593Smuzhiyun dig_enc->active_mst_links++;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun radeon_crtc = to_radeon_crtc(crtc);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (dig_enc->active_mst_links == 1) {
398*4882a593Smuzhiyun mst_enc->fe = dig_enc->dig_encoder;
399*4882a593Smuzhiyun mst_enc->fe_from_be = true;
400*4882a593Smuzhiyun atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun atombios_dig_encoder_setup(&primary->base, ATOM_ENCODER_CMD_SETUP, 0);
403*4882a593Smuzhiyun atombios_dig_transmitter_setup2(&primary->base, ATOM_TRANSMITTER_ACTION_ENABLE,
404*4882a593Smuzhiyun 0, 0, dig_enc->dig_encoder);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (radeon_dp_needs_link_train(mst_enc->connector) ||
407*4882a593Smuzhiyun dig_enc->active_mst_links == 1) {
408*4882a593Smuzhiyun radeon_dp_link_train(&primary->base, &mst_enc->connector->base);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun } else {
412*4882a593Smuzhiyun mst_enc->fe = radeon_atom_pick_dig_encoder(encoder, radeon_crtc->crtc_id);
413*4882a593Smuzhiyun if (mst_enc->fe == -1)
414*4882a593Smuzhiyun DRM_ERROR("failed to get frontend for dig encoder\n");
415*4882a593Smuzhiyun mst_enc->fe_from_be = false;
416*4882a593Smuzhiyun atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun DRM_DEBUG_KMS("dig encoder is %d %d %d\n", dig_enc->dig_encoder,
420*4882a593Smuzhiyun dig_enc->linkb, radeon_crtc->crtc_id);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun slots = drm_dp_find_vcpi_slots(&radeon_connector->mst_port->mst_mgr,
423*4882a593Smuzhiyun mst_enc->pbn);
424*4882a593Smuzhiyun ret = drm_dp_mst_allocate_vcpi(&radeon_connector->mst_port->mst_mgr,
425*4882a593Smuzhiyun radeon_connector->port,
426*4882a593Smuzhiyun mst_enc->pbn, slots);
427*4882a593Smuzhiyun ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun radeon_dp_mst_set_be_cntl(primary, mst_enc,
430*4882a593Smuzhiyun radeon_connector->mst_port->hpd.hpd, true);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun mst_enc->enc_active = true;
433*4882a593Smuzhiyun radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun fixed_pbn = drm_int2fixp(mst_enc->pbn);
436*4882a593Smuzhiyun fixed_pbn_per_slot = drm_int2fixp(radeon_connector->mst_port->mst_mgr.pbn_div);
437*4882a593Smuzhiyun avg_time_slots_per_mtp = drm_fixp_div(fixed_pbn, fixed_pbn_per_slot);
438*4882a593Smuzhiyun radeon_dp_mst_set_vcp_size(radeon_encoder, avg_time_slots_per_mtp);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0,
441*4882a593Smuzhiyun mst_enc->fe);
442*4882a593Smuzhiyun ret = drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun ret = drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
448*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
449*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
450*4882a593Smuzhiyun DRM_ERROR("DPMS OFF %d\n", dig_enc->active_mst_links);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (!mst_enc->enc_active)
453*4882a593Smuzhiyun return;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun drm_dp_mst_reset_vcpi_slots(&radeon_connector->mst_port->mst_mgr, mst_enc->port);
456*4882a593Smuzhiyun ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr);
459*4882a593Smuzhiyun /* and this can also fail */
460*4882a593Smuzhiyun drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun drm_dp_mst_deallocate_vcpi(&radeon_connector->mst_port->mst_mgr, mst_enc->port);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun mst_enc->enc_active = false;
465*4882a593Smuzhiyun radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun radeon_dp_mst_set_be_cntl(primary, mst_enc,
468*4882a593Smuzhiyun radeon_connector->mst_port->hpd.hpd, false);
469*4882a593Smuzhiyun atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0,
470*4882a593Smuzhiyun mst_enc->fe);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (!mst_enc->fe_from_be)
473*4882a593Smuzhiyun radeon_atom_release_dig_encoder(rdev, mst_enc->fe);
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun mst_enc->fe_from_be = false;
476*4882a593Smuzhiyun dig_enc->active_mst_links--;
477*4882a593Smuzhiyun if (dig_enc->active_mst_links == 0) {
478*4882a593Smuzhiyun /* drop link */
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun break;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
radeon_mst_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)486*4882a593Smuzhiyun static bool radeon_mst_mode_fixup(struct drm_encoder *encoder,
487*4882a593Smuzhiyun const struct drm_display_mode *mode,
488*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc;
491*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
492*4882a593Smuzhiyun struct radeon_connector_atom_dig *dig_connector;
493*4882a593Smuzhiyun int bpp = 24;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun mst_enc = radeon_encoder->enc_priv;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun mst_enc->pbn = drm_dp_calc_pbn_mode(adjusted_mode->clock, bpp, false);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun mst_enc->primary->active_device = mst_enc->primary->devices & mst_enc->connector->devices;
500*4882a593Smuzhiyun DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
501*4882a593Smuzhiyun mst_enc->primary->active_device, mst_enc->primary->devices,
502*4882a593Smuzhiyun mst_enc->connector->devices, mst_enc->primary->base.encoder_type);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun drm_mode_set_crtcinfo(adjusted_mode, 0);
506*4882a593Smuzhiyun dig_connector = mst_enc->connector->con_priv;
507*4882a593Smuzhiyun dig_connector->dp_lane_count = drm_dp_max_lane_count(dig_connector->dpcd);
508*4882a593Smuzhiyun dig_connector->dp_clock = drm_dp_max_link_rate(dig_connector->dpcd);
509*4882a593Smuzhiyun DRM_DEBUG_KMS("dig clock %p %d %d\n", dig_connector,
510*4882a593Smuzhiyun dig_connector->dp_lane_count, dig_connector->dp_clock);
511*4882a593Smuzhiyun return true;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
radeon_mst_encoder_prepare(struct drm_encoder * encoder)514*4882a593Smuzhiyun static void radeon_mst_encoder_prepare(struct drm_encoder *encoder)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct radeon_connector *radeon_connector;
517*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder, *primary;
518*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc;
519*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig_enc;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun radeon_connector = radeon_mst_find_connector(encoder);
522*4882a593Smuzhiyun if (!radeon_connector) {
523*4882a593Smuzhiyun DRM_DEBUG_KMS("failed to find connector %p\n", encoder);
524*4882a593Smuzhiyun return;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun radeon_encoder = to_radeon_encoder(encoder);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun mst_enc = radeon_encoder->enc_priv;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun primary = mst_enc->primary;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun dig_enc = primary->enc_priv;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun mst_enc->port = radeon_connector->port;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (dig_enc->dig_encoder == -1) {
539*4882a593Smuzhiyun dig_enc->dig_encoder = radeon_atom_pick_dig_encoder(&primary->base, -1);
540*4882a593Smuzhiyun primary->offset = radeon_atom_set_enc_offset(dig_enc->dig_encoder);
541*4882a593Smuzhiyun atombios_set_mst_encoder_crtc_source(encoder, dig_enc->dig_encoder);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun DRM_DEBUG_KMS("%d %d\n", dig_enc->dig_encoder, primary->offset);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static void
radeon_mst_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)549*4882a593Smuzhiyun radeon_mst_encoder_mode_set(struct drm_encoder *encoder,
550*4882a593Smuzhiyun struct drm_display_mode *mode,
551*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
radeon_mst_encoder_commit(struct drm_encoder * encoder)556*4882a593Smuzhiyun static void radeon_mst_encoder_commit(struct drm_encoder *encoder)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
559*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_mst_helper_funcs = {
563*4882a593Smuzhiyun .dpms = radeon_mst_encoder_dpms,
564*4882a593Smuzhiyun .mode_fixup = radeon_mst_mode_fixup,
565*4882a593Smuzhiyun .prepare = radeon_mst_encoder_prepare,
566*4882a593Smuzhiyun .mode_set = radeon_mst_encoder_mode_set,
567*4882a593Smuzhiyun .commit = radeon_mst_encoder_commit,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
radeon_dp_mst_encoder_destroy(struct drm_encoder * encoder)570*4882a593Smuzhiyun static void radeon_dp_mst_encoder_destroy(struct drm_encoder *encoder)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
573*4882a593Smuzhiyun kfree(encoder);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_dp_mst_enc_funcs = {
577*4882a593Smuzhiyun .destroy = radeon_dp_mst_encoder_destroy,
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static struct radeon_encoder *
radeon_dp_create_fake_mst_encoder(struct radeon_connector * connector)581*4882a593Smuzhiyun radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun struct drm_device *dev = connector->base.dev;
584*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
585*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder;
586*4882a593Smuzhiyun struct radeon_encoder_mst *mst_enc;
587*4882a593Smuzhiyun struct drm_encoder *encoder;
588*4882a593Smuzhiyun const struct drm_connector_helper_funcs *connector_funcs = connector->base.helper_private;
589*4882a593Smuzhiyun struct drm_encoder *enc_master = connector_funcs->best_encoder(&connector->base);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun DRM_DEBUG_KMS("enc master is %p\n", enc_master);
592*4882a593Smuzhiyun radeon_encoder = kzalloc(sizeof(*radeon_encoder), GFP_KERNEL);
593*4882a593Smuzhiyun if (!radeon_encoder)
594*4882a593Smuzhiyun return NULL;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun radeon_encoder->enc_priv = kzalloc(sizeof(*mst_enc), GFP_KERNEL);
597*4882a593Smuzhiyun if (!radeon_encoder->enc_priv) {
598*4882a593Smuzhiyun kfree(radeon_encoder);
599*4882a593Smuzhiyun return NULL;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun encoder = &radeon_encoder->base;
602*4882a593Smuzhiyun switch (rdev->num_crtc) {
603*4882a593Smuzhiyun case 1:
604*4882a593Smuzhiyun encoder->possible_crtcs = 0x1;
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun case 2:
607*4882a593Smuzhiyun default:
608*4882a593Smuzhiyun encoder->possible_crtcs = 0x3;
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case 4:
611*4882a593Smuzhiyun encoder->possible_crtcs = 0xf;
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun case 6:
614*4882a593Smuzhiyun encoder->possible_crtcs = 0x3f;
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun drm_encoder_init(dev, &radeon_encoder->base, &radeon_dp_mst_enc_funcs,
619*4882a593Smuzhiyun DRM_MODE_ENCODER_DPMST, NULL);
620*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &radeon_mst_helper_funcs);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun mst_enc = radeon_encoder->enc_priv;
623*4882a593Smuzhiyun mst_enc->connector = connector;
624*4882a593Smuzhiyun mst_enc->primary = to_radeon_encoder(enc_master);
625*4882a593Smuzhiyun radeon_encoder->is_mst_encoder = true;
626*4882a593Smuzhiyun return radeon_encoder;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun int
radeon_dp_mst_init(struct radeon_connector * radeon_connector)630*4882a593Smuzhiyun radeon_dp_mst_init(struct radeon_connector *radeon_connector)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct drm_device *dev = radeon_connector->base.dev;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (!radeon_connector->ddc_bus->has_aux)
635*4882a593Smuzhiyun return 0;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun radeon_connector->mst_mgr.cbs = &mst_cbs;
638*4882a593Smuzhiyun return drm_dp_mst_topology_mgr_init(&radeon_connector->mst_mgr, dev,
639*4882a593Smuzhiyun &radeon_connector->ddc_bus->aux, 16, 6,
640*4882a593Smuzhiyun radeon_connector->base.base.id);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun int
radeon_dp_mst_probe(struct radeon_connector * radeon_connector)644*4882a593Smuzhiyun radeon_dp_mst_probe(struct radeon_connector *radeon_connector)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
647*4882a593Smuzhiyun struct drm_device *dev = radeon_connector->base.dev;
648*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
649*4882a593Smuzhiyun int ret;
650*4882a593Smuzhiyun u8 msg[1];
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (!radeon_mst)
653*4882a593Smuzhiyun return 0;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (!ASIC_IS_DCE5(rdev))
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (dig_connector->dpcd[DP_DPCD_REV] < 0x12)
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_MSTM_CAP, msg,
662*4882a593Smuzhiyun 1);
663*4882a593Smuzhiyun if (ret) {
664*4882a593Smuzhiyun if (msg[0] & DP_MST_CAP) {
665*4882a593Smuzhiyun DRM_DEBUG_KMS("Sink is MST capable\n");
666*4882a593Smuzhiyun dig_connector->is_mst = true;
667*4882a593Smuzhiyun } else {
668*4882a593Smuzhiyun DRM_DEBUG_KMS("Sink is not MST capable\n");
669*4882a593Smuzhiyun dig_connector->is_mst = false;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr,
674*4882a593Smuzhiyun dig_connector->is_mst);
675*4882a593Smuzhiyun return dig_connector->is_mst;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun int
radeon_dp_mst_check_status(struct radeon_connector * radeon_connector)679*4882a593Smuzhiyun radeon_dp_mst_check_status(struct radeon_connector *radeon_connector)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
682*4882a593Smuzhiyun int retry;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun if (dig_connector->is_mst) {
685*4882a593Smuzhiyun u8 esi[16] = { 0 };
686*4882a593Smuzhiyun int dret;
687*4882a593Smuzhiyun int ret = 0;
688*4882a593Smuzhiyun bool handled;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux,
691*4882a593Smuzhiyun DP_SINK_COUNT_ESI, esi, 8);
692*4882a593Smuzhiyun go_again:
693*4882a593Smuzhiyun if (dret == 8) {
694*4882a593Smuzhiyun DRM_DEBUG_KMS("got esi %3ph\n", esi);
695*4882a593Smuzhiyun ret = drm_dp_mst_hpd_irq(&radeon_connector->mst_mgr, esi, &handled);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (handled) {
698*4882a593Smuzhiyun for (retry = 0; retry < 3; retry++) {
699*4882a593Smuzhiyun int wret;
700*4882a593Smuzhiyun wret = drm_dp_dpcd_write(&radeon_connector->ddc_bus->aux,
701*4882a593Smuzhiyun DP_SINK_COUNT_ESI + 1, &esi[1], 3);
702*4882a593Smuzhiyun if (wret == 3)
703*4882a593Smuzhiyun break;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux,
707*4882a593Smuzhiyun DP_SINK_COUNT_ESI, esi, 8);
708*4882a593Smuzhiyun if (dret == 8) {
709*4882a593Smuzhiyun DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
710*4882a593Smuzhiyun goto go_again;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun } else
713*4882a593Smuzhiyun ret = 0;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun return ret;
716*4882a593Smuzhiyun } else {
717*4882a593Smuzhiyun DRM_DEBUG_KMS("failed to get ESI - device may have failed %d\n", ret);
718*4882a593Smuzhiyun dig_connector->is_mst = false;
719*4882a593Smuzhiyun drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr,
720*4882a593Smuzhiyun dig_connector->is_mst);
721*4882a593Smuzhiyun /* send a hotplug event */
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun return -EINVAL;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
728*4882a593Smuzhiyun
radeon_debugfs_mst_info(struct seq_file * m,void * data)729*4882a593Smuzhiyun static int radeon_debugfs_mst_info(struct seq_file *m, void *data)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *)m->private;
732*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
733*4882a593Smuzhiyun struct drm_connector *connector;
734*4882a593Smuzhiyun struct radeon_connector *radeon_connector;
735*4882a593Smuzhiyun struct radeon_connector_atom_dig *dig_connector;
736*4882a593Smuzhiyun int i;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun drm_modeset_lock_all(dev);
739*4882a593Smuzhiyun list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
740*4882a593Smuzhiyun if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
741*4882a593Smuzhiyun continue;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun radeon_connector = to_radeon_connector(connector);
744*4882a593Smuzhiyun dig_connector = radeon_connector->con_priv;
745*4882a593Smuzhiyun if (radeon_connector->is_mst_connector)
746*4882a593Smuzhiyun continue;
747*4882a593Smuzhiyun if (!dig_connector->is_mst)
748*4882a593Smuzhiyun continue;
749*4882a593Smuzhiyun drm_dp_mst_dump_topology(m, &radeon_connector->mst_mgr);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun for (i = 0; i < radeon_connector->enabled_attribs; i++)
752*4882a593Smuzhiyun seq_printf(m, "attrib %d: %d %d\n", i,
753*4882a593Smuzhiyun radeon_connector->cur_stream_attribs[i].fe,
754*4882a593Smuzhiyun radeon_connector->cur_stream_attribs[i].slots);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun drm_modeset_unlock_all(dev);
757*4882a593Smuzhiyun return 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun static struct drm_info_list radeon_debugfs_mst_list[] = {
761*4882a593Smuzhiyun {"radeon_mst_info", &radeon_debugfs_mst_info, 0, NULL},
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun #endif
764*4882a593Smuzhiyun
radeon_mst_debugfs_init(struct radeon_device * rdev)765*4882a593Smuzhiyun int radeon_mst_debugfs_init(struct radeon_device *rdev)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
768*4882a593Smuzhiyun return radeon_debugfs_add_files(rdev, radeon_debugfs_mst_list, 1);
769*4882a593Smuzhiyun #endif
770*4882a593Smuzhiyun return 0;
771*4882a593Smuzhiyun }
772