| /OK3568_Linux_fs/kernel/drivers/pinctrl/spear/ |
| H A D | pinctrl-spear300.c | 21 #define PMX_CONFIG_REG 0x00 22 #define MODE_CONFIG_REG 0x04 25 #define NAND_MODE (1 << 0) 43 .mask = 0x0000000F, 44 .val = 0x00, 51 .mask = 0x0000000F, 52 .val = 0x01, 59 .mask = 0x0000000F, 60 .val = 0x02, 67 .mask = 0x0000000F, [all …]
|
| /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/ |
| H A D | m5275.h | 17 #define MCF_GPIO_PAR_UART 0x10007c 18 #define UART0_ENABLE_MASK 0x000f 19 #define UART1_ENABLE_MASK 0x00f0 20 #define UART2_ENABLE_MASK 0x3f00 22 #define MCF_GPIO_PAR_FECI2C 0x100082 23 #define PAR_SDA_ENABLE_MASK 0x0003 24 #define PAR_SCL_ENABLE_MASK 0x000c 26 #define MCFSIM_WRRR 0x140000 27 #define MCFSIM_SDCR 0x40 34 #define MCF_SDRAMC_SDMR (*(vuint32*)(void*)(&__IPSBAR[0x000040])) [all …]
|
| H A D | m5227x.h | 14 #define INT0_LO_RSVD0 (0) 88 #define RCM_RCR_FRCRSTOUT (0x40) 89 #define RCM_RCR_SOFTRST (0x80) 92 #define RCM_RSR_LOL (0x01) 93 #define RCM_RSR_WDR_CORE (0x02) 94 #define RCM_RSR_EXT (0x04) 95 #define RCM_RSR_POR (0x08) 96 #define RCM_RSR_SOFT (0x20) 103 #define CCM_CCR_DRAMSEL (0x0100) 104 #define CCM_CCR_CSC_UNMASK (0xFF3F) [all …]
|
| H A D | m5445x.h | 16 #define INT0_LO_RSVD0 (0) 106 #define WTM_WCR_EN (0x0001) 107 #define WTM_WCR_HALTED (0x0002) 108 #define WTM_WCR_DOZE (0x0004) 109 #define WTM_WCR_WAIT (0x0008) 116 #define SBF_SBFCR_BLDIV(x) (((x)&0x000F)) /* Boot loader clock divider */ 117 #define SBF_SBFCR_FR (0x0010) /* Fast read */ 124 #define RCM_RCR_FRCRSTOUT (0x40) 125 #define RCM_RCR_SOFTRST (0x80) 128 #define RCM_RSR_LOL (0x01) [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/bif/ |
| H A D | bif_3_0_sh_mask.h | 26 #define BACO_CNTL__BACO_ANA_ISO_DIS_MASK 0x00000080L 27 #define BACO_CNTL__BACO_ANA_ISO_DIS__SHIFT 0x00000007 28 #define BACO_CNTL__BACO_BCLK_OFF_MASK 0x00000002L 29 #define BACO_CNTL__BACO_BCLK_OFF__SHIFT 0x00000001 30 #define BACO_CNTL__BACO_EN_MASK 0x00000001L 31 #define BACO_CNTL__BACO_EN__SHIFT 0x00000000 32 #define BACO_CNTL__BACO_HANG_PROTECTION_EN_MASK 0x00000020L 33 #define BACO_CNTL__BACO_HANG_PROTECTION_EN__SHIFT 0x00000005 34 #define BACO_CNTL__BACO_ISO_DIS_MASK 0x00000004L 35 #define BACO_CNTL__BACO_ISO_DIS__SHIFT 0x00000002 [all …]
|
| /OK3568_Linux_fs/kernel/arch/arm/boot/dts/ |
| H A D | tegra124-nyan-blaze-emc.dtsi | 78 nvidia,emc-auto-cal-config = <0xa1430000>; 79 nvidia,emc-auto-cal-config2 = <0x00000000>; 80 nvidia,emc-auto-cal-config3 = <0x00000000>; 81 nvidia,emc-auto-cal-interval = <0x001fffff>; 82 nvidia,emc-bgbias-ctl0 = <0x00000008>; 83 nvidia,emc-cfg = <0x73240000>; 84 nvidia,emc-cfg-2 = <0x000008c5>; 85 nvidia,emc-ctt-term-ctrl = <0x00000802>; 86 nvidia,emc-mode-1 = <0x80100003>; 87 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
| H A D | tegra124-apalis-emc.dtsi | 94 nvidia,emc-auto-cal-config = <0xa1430000>; 95 nvidia,emc-auto-cal-config2 = <0x00000000>; 96 nvidia,emc-auto-cal-config3 = <0x00000000>; 97 nvidia,emc-auto-cal-interval = <0x001fffff>; 98 nvidia,emc-bgbias-ctl0 = <0x00000008>; 99 nvidia,emc-cfg = <0x73240000>; 100 nvidia,emc-cfg-2 = <0x000008c5>; 101 nvidia,emc-ctt-term-ctrl = <0x00000802>; 102 nvidia,emc-mode-1 = <0x80100003>; 103 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
| H A D | tegra124-jetson-tk1-emc.dtsi | 89 nvidia,emc-auto-cal-config = <0xa1430000>; 90 nvidia,emc-auto-cal-config2 = <0x00000000>; 91 nvidia,emc-auto-cal-config3 = <0x00000000>; 92 nvidia,emc-auto-cal-interval = <0x001fffff>; 93 nvidia,emc-bgbias-ctl0 = <0x00000008>; 94 nvidia,emc-cfg = <0x73240000>; 95 nvidia,emc-cfg-2 = <0x000008c5>; 96 nvidia,emc-ctt-term-ctrl = <0x00000802>; 97 nvidia,emc-mode-1 = <0x80100003>; 98 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
| /OK3568_Linux_fs/kernel/arch/x86/kernel/cpu/ |
| H A D | scattered.c | 27 { X86_FEATURE_APERFMPERF, CPUID_ECX, 0, 0x00000006, 0 }, 28 { X86_FEATURE_EPB, CPUID_ECX, 3, 0x00000006, 0 }, 29 { X86_FEATURE_RRSBA_CTRL, CPUID_EDX, 2, 0x00000007, 2 }, 30 { X86_FEATURE_CQM_LLC, CPUID_EDX, 1, 0x0000000f, 0 }, 31 { X86_FEATURE_CQM_OCCUP_LLC, CPUID_EDX, 0, 0x0000000f, 1 }, 32 { X86_FEATURE_CQM_MBM_TOTAL, CPUID_EDX, 1, 0x0000000f, 1 }, 33 { X86_FEATURE_CQM_MBM_LOCAL, CPUID_EDX, 2, 0x0000000f, 1 }, 34 { X86_FEATURE_CAT_L3, CPUID_EBX, 1, 0x00000010, 0 }, 35 { X86_FEATURE_CAT_L2, CPUID_EBX, 2, 0x00000010, 0 }, 36 { X86_FEATURE_CDP_L3, CPUID_ECX, 2, 0x00000010, 1 }, [all …]
|
| /OK3568_Linux_fs/kernel/net/core/ |
| H A D | ptp_classifier.c | 16 * jneq #0x800, test_ipv6 ; ETH_P_IP ? 20 * jset #0x1fff, drop_ipv4 ; don't allow fragments 21 * ldxb 4*([14]&0xf) ; load IP header len 25 * and #0xf ; mask PTP_CLASS_VMASK 26 * or #0x10 ; PTP_CLASS_IPV4 28 * drop_ipv4: ret #0x0 ; PTP_CLASS_NONE 32 * jneq #0x86dd, test_8021q ; ETH_P_IPV6 ? 38 * and #0xf ; mask PTP_CLASS_VMASK 39 * or #0x20 ; PTP_CLASS_IPV6 41 * drop_ipv6: ret #0x0 ; PTP_CLASS_NONE [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/gmc/ |
| H A D | gmc_6_0_sh_mask.h | 26 #define ATC_ATS_CNTL__CREDITS_ATS_RPB_MASK 0x00003f00L 27 #define ATC_ATS_CNTL__CREDITS_ATS_RPB__SHIFT 0x00000008 28 #define ATC_ATS_CNTL__DEBUG_ECO_MASK 0x000f0000L 29 #define ATC_ATS_CNTL__DEBUG_ECO__SHIFT 0x00000010 30 #define ATC_ATS_CNTL__DISABLE_ATC_MASK 0x00000001L 31 #define ATC_ATS_CNTL__DISABLE_ATC__SHIFT 0x00000000 32 #define ATC_ATS_CNTL__DISABLE_PASID_MASK 0x00000004L 33 #define ATC_ATS_CNTL__DISABLE_PASID__SHIFT 0x00000002 34 #define ATC_ATS_CNTL__DISABLE_PRI_MASK 0x00000002L 35 #define ATC_ATS_CNTL__DISABLE_PRI__SHIFT 0x00000001 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/sdma0/ |
| H A D | sdma0_4_0_default.h | 26 #define mmSDMA0_UCODE_ADDR_DEFAULT 0x00000000 27 #define mmSDMA0_UCODE_DATA_DEFAULT 0x00000000 28 #define mmSDMA0_VM_CNTL_DEFAULT 0x00000000 29 #define mmSDMA0_VM_CTX_LO_DEFAULT 0x00000000 30 #define mmSDMA0_VM_CTX_HI_DEFAULT 0x00000000 31 #define mmSDMA0_ACTIVE_FCN_ID_DEFAULT 0x00000000 32 #define mmSDMA0_VM_CTX_CNTL_DEFAULT 0x00000000 33 #define mmSDMA0_VIRT_RESET_REQ_DEFAULT 0x00000000 34 #define mmSDMA0_VF_ENABLE_DEFAULT 0x00000000 35 #define mmSDMA0_CONTEXT_REG_TYPE0_DEFAULT 0xfffdf79f [all …]
|
| H A D | sdma0_4_1_default.h | 26 #define mmSDMA0_UCODE_ADDR_DEFAULT 0x00000000 27 #define mmSDMA0_UCODE_DATA_DEFAULT 0x00000000 28 #define mmSDMA0_VM_CNTL_DEFAULT 0x00000000 29 #define mmSDMA0_VM_CTX_LO_DEFAULT 0x00000000 30 #define mmSDMA0_VM_CTX_HI_DEFAULT 0x00000000 31 #define mmSDMA0_ACTIVE_FCN_ID_DEFAULT 0x00000000 32 #define mmSDMA0_VM_CTX_CNTL_DEFAULT 0x00000000 33 #define mmSDMA0_VIRT_RESET_REQ_DEFAULT 0x00000000 34 #define mmSDMA0_CONTEXT_REG_TYPE0_DEFAULT 0xfffdf79f 35 #define mmSDMA0_CONTEXT_REG_TYPE1_DEFAULT 0x003fbcff [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/sdma1/ |
| H A D | sdma1_4_0_default.h | 26 #define mmSDMA1_UCODE_ADDR_DEFAULT 0x00000000 27 #define mmSDMA1_UCODE_DATA_DEFAULT 0x00000000 28 #define mmSDMA1_VM_CNTL_DEFAULT 0x00000000 29 #define mmSDMA1_VM_CTX_LO_DEFAULT 0x00000000 30 #define mmSDMA1_VM_CTX_HI_DEFAULT 0x00000000 31 #define mmSDMA1_ACTIVE_FCN_ID_DEFAULT 0x00000000 32 #define mmSDMA1_VM_CTX_CNTL_DEFAULT 0x00000000 33 #define mmSDMA1_VIRT_RESET_REQ_DEFAULT 0x00000000 34 #define mmSDMA1_VF_ENABLE_DEFAULT 0x00000000 35 #define mmSDMA1_CONTEXT_REG_TYPE0_DEFAULT 0xfffdf79f [all …]
|
| /OK3568_Linux_fs/u-boot/drivers/ata/ |
| H A D | dwc_ahsata_priv.h | 23 #define SATA_HOST_CAP_S64A 0x80000000 24 #define SATA_HOST_CAP_SNCQ 0x40000000 25 #define SATA_HOST_CAP_SSNTF 0x20000000 26 #define SATA_HOST_CAP_SMPS 0x10000000 27 #define SATA_HOST_CAP_SSS 0x08000000 28 #define SATA_HOST_CAP_SALP 0x04000000 29 #define SATA_HOST_CAP_SAL 0x02000000 30 #define SATA_HOST_CAP_SCLO 0x01000000 31 #define SATA_HOST_CAP_ISS_MASK 0x00f00000 33 #define SATA_HOST_CAP_SNZO 0x00080000 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/scsi/lpfc/ |
| H A D | lpfc_hw4.h | 35 * #define example_bit_field_MASK 0x03 46 * bf_set(example_bit_field, &t1, 0); 70 #define lpfc_sli_intf_valid_MASK 0x00000007 74 #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F 76 #define LPFC_SLI_INTF_SLI_HINT2_NONE 0 78 #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF 80 #define LPFC_SLI_INTF_SLI_HINT1_NONE 0 84 #define lpfc_sli_intf_if_type_MASK 0x0000000F 86 #define LPFC_SLI_INTF_IF_TYPE_0 0 91 #define lpfc_sli_intf_sli_family_MASK 0x0000000F [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| H A D | gfx_6_0_sh_mask.h | 26 #define BCI_DEBUG_READ__DATA_MASK 0x00ffffffL 27 #define BCI_DEBUG_READ__DATA__SHIFT 0x00000000 28 #define CB_BLEND0_CONTROL__ALPHA_COMB_FCN_MASK 0x00e00000L 29 #define CB_BLEND0_CONTROL__ALPHA_COMB_FCN__SHIFT 0x00000015 30 #define CB_BLEND0_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000L 31 #define CB_BLEND0_CONTROL__ALPHA_DESTBLEND__SHIFT 0x00000018 32 #define CB_BLEND0_CONTROL__ALPHA_SRCBLEND_MASK 0x001f0000L 33 #define CB_BLEND0_CONTROL__ALPHA_SRCBLEND__SHIFT 0x00000010 34 #define CB_BLEND0_CONTROL__COLOR_COMB_FCN_MASK 0x000000e0L 35 #define CB_BLEND0_CONTROL__COLOR_COMB_FCN__SHIFT 0x00000005 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/wireless/ralink/rt2x00/ |
| H A D | rt2800.h | 49 #define RF2820 0x0001 50 #define RF2850 0x0002 51 #define RF2720 0x0003 52 #define RF2750 0x0004 53 #define RF3020 0x0005 54 #define RF2020 0x0006 55 #define RF3021 0x0007 56 #define RF3022 0x0008 57 #define RF3052 0x0009 58 #define RF2853 0x000a [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/etnaviv/ |
| H A D | state_hi.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 48 #define MMU_EXCEPTION_SLAVE_NOT_PRESENT 0x00000001 49 #define MMU_EXCEPTION_PAGE_NOT_PRESENT 0x00000002 50 #define MMU_EXCEPTION_WRITE_VIOLATION 0x00000003 51 #define MMU_EXCEPTION_OUT_OF_BOUND 0x00000004 52 #define MMU_EXCEPTION_READ_SECURITY_VIOLATION 0x00000005 53 #define MMU_EXCEPTION_WRITE_SECURITY_VIOLATION 0x00000006 54 #define VIVS_HI 0x00000000 56 #define VIVS_HI_CLOCK_CONTROL 0x00000000 [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_10_3_0_default.h | 27 #define mmSDMA0_DEC_START_DEFAULT 0x00000000 28 #define mmSDMA0_GLOBAL_TIMESTAMP_LO_DEFAULT 0x00000000 29 #define mmSDMA0_GLOBAL_TIMESTAMP_HI_DEFAULT 0x00000000 30 #define mmSDMA0_PG_CNTL_DEFAULT 0x00000000 31 #define mmSDMA0_PG_CTX_LO_DEFAULT 0x00000000 32 #define mmSDMA0_PG_CTX_HI_DEFAULT 0x00000000 33 #define mmSDMA0_PG_CTX_CNTL_DEFAULT 0x00000000 34 #define mmSDMA0_POWER_CNTL_DEFAULT 0x40000050 35 #define mmSDMA0_CLK_CTRL_DEFAULT 0x00000100 36 #define mmSDMA0_CNTL_DEFAULT 0x000000c2 [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/dts/ |
| H A D | socfpga_arria10_socdk_sdmmc_handoff.dtsi | 58 0 /* Field: vco0.psrc */ 61 0 /* Field: mpuclk */ 62 0 /* Field: mpuclk.cnt */ 63 0 /* Field: mpuclk.src */ 64 0 /* Field: nocclk */ 65 0 /* Field: nocclk.cnt */ 66 0 /* Field: nocclk.src */ 73 0 /* Field: cntr7clk.src */ 76 0 /* Field: cntr9clk.src */ 78 0 /* Field: nocdiv.l4mainclk */ [all …]
|
| /OK3568_Linux_fs/u-boot/arch/arm/cpu/arm926ejs/lpc32xx/ |
| H A D | dram.c | 34 writel(0, &emc->config); in ddr_init() 36 writel(0x7FF, &emc->refresh); in ddr_init() 45 writel((ck / dram->trp) & 0x0000000F, &emc->t_rp); in ddr_init() 46 writel((ck / dram->tras) & 0x0000000F, &emc->t_ras); in ddr_init() 47 writel((ck / dram->tsrex) & 0x0000007F, &emc->t_srex); in ddr_init() 48 writel((ck / dram->twr) & 0x0000000F, &emc->t_wr); in ddr_init() 49 writel((ck / dram->trc) & 0x0000001F, &emc->t_rc); in ddr_init() 50 writel((ck / dram->trfc) & 0x0000001F, &emc->t_rfc); in ddr_init() 51 writel((ck / dram->txsr) & 0x000000FF, &emc->t_xsr); in ddr_init() 56 writel((((ck / dram->refresh) >> 4) & 0x7FF), &emc->refresh); in ddr_init() [all …]
|
| /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8822cs/hal/phydm/halrf/rtl8822c/ |
| H A D | halrf_dpk_8822c.c | 41 /*8822C DPK ver:0x20 20200106*/ 47 u32 delay_count = 0; in _btc_wait_indirect_reg_ready_8822c() 50 /* wait for ready bit before access 0x1700 */ in _btc_wait_indirect_reg_ready_8822c() 52 if ((odm_read_1byte(dm, 0x1703) & BIT(5)) == 0) { in _btc_wait_indirect_reg_ready_8822c() 53 for (i = 0; i < 500; i++) /*delay 10ms*/ in _btc_wait_indirect_reg_ready_8822c() 71 u32 delay_count = 0; in _btc_read_indirect_reg_8822c() 73 /* wait for ready bit before access 0x1700 */ in _btc_read_indirect_reg_8822c() 76 odm_write_4byte(dm, 0x1700, 0x800F0000 | reg_addr); in _btc_read_indirect_reg_8822c() 78 return odm_read_4byte(dm, 0x1708); /* get read data */ in _btc_read_indirect_reg_8822c() 88 u32 val, i = 0, bitpos = 0, delay_count = 0; in _btc_write_indirect_reg_8822c() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/ |
| H A D | si_blit_shaders.c | 33 0xc0066900, 34 0x00000000, 35 0x00000060, /* DB_RENDER_CONTROL */ 36 0x00000000, /* DB_COUNT_CONTROL */ 37 0x00000000, /* DB_DEPTH_VIEW */ 38 0x0000002a, /* DB_RENDER_OVERRIDE */ 39 0x00000000, /* DB_RENDER_OVERRIDE2 */ 40 0x00000000, /* DB_HTILE_DATA_BASE */ 42 0xc0046900, 43 0x00000008, [all …]
|
| H A D | cik_blit_shaders.c | 33 0xc0066900, 34 0x00000000, 35 0x00000060, /* DB_RENDER_CONTROL */ 36 0x00000000, /* DB_COUNT_CONTROL */ 37 0x00000000, /* DB_DEPTH_VIEW */ 38 0x0000002a, /* DB_RENDER_OVERRIDE */ 39 0x00000000, /* DB_RENDER_OVERRIDE2 */ 40 0x00000000, /* DB_HTILE_DATA_BASE */ 42 0xc0046900, 43 0x00000008, [all …]
|