1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com> 4*4882a593Smuzhiyun Copyright (C) 2010 Willow Garage <http://www.willowgarage.com> 5*4882a593Smuzhiyun Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com> 6*4882a593Smuzhiyun Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org> 7*4882a593Smuzhiyun Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com> 8*4882a593Smuzhiyun Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de> 9*4882a593Smuzhiyun Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com> 10*4882a593Smuzhiyun Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com> 11*4882a593Smuzhiyun Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com> 12*4882a593Smuzhiyun <http://rt2x00.serialmonkey.com> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* 17*4882a593Smuzhiyun Module: rt2800 18*4882a593Smuzhiyun Abstract: Data structures and registers for the rt2800 modules. 19*4882a593Smuzhiyun Supported chipsets: RT2800E, RT2800ED & RT2800U. 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #ifndef RT2800_H 23*4882a593Smuzhiyun #define RT2800_H 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* 26*4882a593Smuzhiyun * RF chip defines. 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * RF2820 2.4G 2T3R 29*4882a593Smuzhiyun * RF2850 2.4G/5G 2T3R 30*4882a593Smuzhiyun * RF2720 2.4G 1T2R 31*4882a593Smuzhiyun * RF2750 2.4G/5G 1T2R 32*4882a593Smuzhiyun * RF3020 2.4G 1T1R 33*4882a593Smuzhiyun * RF2020 2.4G B/G 34*4882a593Smuzhiyun * RF3021 2.4G 1T2R 35*4882a593Smuzhiyun * RF3022 2.4G 2T2R 36*4882a593Smuzhiyun * RF3052 2.4G/5G 2T2R 37*4882a593Smuzhiyun * RF2853 2.4G/5G 3T3R 38*4882a593Smuzhiyun * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390) 39*4882a593Smuzhiyun * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392) 40*4882a593Smuzhiyun * RF3053 2.4G/5G 3T3R(RT3563/RT3573/RT3593) 41*4882a593Smuzhiyun * RF3853 2.4G/5G 3T3R(RT3883/RT3662) 42*4882a593Smuzhiyun * RF5592 2.4G/5G 2T2R 43*4882a593Smuzhiyun * RF3070 2.4G 1T1R 44*4882a593Smuzhiyun * RF5360 2.4G 1T1R 45*4882a593Smuzhiyun * RF5362 2.4G 1T1R 46*4882a593Smuzhiyun * RF5370 2.4G 1T1R 47*4882a593Smuzhiyun * RF5390 2.4G 1T1R 48*4882a593Smuzhiyun */ 49*4882a593Smuzhiyun #define RF2820 0x0001 50*4882a593Smuzhiyun #define RF2850 0x0002 51*4882a593Smuzhiyun #define RF2720 0x0003 52*4882a593Smuzhiyun #define RF2750 0x0004 53*4882a593Smuzhiyun #define RF3020 0x0005 54*4882a593Smuzhiyun #define RF2020 0x0006 55*4882a593Smuzhiyun #define RF3021 0x0007 56*4882a593Smuzhiyun #define RF3022 0x0008 57*4882a593Smuzhiyun #define RF3052 0x0009 58*4882a593Smuzhiyun #define RF2853 0x000a 59*4882a593Smuzhiyun #define RF3320 0x000b 60*4882a593Smuzhiyun #define RF3322 0x000c 61*4882a593Smuzhiyun #define RF3053 0x000d 62*4882a593Smuzhiyun #define RF5592 0x000f 63*4882a593Smuzhiyun #define RF3070 0x3070 64*4882a593Smuzhiyun #define RF3290 0x3290 65*4882a593Smuzhiyun #define RF3853 0x3853 66*4882a593Smuzhiyun #define RF5350 0x5350 67*4882a593Smuzhiyun #define RF5360 0x5360 68*4882a593Smuzhiyun #define RF5362 0x5362 69*4882a593Smuzhiyun #define RF5370 0x5370 70*4882a593Smuzhiyun #define RF5372 0x5372 71*4882a593Smuzhiyun #define RF5390 0x5390 72*4882a593Smuzhiyun #define RF5392 0x5392 73*4882a593Smuzhiyun #define RF7620 0x7620 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* 76*4882a593Smuzhiyun * Chipset revisions. 77*4882a593Smuzhiyun */ 78*4882a593Smuzhiyun #define REV_RT2860C 0x0100 79*4882a593Smuzhiyun #define REV_RT2860D 0x0101 80*4882a593Smuzhiyun #define REV_RT2872E 0x0200 81*4882a593Smuzhiyun #define REV_RT3070E 0x0200 82*4882a593Smuzhiyun #define REV_RT3070F 0x0201 83*4882a593Smuzhiyun #define REV_RT3071E 0x0211 84*4882a593Smuzhiyun #define REV_RT3090E 0x0211 85*4882a593Smuzhiyun #define REV_RT3390E 0x0211 86*4882a593Smuzhiyun #define REV_RT3593E 0x0211 87*4882a593Smuzhiyun #define REV_RT5390F 0x0502 88*4882a593Smuzhiyun #define REV_RT5370G 0x0503 89*4882a593Smuzhiyun #define REV_RT5390R 0x1502 90*4882a593Smuzhiyun #define REV_RT5592C 0x0221 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define DEFAULT_RSSI_OFFSET 120 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * Register layout information. 96*4882a593Smuzhiyun */ 97*4882a593Smuzhiyun #define CSR_REG_BASE 0x1000 98*4882a593Smuzhiyun #define CSR_REG_SIZE 0x0800 99*4882a593Smuzhiyun #define EEPROM_BASE 0x0000 100*4882a593Smuzhiyun #define EEPROM_SIZE 0x0200 101*4882a593Smuzhiyun #define BBP_BASE 0x0000 102*4882a593Smuzhiyun #define BBP_SIZE 0x00ff 103*4882a593Smuzhiyun #define RF_BASE 0x0004 104*4882a593Smuzhiyun #define RF_SIZE 0x0010 105*4882a593Smuzhiyun #define RFCSR_BASE 0x0000 106*4882a593Smuzhiyun #define RFCSR_SIZE 0x0040 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* 109*4882a593Smuzhiyun * Number of TX queues. 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define NUM_TX_QUEUES 4 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* 114*4882a593Smuzhiyun * Registers. 115*4882a593Smuzhiyun */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* 119*4882a593Smuzhiyun * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number. 120*4882a593Smuzhiyun */ 121*4882a593Smuzhiyun #define MAC_CSR0_3290 0x0000 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* 124*4882a593Smuzhiyun * E2PROM_CSR: PCI EEPROM control register. 125*4882a593Smuzhiyun * RELOAD: Write 1 to reload eeprom content. 126*4882a593Smuzhiyun * TYPE: 0: 93c46, 1:93c66. 127*4882a593Smuzhiyun * LOAD_STATUS: 1:loading, 0:done. 128*4882a593Smuzhiyun */ 129*4882a593Smuzhiyun #define E2PROM_CSR 0x0004 130*4882a593Smuzhiyun #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001) 131*4882a593Smuzhiyun #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002) 132*4882a593Smuzhiyun #define E2PROM_CSR_DATA_IN FIELD32(0x00000004) 133*4882a593Smuzhiyun #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008) 134*4882a593Smuzhiyun #define E2PROM_CSR_TYPE FIELD32(0x00000030) 135*4882a593Smuzhiyun #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040) 136*4882a593Smuzhiyun #define E2PROM_CSR_RELOAD FIELD32(0x00000080) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* 139*4882a593Smuzhiyun * CMB_CTRL_CFG 140*4882a593Smuzhiyun */ 141*4882a593Smuzhiyun #define CMB_CTRL 0x0020 142*4882a593Smuzhiyun #define AUX_OPT_BIT0 FIELD32(0x00000001) 143*4882a593Smuzhiyun #define AUX_OPT_BIT1 FIELD32(0x00000002) 144*4882a593Smuzhiyun #define AUX_OPT_BIT2 FIELD32(0x00000004) 145*4882a593Smuzhiyun #define AUX_OPT_BIT3 FIELD32(0x00000008) 146*4882a593Smuzhiyun #define AUX_OPT_BIT4 FIELD32(0x00000010) 147*4882a593Smuzhiyun #define AUX_OPT_BIT5 FIELD32(0x00000020) 148*4882a593Smuzhiyun #define AUX_OPT_BIT6 FIELD32(0x00000040) 149*4882a593Smuzhiyun #define AUX_OPT_BIT7 FIELD32(0x00000080) 150*4882a593Smuzhiyun #define AUX_OPT_BIT8 FIELD32(0x00000100) 151*4882a593Smuzhiyun #define AUX_OPT_BIT9 FIELD32(0x00000200) 152*4882a593Smuzhiyun #define AUX_OPT_BIT10 FIELD32(0x00000400) 153*4882a593Smuzhiyun #define AUX_OPT_BIT11 FIELD32(0x00000800) 154*4882a593Smuzhiyun #define AUX_OPT_BIT12 FIELD32(0x00001000) 155*4882a593Smuzhiyun #define AUX_OPT_BIT13 FIELD32(0x00002000) 156*4882a593Smuzhiyun #define AUX_OPT_BIT14 FIELD32(0x00004000) 157*4882a593Smuzhiyun #define AUX_OPT_BIT15 FIELD32(0x00008000) 158*4882a593Smuzhiyun #define LDO25_LEVEL FIELD32(0x00030000) 159*4882a593Smuzhiyun #define LDO25_LARGEA FIELD32(0x00040000) 160*4882a593Smuzhiyun #define LDO25_FRC_ON FIELD32(0x00080000) 161*4882a593Smuzhiyun #define CMB_RSV FIELD32(0x00300000) 162*4882a593Smuzhiyun #define XTAL_RDY FIELD32(0x00400000) 163*4882a593Smuzhiyun #define PLL_LD FIELD32(0x00800000) 164*4882a593Smuzhiyun #define LDO_CORE_LEVEL FIELD32(0x0F000000) 165*4882a593Smuzhiyun #define LDO_BGSEL FIELD32(0x30000000) 166*4882a593Smuzhiyun #define LDO3_EN FIELD32(0x40000000) 167*4882a593Smuzhiyun #define LDO0_EN FIELD32(0x80000000) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* 170*4882a593Smuzhiyun * EFUSE_CSR_3290: RT3290 EEPROM 171*4882a593Smuzhiyun */ 172*4882a593Smuzhiyun #define EFUSE_CTRL_3290 0x0024 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * EFUSE_DATA3 of 3290 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #define EFUSE_DATA3_3290 0x0028 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* 180*4882a593Smuzhiyun * EFUSE_DATA2 of 3290 181*4882a593Smuzhiyun */ 182*4882a593Smuzhiyun #define EFUSE_DATA2_3290 0x002c 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* 185*4882a593Smuzhiyun * EFUSE_DATA1 of 3290 186*4882a593Smuzhiyun */ 187*4882a593Smuzhiyun #define EFUSE_DATA1_3290 0x0030 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* 190*4882a593Smuzhiyun * EFUSE_DATA0 of 3290 191*4882a593Smuzhiyun */ 192*4882a593Smuzhiyun #define EFUSE_DATA0_3290 0x0034 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* 195*4882a593Smuzhiyun * OSC_CTRL_CFG 196*4882a593Smuzhiyun * Ring oscillator configuration 197*4882a593Smuzhiyun */ 198*4882a593Smuzhiyun #define OSC_CTRL 0x0038 199*4882a593Smuzhiyun #define OSC_REF_CYCLE FIELD32(0x00001fff) 200*4882a593Smuzhiyun #define OSC_RSV FIELD32(0x0000e000) 201*4882a593Smuzhiyun #define OSC_CAL_CNT FIELD32(0x0fff0000) 202*4882a593Smuzhiyun #define OSC_CAL_ACK FIELD32(0x10000000) 203*4882a593Smuzhiyun #define OSC_CLK_32K_VLD FIELD32(0x20000000) 204*4882a593Smuzhiyun #define OSC_CAL_REQ FIELD32(0x40000000) 205*4882a593Smuzhiyun #define OSC_ROSC_EN FIELD32(0x80000000) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* 208*4882a593Smuzhiyun * COEX_CFG_0 209*4882a593Smuzhiyun */ 210*4882a593Smuzhiyun #define COEX_CFG0 0x0040 211*4882a593Smuzhiyun #define COEX_CFG_ANT FIELD32(0xff000000) 212*4882a593Smuzhiyun /* 213*4882a593Smuzhiyun * COEX_CFG_1 214*4882a593Smuzhiyun */ 215*4882a593Smuzhiyun #define COEX_CFG1 0x0044 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * COEX_CFG_2 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun #define COEX_CFG2 0x0048 221*4882a593Smuzhiyun #define BT_COEX_CFG1 FIELD32(0xff000000) 222*4882a593Smuzhiyun #define BT_COEX_CFG0 FIELD32(0x00ff0000) 223*4882a593Smuzhiyun #define WL_COEX_CFG1 FIELD32(0x0000ff00) 224*4882a593Smuzhiyun #define WL_COEX_CFG0 FIELD32(0x000000ff) 225*4882a593Smuzhiyun /* 226*4882a593Smuzhiyun * PLL_CTRL_CFG 227*4882a593Smuzhiyun * PLL configuration register 228*4882a593Smuzhiyun */ 229*4882a593Smuzhiyun #define PLL_CTRL 0x0050 230*4882a593Smuzhiyun #define PLL_RESERVED_INPUT1 FIELD32(0x000000ff) 231*4882a593Smuzhiyun #define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00) 232*4882a593Smuzhiyun #define PLL_CONTROL FIELD32(0x00070000) 233*4882a593Smuzhiyun #define PLL_LPF_R1 FIELD32(0x00080000) 234*4882a593Smuzhiyun #define PLL_LPF_C1_CTRL FIELD32(0x00300000) 235*4882a593Smuzhiyun #define PLL_LPF_C2_CTRL FIELD32(0x00c00000) 236*4882a593Smuzhiyun #define PLL_CP_CURRENT_CTRL FIELD32(0x03000000) 237*4882a593Smuzhiyun #define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000) 238*4882a593Smuzhiyun #define PLL_LOCK_CTRL FIELD32(0x70000000) 239*4882a593Smuzhiyun #define PLL_VBGBK_EN FIELD32(0x80000000) 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* 243*4882a593Smuzhiyun * WLAN_CTRL_CFG 244*4882a593Smuzhiyun * RT3290 wlan configuration 245*4882a593Smuzhiyun */ 246*4882a593Smuzhiyun #define WLAN_FUN_CTRL 0x0080 247*4882a593Smuzhiyun #define WLAN_EN FIELD32(0x00000001) 248*4882a593Smuzhiyun #define WLAN_CLK_EN FIELD32(0x00000002) 249*4882a593Smuzhiyun #define WLAN_RSV1 FIELD32(0x00000004) 250*4882a593Smuzhiyun #define WLAN_RESET FIELD32(0x00000008) 251*4882a593Smuzhiyun #define PCIE_APP0_CLK_REQ FIELD32(0x00000010) 252*4882a593Smuzhiyun #define FRC_WL_ANT_SET FIELD32(0x00000020) 253*4882a593Smuzhiyun #define INV_TR_SW0 FIELD32(0x00000040) 254*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100) 255*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200) 256*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400) 257*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800) 258*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000) 259*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000) 260*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000) 261*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000) 262*4882a593Smuzhiyun #define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00) 263*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000) 264*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000) 265*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000) 266*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000) 267*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000) 268*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000) 269*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000) 270*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000) 271*4882a593Smuzhiyun #define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000) 272*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000) 273*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000) 274*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000) 275*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000) 276*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000) 277*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000) 278*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000) 279*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000) 280*4882a593Smuzhiyun #define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* 283*4882a593Smuzhiyun * AUX_CTRL: Aux/PCI-E related configuration 284*4882a593Smuzhiyun */ 285*4882a593Smuzhiyun #define AUX_CTRL 0x10c 286*4882a593Smuzhiyun #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002) 287*4882a593Smuzhiyun #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* 290*4882a593Smuzhiyun * OPT_14: Unknown register used by rt3xxx devices. 291*4882a593Smuzhiyun */ 292*4882a593Smuzhiyun #define OPT_14_CSR 0x0114 293*4882a593Smuzhiyun #define OPT_14_CSR_BIT0 FIELD32(0x00000001) 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* 296*4882a593Smuzhiyun * INT_SOURCE_CSR: Interrupt source register. 297*4882a593Smuzhiyun * Write one to clear corresponding bit. 298*4882a593Smuzhiyun * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO 299*4882a593Smuzhiyun */ 300*4882a593Smuzhiyun #define INT_SOURCE_CSR 0x0200 301*4882a593Smuzhiyun #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001) 302*4882a593Smuzhiyun #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002) 303*4882a593Smuzhiyun #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004) 304*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008) 305*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010) 306*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020) 307*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040) 308*4882a593Smuzhiyun #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080) 309*4882a593Smuzhiyun #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100) 310*4882a593Smuzhiyun #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200) 311*4882a593Smuzhiyun #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400) 312*4882a593Smuzhiyun #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800) 313*4882a593Smuzhiyun #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000) 314*4882a593Smuzhiyun #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000) 315*4882a593Smuzhiyun #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000) 316*4882a593Smuzhiyun #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000) 317*4882a593Smuzhiyun #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000) 318*4882a593Smuzhiyun #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* 321*4882a593Smuzhiyun * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF. 322*4882a593Smuzhiyun */ 323*4882a593Smuzhiyun #define INT_MASK_CSR 0x0204 324*4882a593Smuzhiyun #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001) 325*4882a593Smuzhiyun #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002) 326*4882a593Smuzhiyun #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004) 327*4882a593Smuzhiyun #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008) 328*4882a593Smuzhiyun #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010) 329*4882a593Smuzhiyun #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020) 330*4882a593Smuzhiyun #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040) 331*4882a593Smuzhiyun #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080) 332*4882a593Smuzhiyun #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100) 333*4882a593Smuzhiyun #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200) 334*4882a593Smuzhiyun #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400) 335*4882a593Smuzhiyun #define INT_MASK_CSR_TBTT FIELD32(0x00000800) 336*4882a593Smuzhiyun #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000) 337*4882a593Smuzhiyun #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000) 338*4882a593Smuzhiyun #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000) 339*4882a593Smuzhiyun #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000) 340*4882a593Smuzhiyun #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000) 341*4882a593Smuzhiyun #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000) 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* 344*4882a593Smuzhiyun * WPDMA_GLO_CFG 345*4882a593Smuzhiyun */ 346*4882a593Smuzhiyun #define WPDMA_GLO_CFG 0x0208 347*4882a593Smuzhiyun #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001) 348*4882a593Smuzhiyun #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002) 349*4882a593Smuzhiyun #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004) 350*4882a593Smuzhiyun #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008) 351*4882a593Smuzhiyun #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030) 352*4882a593Smuzhiyun #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040) 353*4882a593Smuzhiyun #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080) 354*4882a593Smuzhiyun #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00) 355*4882a593Smuzhiyun #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000) 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* 358*4882a593Smuzhiyun * WPDMA_RST_IDX 359*4882a593Smuzhiyun */ 360*4882a593Smuzhiyun #define WPDMA_RST_IDX 0x020c 361*4882a593Smuzhiyun #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001) 362*4882a593Smuzhiyun #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002) 363*4882a593Smuzhiyun #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004) 364*4882a593Smuzhiyun #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008) 365*4882a593Smuzhiyun #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010) 366*4882a593Smuzhiyun #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020) 367*4882a593Smuzhiyun #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000) 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* 370*4882a593Smuzhiyun * DELAY_INT_CFG 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #define DELAY_INT_CFG 0x0210 373*4882a593Smuzhiyun #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff) 374*4882a593Smuzhiyun #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00) 375*4882a593Smuzhiyun #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000) 376*4882a593Smuzhiyun #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000) 377*4882a593Smuzhiyun #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000) 378*4882a593Smuzhiyun #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* 381*4882a593Smuzhiyun * WMM_AIFSN_CFG: Aifsn for each EDCA AC 382*4882a593Smuzhiyun * AIFSN0: AC_VO 383*4882a593Smuzhiyun * AIFSN1: AC_VI 384*4882a593Smuzhiyun * AIFSN2: AC_BE 385*4882a593Smuzhiyun * AIFSN3: AC_BK 386*4882a593Smuzhiyun */ 387*4882a593Smuzhiyun #define WMM_AIFSN_CFG 0x0214 388*4882a593Smuzhiyun #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f) 389*4882a593Smuzhiyun #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0) 390*4882a593Smuzhiyun #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00) 391*4882a593Smuzhiyun #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* 394*4882a593Smuzhiyun * WMM_CWMIN_CSR: CWmin for each EDCA AC 395*4882a593Smuzhiyun * CWMIN0: AC_VO 396*4882a593Smuzhiyun * CWMIN1: AC_VI 397*4882a593Smuzhiyun * CWMIN2: AC_BE 398*4882a593Smuzhiyun * CWMIN3: AC_BK 399*4882a593Smuzhiyun */ 400*4882a593Smuzhiyun #define WMM_CWMIN_CFG 0x0218 401*4882a593Smuzhiyun #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f) 402*4882a593Smuzhiyun #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0) 403*4882a593Smuzhiyun #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00) 404*4882a593Smuzhiyun #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000) 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun /* 407*4882a593Smuzhiyun * WMM_CWMAX_CSR: CWmax for each EDCA AC 408*4882a593Smuzhiyun * CWMAX0: AC_VO 409*4882a593Smuzhiyun * CWMAX1: AC_VI 410*4882a593Smuzhiyun * CWMAX2: AC_BE 411*4882a593Smuzhiyun * CWMAX3: AC_BK 412*4882a593Smuzhiyun */ 413*4882a593Smuzhiyun #define WMM_CWMAX_CFG 0x021c 414*4882a593Smuzhiyun #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f) 415*4882a593Smuzhiyun #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0) 416*4882a593Smuzhiyun #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00) 417*4882a593Smuzhiyun #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun /* 420*4882a593Smuzhiyun * AC_TXOP0: AC_VO/AC_VI TXOP register 421*4882a593Smuzhiyun * AC0TXOP: AC_VO in unit of 32us 422*4882a593Smuzhiyun * AC1TXOP: AC_VI in unit of 32us 423*4882a593Smuzhiyun */ 424*4882a593Smuzhiyun #define WMM_TXOP0_CFG 0x0220 425*4882a593Smuzhiyun #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff) 426*4882a593Smuzhiyun #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000) 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* 429*4882a593Smuzhiyun * AC_TXOP1: AC_BE/AC_BK TXOP register 430*4882a593Smuzhiyun * AC2TXOP: AC_BE in unit of 32us 431*4882a593Smuzhiyun * AC3TXOP: AC_BK in unit of 32us 432*4882a593Smuzhiyun */ 433*4882a593Smuzhiyun #define WMM_TXOP1_CFG 0x0224 434*4882a593Smuzhiyun #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff) 435*4882a593Smuzhiyun #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000) 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* 438*4882a593Smuzhiyun * GPIO_CTRL: 439*4882a593Smuzhiyun * GPIO_CTRL_VALx: GPIO value 440*4882a593Smuzhiyun * GPIO_CTRL_DIRx: GPIO direction: 0 = output; 1 = input 441*4882a593Smuzhiyun */ 442*4882a593Smuzhiyun #define GPIO_CTRL 0x0228 443*4882a593Smuzhiyun #define GPIO_CTRL_VAL0 FIELD32(0x00000001) 444*4882a593Smuzhiyun #define GPIO_CTRL_VAL1 FIELD32(0x00000002) 445*4882a593Smuzhiyun #define GPIO_CTRL_VAL2 FIELD32(0x00000004) 446*4882a593Smuzhiyun #define GPIO_CTRL_VAL3 FIELD32(0x00000008) 447*4882a593Smuzhiyun #define GPIO_CTRL_VAL4 FIELD32(0x00000010) 448*4882a593Smuzhiyun #define GPIO_CTRL_VAL5 FIELD32(0x00000020) 449*4882a593Smuzhiyun #define GPIO_CTRL_VAL6 FIELD32(0x00000040) 450*4882a593Smuzhiyun #define GPIO_CTRL_VAL7 FIELD32(0x00000080) 451*4882a593Smuzhiyun #define GPIO_CTRL_DIR0 FIELD32(0x00000100) 452*4882a593Smuzhiyun #define GPIO_CTRL_DIR1 FIELD32(0x00000200) 453*4882a593Smuzhiyun #define GPIO_CTRL_DIR2 FIELD32(0x00000400) 454*4882a593Smuzhiyun #define GPIO_CTRL_DIR3 FIELD32(0x00000800) 455*4882a593Smuzhiyun #define GPIO_CTRL_DIR4 FIELD32(0x00001000) 456*4882a593Smuzhiyun #define GPIO_CTRL_DIR5 FIELD32(0x00002000) 457*4882a593Smuzhiyun #define GPIO_CTRL_DIR6 FIELD32(0x00004000) 458*4882a593Smuzhiyun #define GPIO_CTRL_DIR7 FIELD32(0x00008000) 459*4882a593Smuzhiyun #define GPIO_CTRL_VAL8 FIELD32(0x00010000) 460*4882a593Smuzhiyun #define GPIO_CTRL_VAL9 FIELD32(0x00020000) 461*4882a593Smuzhiyun #define GPIO_CTRL_VAL10 FIELD32(0x00040000) 462*4882a593Smuzhiyun #define GPIO_CTRL_DIR8 FIELD32(0x01000000) 463*4882a593Smuzhiyun #define GPIO_CTRL_DIR9 FIELD32(0x02000000) 464*4882a593Smuzhiyun #define GPIO_CTRL_DIR10 FIELD32(0x04000000) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun /* 467*4882a593Smuzhiyun * MCU_CMD_CFG 468*4882a593Smuzhiyun */ 469*4882a593Smuzhiyun #define MCU_CMD_CFG 0x022c 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun /* 472*4882a593Smuzhiyun * AC_VO register offsets 473*4882a593Smuzhiyun */ 474*4882a593Smuzhiyun #define TX_BASE_PTR0 0x0230 475*4882a593Smuzhiyun #define TX_MAX_CNT0 0x0234 476*4882a593Smuzhiyun #define TX_CTX_IDX0 0x0238 477*4882a593Smuzhiyun #define TX_DTX_IDX0 0x023c 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* 480*4882a593Smuzhiyun * AC_VI register offsets 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define TX_BASE_PTR1 0x0240 483*4882a593Smuzhiyun #define TX_MAX_CNT1 0x0244 484*4882a593Smuzhiyun #define TX_CTX_IDX1 0x0248 485*4882a593Smuzhiyun #define TX_DTX_IDX1 0x024c 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun /* 488*4882a593Smuzhiyun * AC_BE register offsets 489*4882a593Smuzhiyun */ 490*4882a593Smuzhiyun #define TX_BASE_PTR2 0x0250 491*4882a593Smuzhiyun #define TX_MAX_CNT2 0x0254 492*4882a593Smuzhiyun #define TX_CTX_IDX2 0x0258 493*4882a593Smuzhiyun #define TX_DTX_IDX2 0x025c 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun /* 496*4882a593Smuzhiyun * AC_BK register offsets 497*4882a593Smuzhiyun */ 498*4882a593Smuzhiyun #define TX_BASE_PTR3 0x0260 499*4882a593Smuzhiyun #define TX_MAX_CNT3 0x0264 500*4882a593Smuzhiyun #define TX_CTX_IDX3 0x0268 501*4882a593Smuzhiyun #define TX_DTX_IDX3 0x026c 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun /* 504*4882a593Smuzhiyun * HCCA register offsets 505*4882a593Smuzhiyun */ 506*4882a593Smuzhiyun #define TX_BASE_PTR4 0x0270 507*4882a593Smuzhiyun #define TX_MAX_CNT4 0x0274 508*4882a593Smuzhiyun #define TX_CTX_IDX4 0x0278 509*4882a593Smuzhiyun #define TX_DTX_IDX4 0x027c 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun /* 512*4882a593Smuzhiyun * MGMT register offsets 513*4882a593Smuzhiyun */ 514*4882a593Smuzhiyun #define TX_BASE_PTR5 0x0280 515*4882a593Smuzhiyun #define TX_MAX_CNT5 0x0284 516*4882a593Smuzhiyun #define TX_CTX_IDX5 0x0288 517*4882a593Smuzhiyun #define TX_DTX_IDX5 0x028c 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun /* 520*4882a593Smuzhiyun * RX register offsets 521*4882a593Smuzhiyun */ 522*4882a593Smuzhiyun #define RX_BASE_PTR 0x0290 523*4882a593Smuzhiyun #define RX_MAX_CNT 0x0294 524*4882a593Smuzhiyun #define RX_CRX_IDX 0x0298 525*4882a593Smuzhiyun #define RX_DRX_IDX 0x029c 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun /* 528*4882a593Smuzhiyun * USB_DMA_CFG 529*4882a593Smuzhiyun * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns. 530*4882a593Smuzhiyun * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes. 531*4882a593Smuzhiyun * PHY_CLEAR: phy watch dog enable. 532*4882a593Smuzhiyun * TX_CLEAR: Clear USB DMA TX path. 533*4882a593Smuzhiyun * TXOP_HALT: Halt TXOP count down when TX buffer is full. 534*4882a593Smuzhiyun * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation. 535*4882a593Smuzhiyun * RX_BULK_EN: Enable USB DMA Rx. 536*4882a593Smuzhiyun * TX_BULK_EN: Enable USB DMA Tx. 537*4882a593Smuzhiyun * EP_OUT_VALID: OUT endpoint data valid. 538*4882a593Smuzhiyun * RX_BUSY: USB DMA RX FSM busy. 539*4882a593Smuzhiyun * TX_BUSY: USB DMA TX FSM busy. 540*4882a593Smuzhiyun */ 541*4882a593Smuzhiyun #define USB_DMA_CFG 0x02a0 542*4882a593Smuzhiyun #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff) 543*4882a593Smuzhiyun #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00) 544*4882a593Smuzhiyun #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000) 545*4882a593Smuzhiyun #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000) 546*4882a593Smuzhiyun #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000) 547*4882a593Smuzhiyun #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000) 548*4882a593Smuzhiyun #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000) 549*4882a593Smuzhiyun #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000) 550*4882a593Smuzhiyun #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000) 551*4882a593Smuzhiyun #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000) 552*4882a593Smuzhiyun #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000) 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun /* 555*4882a593Smuzhiyun * US_CYC_CNT 556*4882a593Smuzhiyun * BT_MODE_EN: Bluetooth mode enable 557*4882a593Smuzhiyun * CLOCK CYCLE: Clock cycle count in 1us. 558*4882a593Smuzhiyun * PCI:0x21, PCIE:0x7d, USB:0x1e 559*4882a593Smuzhiyun */ 560*4882a593Smuzhiyun #define US_CYC_CNT 0x02a4 561*4882a593Smuzhiyun #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100) 562*4882a593Smuzhiyun #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff) 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* 565*4882a593Smuzhiyun * PBF_SYS_CTRL 566*4882a593Smuzhiyun * HOST_RAM_WRITE: enable Host program ram write selection 567*4882a593Smuzhiyun */ 568*4882a593Smuzhiyun #define PBF_SYS_CTRL 0x0400 569*4882a593Smuzhiyun #define PBF_SYS_CTRL_READY FIELD32(0x00000080) 570*4882a593Smuzhiyun #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000) 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun /* 573*4882a593Smuzhiyun * HOST-MCU shared memory 574*4882a593Smuzhiyun */ 575*4882a593Smuzhiyun #define HOST_CMD_CSR 0x0404 576*4882a593Smuzhiyun #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff) 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun /* 579*4882a593Smuzhiyun * PBF registers 580*4882a593Smuzhiyun * Most are for debug. Driver doesn't touch PBF register. 581*4882a593Smuzhiyun */ 582*4882a593Smuzhiyun #define PBF_CFG 0x0408 583*4882a593Smuzhiyun #define PBF_MAX_PCNT 0x040c 584*4882a593Smuzhiyun #define PBF_CTRL 0x0410 585*4882a593Smuzhiyun #define PBF_INT_STA 0x0414 586*4882a593Smuzhiyun #define PBF_INT_ENA 0x0418 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun /* 589*4882a593Smuzhiyun * BCN_OFFSET0: 590*4882a593Smuzhiyun */ 591*4882a593Smuzhiyun #define BCN_OFFSET0 0x042c 592*4882a593Smuzhiyun #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff) 593*4882a593Smuzhiyun #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00) 594*4882a593Smuzhiyun #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000) 595*4882a593Smuzhiyun #define BCN_OFFSET0_BCN3 FIELD32(0xff000000) 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun /* 598*4882a593Smuzhiyun * BCN_OFFSET1: 599*4882a593Smuzhiyun */ 600*4882a593Smuzhiyun #define BCN_OFFSET1 0x0430 601*4882a593Smuzhiyun #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff) 602*4882a593Smuzhiyun #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00) 603*4882a593Smuzhiyun #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000) 604*4882a593Smuzhiyun #define BCN_OFFSET1_BCN7 FIELD32(0xff000000) 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun /* 607*4882a593Smuzhiyun * TXRXQ_PCNT: PBF register 608*4882a593Smuzhiyun * PCNT_TX0Q: Page count for TX hardware queue 0 609*4882a593Smuzhiyun * PCNT_TX1Q: Page count for TX hardware queue 1 610*4882a593Smuzhiyun * PCNT_TX2Q: Page count for TX hardware queue 2 611*4882a593Smuzhiyun * PCNT_RX0Q: Page count for RX hardware queue 612*4882a593Smuzhiyun */ 613*4882a593Smuzhiyun #define TXRXQ_PCNT 0x0438 614*4882a593Smuzhiyun #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff) 615*4882a593Smuzhiyun #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00) 616*4882a593Smuzhiyun #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000) 617*4882a593Smuzhiyun #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000) 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun /* 620*4882a593Smuzhiyun * PBF register 621*4882a593Smuzhiyun * Debug. Driver doesn't touch PBF register. 622*4882a593Smuzhiyun */ 623*4882a593Smuzhiyun #define PBF_DBG 0x043c 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* 626*4882a593Smuzhiyun * RF registers 627*4882a593Smuzhiyun */ 628*4882a593Smuzhiyun #define RF_CSR_CFG 0x0500 629*4882a593Smuzhiyun #define RF_CSR_CFG_DATA FIELD32(0x000000ff) 630*4882a593Smuzhiyun #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00) 631*4882a593Smuzhiyun #define RF_CSR_CFG_WRITE FIELD32(0x00010000) 632*4882a593Smuzhiyun #define RF_CSR_CFG_BUSY FIELD32(0x00020000) 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* 635*4882a593Smuzhiyun * MT7620 RF registers (reversed order) 636*4882a593Smuzhiyun */ 637*4882a593Smuzhiyun #define RF_CSR_CFG_DATA_MT7620 FIELD32(0x0000ff00) 638*4882a593Smuzhiyun #define RF_CSR_CFG_REGNUM_MT7620 FIELD32(0x03ff0000) 639*4882a593Smuzhiyun #define RF_CSR_CFG_WRITE_MT7620 FIELD32(0x00000010) 640*4882a593Smuzhiyun #define RF_CSR_CFG_BUSY_MT7620 FIELD32(0x00000001) 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun /* undocumented registers for calibration of new MAC */ 643*4882a593Smuzhiyun #define RF_CONTROL0 0x0518 644*4882a593Smuzhiyun #define RF_BYPASS0 0x051c 645*4882a593Smuzhiyun #define RF_CONTROL1 0x0520 646*4882a593Smuzhiyun #define RF_BYPASS1 0x0524 647*4882a593Smuzhiyun #define RF_CONTROL2 0x0528 648*4882a593Smuzhiyun #define RF_BYPASS2 0x052c 649*4882a593Smuzhiyun #define RF_CONTROL3 0x0530 650*4882a593Smuzhiyun #define RF_BYPASS3 0x0534 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun /* 653*4882a593Smuzhiyun * EFUSE_CSR: RT30x0 EEPROM 654*4882a593Smuzhiyun */ 655*4882a593Smuzhiyun #define EFUSE_CTRL 0x0580 656*4882a593Smuzhiyun #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000) 657*4882a593Smuzhiyun #define EFUSE_CTRL_MODE FIELD32(0x000000c0) 658*4882a593Smuzhiyun #define EFUSE_CTRL_KICK FIELD32(0x40000000) 659*4882a593Smuzhiyun #define EFUSE_CTRL_PRESENT FIELD32(0x80000000) 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun /* 662*4882a593Smuzhiyun * EFUSE_DATA0 663*4882a593Smuzhiyun */ 664*4882a593Smuzhiyun #define EFUSE_DATA0 0x0590 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun /* 667*4882a593Smuzhiyun * EFUSE_DATA1 668*4882a593Smuzhiyun */ 669*4882a593Smuzhiyun #define EFUSE_DATA1 0x0594 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun /* 672*4882a593Smuzhiyun * EFUSE_DATA2 673*4882a593Smuzhiyun */ 674*4882a593Smuzhiyun #define EFUSE_DATA2 0x0598 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun /* 677*4882a593Smuzhiyun * EFUSE_DATA3 678*4882a593Smuzhiyun */ 679*4882a593Smuzhiyun #define EFUSE_DATA3 0x059c 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun /* 682*4882a593Smuzhiyun * LDO_CFG0 683*4882a593Smuzhiyun */ 684*4882a593Smuzhiyun #define LDO_CFG0 0x05d4 685*4882a593Smuzhiyun #define LDO_CFG0_DELAY3 FIELD32(0x000000ff) 686*4882a593Smuzhiyun #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00) 687*4882a593Smuzhiyun #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000) 688*4882a593Smuzhiyun #define LDO_CFG0_BGSEL FIELD32(0x03000000) 689*4882a593Smuzhiyun #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000) 690*4882a593Smuzhiyun #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000) 691*4882a593Smuzhiyun #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000) 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun /* 694*4882a593Smuzhiyun * GPIO_SWITCH 695*4882a593Smuzhiyun */ 696*4882a593Smuzhiyun #define GPIO_SWITCH 0x05dc 697*4882a593Smuzhiyun #define GPIO_SWITCH_0 FIELD32(0x00000001) 698*4882a593Smuzhiyun #define GPIO_SWITCH_1 FIELD32(0x00000002) 699*4882a593Smuzhiyun #define GPIO_SWITCH_2 FIELD32(0x00000004) 700*4882a593Smuzhiyun #define GPIO_SWITCH_3 FIELD32(0x00000008) 701*4882a593Smuzhiyun #define GPIO_SWITCH_4 FIELD32(0x00000010) 702*4882a593Smuzhiyun #define GPIO_SWITCH_5 FIELD32(0x00000020) 703*4882a593Smuzhiyun #define GPIO_SWITCH_6 FIELD32(0x00000040) 704*4882a593Smuzhiyun #define GPIO_SWITCH_7 FIELD32(0x00000080) 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun /* 707*4882a593Smuzhiyun * FIXME: where the DEBUG_INDEX name come from? 708*4882a593Smuzhiyun */ 709*4882a593Smuzhiyun #define MAC_DEBUG_INDEX 0x05e8 710*4882a593Smuzhiyun #define MAC_DEBUG_INDEX_XTAL FIELD32(0x80000000) 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* 713*4882a593Smuzhiyun * MAC Control/Status Registers(CSR). 714*4882a593Smuzhiyun * Some values are set in TU, whereas 1 TU == 1024 us. 715*4882a593Smuzhiyun */ 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun /* 718*4882a593Smuzhiyun * MAC_CSR0: ASIC revision number. 719*4882a593Smuzhiyun * ASIC_REV: 0 720*4882a593Smuzhiyun * ASIC_VER: 2860 or 2870 721*4882a593Smuzhiyun */ 722*4882a593Smuzhiyun #define MAC_CSR0 0x1000 723*4882a593Smuzhiyun #define MAC_CSR0_REVISION FIELD32(0x0000ffff) 724*4882a593Smuzhiyun #define MAC_CSR0_CHIPSET FIELD32(0xffff0000) 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun /* 727*4882a593Smuzhiyun * MAC_SYS_CTRL: 728*4882a593Smuzhiyun */ 729*4882a593Smuzhiyun #define MAC_SYS_CTRL 0x1004 730*4882a593Smuzhiyun #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001) 731*4882a593Smuzhiyun #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002) 732*4882a593Smuzhiyun #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004) 733*4882a593Smuzhiyun #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008) 734*4882a593Smuzhiyun #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010) 735*4882a593Smuzhiyun #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020) 736*4882a593Smuzhiyun #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040) 737*4882a593Smuzhiyun #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080) 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun /* 740*4882a593Smuzhiyun * MAC_ADDR_DW0: STA MAC register 0 741*4882a593Smuzhiyun */ 742*4882a593Smuzhiyun #define MAC_ADDR_DW0 0x1008 743*4882a593Smuzhiyun #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff) 744*4882a593Smuzhiyun #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00) 745*4882a593Smuzhiyun #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000) 746*4882a593Smuzhiyun #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000) 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun /* 749*4882a593Smuzhiyun * MAC_ADDR_DW1: STA MAC register 1 750*4882a593Smuzhiyun * UNICAST_TO_ME_MASK: 751*4882a593Smuzhiyun * Used to mask off bits from byte 5 of the MAC address 752*4882a593Smuzhiyun * to determine the UNICAST_TO_ME bit for RX frames. 753*4882a593Smuzhiyun * The full mask is complemented by BSS_ID_MASK: 754*4882a593Smuzhiyun * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK 755*4882a593Smuzhiyun */ 756*4882a593Smuzhiyun #define MAC_ADDR_DW1 0x100c 757*4882a593Smuzhiyun #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff) 758*4882a593Smuzhiyun #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00) 759*4882a593Smuzhiyun #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000) 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun /* 762*4882a593Smuzhiyun * MAC_BSSID_DW0: BSSID register 0 763*4882a593Smuzhiyun */ 764*4882a593Smuzhiyun #define MAC_BSSID_DW0 0x1010 765*4882a593Smuzhiyun #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff) 766*4882a593Smuzhiyun #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00) 767*4882a593Smuzhiyun #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000) 768*4882a593Smuzhiyun #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000) 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun /* 771*4882a593Smuzhiyun * MAC_BSSID_DW1: BSSID register 1 772*4882a593Smuzhiyun * BSS_ID_MASK: 773*4882a593Smuzhiyun * 0: 1-BSSID mode (BSS index = 0) 774*4882a593Smuzhiyun * 1: 2-BSSID mode (BSS index: Byte5, bit 0) 775*4882a593Smuzhiyun * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1) 776*4882a593Smuzhiyun * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2) 777*4882a593Smuzhiyun * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the 778*4882a593Smuzhiyun * BSSID. This will make sure that those bits will be ignored 779*4882a593Smuzhiyun * when determining the MY_BSS of RX frames. 780*4882a593Smuzhiyun */ 781*4882a593Smuzhiyun #define MAC_BSSID_DW1 0x1014 782*4882a593Smuzhiyun #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff) 783*4882a593Smuzhiyun #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00) 784*4882a593Smuzhiyun #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000) 785*4882a593Smuzhiyun #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000) 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun /* 788*4882a593Smuzhiyun * MAX_LEN_CFG: Maximum frame length register. 789*4882a593Smuzhiyun * MAX_MPDU: rt2860b max 16k bytes 790*4882a593Smuzhiyun * MAX_PSDU: Maximum PSDU length 791*4882a593Smuzhiyun * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16 792*4882a593Smuzhiyun */ 793*4882a593Smuzhiyun #define MAX_LEN_CFG 0x1018 794*4882a593Smuzhiyun #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff) 795*4882a593Smuzhiyun #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000) 796*4882a593Smuzhiyun #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000) 797*4882a593Smuzhiyun #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000) 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun /* 800*4882a593Smuzhiyun * BBP_CSR_CFG: BBP serial control register 801*4882a593Smuzhiyun * VALUE: Register value to program into BBP 802*4882a593Smuzhiyun * REG_NUM: Selected BBP register 803*4882a593Smuzhiyun * READ_CONTROL: 0 write BBP, 1 read BBP 804*4882a593Smuzhiyun * BUSY: ASIC is busy executing BBP commands 805*4882a593Smuzhiyun * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks 806*4882a593Smuzhiyun * BBP_RW_MODE: 0 serial, 1 parallel 807*4882a593Smuzhiyun */ 808*4882a593Smuzhiyun #define BBP_CSR_CFG 0x101c 809*4882a593Smuzhiyun #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff) 810*4882a593Smuzhiyun #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00) 811*4882a593Smuzhiyun #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000) 812*4882a593Smuzhiyun #define BBP_CSR_CFG_BUSY FIELD32(0x00020000) 813*4882a593Smuzhiyun #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000) 814*4882a593Smuzhiyun #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000) 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun /* 817*4882a593Smuzhiyun * RF_CSR_CFG0: RF control register 818*4882a593Smuzhiyun * REGID_AND_VALUE: Register value to program into RF 819*4882a593Smuzhiyun * BITWIDTH: Selected RF register 820*4882a593Smuzhiyun * STANDBYMODE: 0 high when standby, 1 low when standby 821*4882a593Smuzhiyun * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate 822*4882a593Smuzhiyun * BUSY: ASIC is busy executing RF commands 823*4882a593Smuzhiyun */ 824*4882a593Smuzhiyun #define RF_CSR_CFG0 0x1020 825*4882a593Smuzhiyun #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff) 826*4882a593Smuzhiyun #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000) 827*4882a593Smuzhiyun #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff) 828*4882a593Smuzhiyun #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000) 829*4882a593Smuzhiyun #define RF_CSR_CFG0_SEL FIELD32(0x40000000) 830*4882a593Smuzhiyun #define RF_CSR_CFG0_BUSY FIELD32(0x80000000) 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun /* 833*4882a593Smuzhiyun * RF_CSR_CFG1: RF control register 834*4882a593Smuzhiyun * REGID_AND_VALUE: Register value to program into RF 835*4882a593Smuzhiyun * RFGAP: Gap between BB_CONTROL_RF and RF_LE 836*4882a593Smuzhiyun * 0: 3 system clock cycle (37.5usec) 837*4882a593Smuzhiyun * 1: 5 system clock cycle (62.5usec) 838*4882a593Smuzhiyun */ 839*4882a593Smuzhiyun #define RF_CSR_CFG1 0x1024 840*4882a593Smuzhiyun #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff) 841*4882a593Smuzhiyun #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000) 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun /* 844*4882a593Smuzhiyun * RF_CSR_CFG2: RF control register 845*4882a593Smuzhiyun * VALUE: Register value to program into RF 846*4882a593Smuzhiyun */ 847*4882a593Smuzhiyun #define RF_CSR_CFG2 0x1028 848*4882a593Smuzhiyun #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff) 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun /* 851*4882a593Smuzhiyun * LED_CFG: LED control 852*4882a593Smuzhiyun * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1) 853*4882a593Smuzhiyun * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1) 854*4882a593Smuzhiyun * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2) 855*4882a593Smuzhiyun * color LED's: 856*4882a593Smuzhiyun * 0: off 857*4882a593Smuzhiyun * 1: blinking upon TX2 858*4882a593Smuzhiyun * 2: periodic slow blinking 859*4882a593Smuzhiyun * 3: always on 860*4882a593Smuzhiyun * LED polarity: 861*4882a593Smuzhiyun * 0: active low 862*4882a593Smuzhiyun * 1: active high 863*4882a593Smuzhiyun */ 864*4882a593Smuzhiyun #define LED_CFG 0x102c 865*4882a593Smuzhiyun #define LED_CFG_ON_PERIOD FIELD32(0x000000ff) 866*4882a593Smuzhiyun #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00) 867*4882a593Smuzhiyun #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000) 868*4882a593Smuzhiyun #define LED_CFG_R_LED_MODE FIELD32(0x03000000) 869*4882a593Smuzhiyun #define LED_CFG_G_LED_MODE FIELD32(0x0c000000) 870*4882a593Smuzhiyun #define LED_CFG_Y_LED_MODE FIELD32(0x30000000) 871*4882a593Smuzhiyun #define LED_CFG_LED_POLAR FIELD32(0x40000000) 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun /* 874*4882a593Smuzhiyun * AMPDU_BA_WINSIZE: Force BlockAck window size 875*4882a593Smuzhiyun * FORCE_WINSIZE_ENABLE: 876*4882a593Smuzhiyun * 0: Disable forcing of BlockAck window size 877*4882a593Smuzhiyun * 1: Enable forcing of BlockAck window size, overwrites values BlockAck 878*4882a593Smuzhiyun * window size values in the TXWI 879*4882a593Smuzhiyun * FORCE_WINSIZE: BlockAck window size 880*4882a593Smuzhiyun */ 881*4882a593Smuzhiyun #define AMPDU_BA_WINSIZE 0x1040 882*4882a593Smuzhiyun #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020) 883*4882a593Smuzhiyun #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f) 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun /* 886*4882a593Smuzhiyun * XIFS_TIME_CFG: MAC timing 887*4882a593Smuzhiyun * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX 888*4882a593Smuzhiyun * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX 889*4882a593Smuzhiyun * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX 890*4882a593Smuzhiyun * when MAC doesn't reference BBP signal BBRXEND 891*4882a593Smuzhiyun * EIFS: unit 1us 892*4882a593Smuzhiyun * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer 893*4882a593Smuzhiyun * 894*4882a593Smuzhiyun */ 895*4882a593Smuzhiyun #define XIFS_TIME_CFG 0x1100 896*4882a593Smuzhiyun #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff) 897*4882a593Smuzhiyun #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00) 898*4882a593Smuzhiyun #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000) 899*4882a593Smuzhiyun #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000) 900*4882a593Smuzhiyun #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000) 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun /* 903*4882a593Smuzhiyun * BKOFF_SLOT_CFG: 904*4882a593Smuzhiyun */ 905*4882a593Smuzhiyun #define BKOFF_SLOT_CFG 0x1104 906*4882a593Smuzhiyun #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff) 907*4882a593Smuzhiyun #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00) 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun /* 910*4882a593Smuzhiyun * NAV_TIME_CFG: 911*4882a593Smuzhiyun */ 912*4882a593Smuzhiyun #define NAV_TIME_CFG 0x1108 913*4882a593Smuzhiyun #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff) 914*4882a593Smuzhiyun #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00) 915*4882a593Smuzhiyun #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000) 916*4882a593Smuzhiyun #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000) 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* 919*4882a593Smuzhiyun * CH_TIME_CFG: count as channel busy 920*4882a593Smuzhiyun * EIFS_BUSY: Count EIFS as channel busy 921*4882a593Smuzhiyun * NAV_BUSY: Count NAS as channel busy 922*4882a593Smuzhiyun * RX_BUSY: Count RX as channel busy 923*4882a593Smuzhiyun * TX_BUSY: Count TX as channel busy 924*4882a593Smuzhiyun * TMR_EN: Enable channel statistics timer 925*4882a593Smuzhiyun */ 926*4882a593Smuzhiyun #define CH_TIME_CFG 0x110c 927*4882a593Smuzhiyun #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010) 928*4882a593Smuzhiyun #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008) 929*4882a593Smuzhiyun #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004) 930*4882a593Smuzhiyun #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002) 931*4882a593Smuzhiyun #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001) 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun /* 934*4882a593Smuzhiyun * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us 935*4882a593Smuzhiyun */ 936*4882a593Smuzhiyun #define PBF_LIFE_TIMER 0x1110 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun /* 939*4882a593Smuzhiyun * BCN_TIME_CFG: 940*4882a593Smuzhiyun * BEACON_INTERVAL: in unit of 1/16 TU 941*4882a593Smuzhiyun * TSF_TICKING: Enable TSF auto counting 942*4882a593Smuzhiyun * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode 943*4882a593Smuzhiyun * BEACON_GEN: Enable beacon generator 944*4882a593Smuzhiyun */ 945*4882a593Smuzhiyun #define BCN_TIME_CFG 0x1114 946*4882a593Smuzhiyun #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff) 947*4882a593Smuzhiyun #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000) 948*4882a593Smuzhiyun #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000) 949*4882a593Smuzhiyun #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000) 950*4882a593Smuzhiyun #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000) 951*4882a593Smuzhiyun #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000) 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun /* 954*4882a593Smuzhiyun * TBTT_SYNC_CFG: 955*4882a593Smuzhiyun * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots 956*4882a593Smuzhiyun * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots 957*4882a593Smuzhiyun */ 958*4882a593Smuzhiyun #define TBTT_SYNC_CFG 0x1118 959*4882a593Smuzhiyun #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff) 960*4882a593Smuzhiyun #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00) 961*4882a593Smuzhiyun #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000) 962*4882a593Smuzhiyun #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000) 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun /* 965*4882a593Smuzhiyun * TSF_TIMER_DW0: Local lsb TSF timer, read-only 966*4882a593Smuzhiyun */ 967*4882a593Smuzhiyun #define TSF_TIMER_DW0 0x111c 968*4882a593Smuzhiyun #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff) 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun /* 971*4882a593Smuzhiyun * TSF_TIMER_DW1: Local msb TSF timer, read-only 972*4882a593Smuzhiyun */ 973*4882a593Smuzhiyun #define TSF_TIMER_DW1 0x1120 974*4882a593Smuzhiyun #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff) 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun /* 977*4882a593Smuzhiyun * TBTT_TIMER: TImer remains till next TBTT, read-only 978*4882a593Smuzhiyun */ 979*4882a593Smuzhiyun #define TBTT_TIMER 0x1124 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun /* 982*4882a593Smuzhiyun * INT_TIMER_CFG: timer configuration 983*4882a593Smuzhiyun * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU 984*4882a593Smuzhiyun * GP_TIMER: period of general purpose timer in units of 1/16 TU 985*4882a593Smuzhiyun */ 986*4882a593Smuzhiyun #define INT_TIMER_CFG 0x1128 987*4882a593Smuzhiyun #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff) 988*4882a593Smuzhiyun #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000) 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun /* 991*4882a593Smuzhiyun * INT_TIMER_EN: GP-timer and pre-tbtt Int enable 992*4882a593Smuzhiyun */ 993*4882a593Smuzhiyun #define INT_TIMER_EN 0x112c 994*4882a593Smuzhiyun #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001) 995*4882a593Smuzhiyun #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002) 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun /* 998*4882a593Smuzhiyun * CH_IDLE_STA: channel idle time (in us) 999*4882a593Smuzhiyun */ 1000*4882a593Smuzhiyun #define CH_IDLE_STA 0x1130 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun /* 1003*4882a593Smuzhiyun * CH_BUSY_STA: channel busy time on primary channel (in us) 1004*4882a593Smuzhiyun */ 1005*4882a593Smuzhiyun #define CH_BUSY_STA 0x1134 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun /* 1008*4882a593Smuzhiyun * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us) 1009*4882a593Smuzhiyun */ 1010*4882a593Smuzhiyun #define CH_BUSY_STA_SEC 0x1138 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun /* 1013*4882a593Smuzhiyun * MAC_STATUS_CFG: 1014*4882a593Smuzhiyun * BBP_RF_BUSY: When set to 0, BBP and RF are stable. 1015*4882a593Smuzhiyun * if 1 or higher one of the 2 registers is busy. 1016*4882a593Smuzhiyun */ 1017*4882a593Smuzhiyun #define MAC_STATUS_CFG 0x1200 1018*4882a593Smuzhiyun #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003) 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun /* 1021*4882a593Smuzhiyun * PWR_PIN_CFG: 1022*4882a593Smuzhiyun */ 1023*4882a593Smuzhiyun #define PWR_PIN_CFG 0x1204 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun /* 1026*4882a593Smuzhiyun * AUTOWAKEUP_CFG: Manual power control / status register 1027*4882a593Smuzhiyun * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set 1028*4882a593Smuzhiyun * AUTOWAKE: 0:sleep, 1:awake 1029*4882a593Smuzhiyun */ 1030*4882a593Smuzhiyun #define AUTOWAKEUP_CFG 0x1208 1031*4882a593Smuzhiyun #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff) 1032*4882a593Smuzhiyun #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00) 1033*4882a593Smuzhiyun #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000) 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun /* 1036*4882a593Smuzhiyun * MIMO_PS_CFG: MIMO Power-save Configuration 1037*4882a593Smuzhiyun */ 1038*4882a593Smuzhiyun #define MIMO_PS_CFG 0x1210 1039*4882a593Smuzhiyun #define MIMO_PS_CFG_MMPS_BB_EN FIELD32(0x00000001) 1040*4882a593Smuzhiyun #define MIMO_PS_CFG_MMPS_RX_ANT_NUM FIELD32(0x00000006) 1041*4882a593Smuzhiyun #define MIMO_PS_CFG_MMPS_RF_EN FIELD32(0x00000008) 1042*4882a593Smuzhiyun #define MIMO_PS_CFG_RX_STBY_POL FIELD32(0x00000010) 1043*4882a593Smuzhiyun #define MIMO_PS_CFG_RX_RX_STBY0 FIELD32(0x00000020) 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun /* 1046*4882a593Smuzhiyun * EDCA_AC0_CFG: 1047*4882a593Smuzhiyun */ 1048*4882a593Smuzhiyun #define EDCA_AC0_CFG 0x1300 1049*4882a593Smuzhiyun #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff) 1050*4882a593Smuzhiyun #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00) 1051*4882a593Smuzhiyun #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000) 1052*4882a593Smuzhiyun #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000) 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun /* 1055*4882a593Smuzhiyun * EDCA_AC1_CFG: 1056*4882a593Smuzhiyun */ 1057*4882a593Smuzhiyun #define EDCA_AC1_CFG 0x1304 1058*4882a593Smuzhiyun #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff) 1059*4882a593Smuzhiyun #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00) 1060*4882a593Smuzhiyun #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000) 1061*4882a593Smuzhiyun #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000) 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun /* 1064*4882a593Smuzhiyun * EDCA_AC2_CFG: 1065*4882a593Smuzhiyun */ 1066*4882a593Smuzhiyun #define EDCA_AC2_CFG 0x1308 1067*4882a593Smuzhiyun #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff) 1068*4882a593Smuzhiyun #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00) 1069*4882a593Smuzhiyun #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000) 1070*4882a593Smuzhiyun #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000) 1071*4882a593Smuzhiyun 1072*4882a593Smuzhiyun /* 1073*4882a593Smuzhiyun * EDCA_AC3_CFG: 1074*4882a593Smuzhiyun */ 1075*4882a593Smuzhiyun #define EDCA_AC3_CFG 0x130c 1076*4882a593Smuzhiyun #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff) 1077*4882a593Smuzhiyun #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00) 1078*4882a593Smuzhiyun #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000) 1079*4882a593Smuzhiyun #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000) 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun /* 1082*4882a593Smuzhiyun * EDCA_TID_AC_MAP: 1083*4882a593Smuzhiyun */ 1084*4882a593Smuzhiyun #define EDCA_TID_AC_MAP 0x1310 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun /* 1087*4882a593Smuzhiyun * TX_PWR_CFG: 1088*4882a593Smuzhiyun */ 1089*4882a593Smuzhiyun #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f) 1090*4882a593Smuzhiyun #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0) 1091*4882a593Smuzhiyun #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00) 1092*4882a593Smuzhiyun #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000) 1093*4882a593Smuzhiyun #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000) 1094*4882a593Smuzhiyun #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000) 1095*4882a593Smuzhiyun #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000) 1096*4882a593Smuzhiyun #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000) 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun /* 1099*4882a593Smuzhiyun * TX_PWR_CFG_0: 1100*4882a593Smuzhiyun */ 1101*4882a593Smuzhiyun #define TX_PWR_CFG_0 0x1314 1102*4882a593Smuzhiyun #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f) 1103*4882a593Smuzhiyun #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0) 1104*4882a593Smuzhiyun #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00) 1105*4882a593Smuzhiyun #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000) 1106*4882a593Smuzhiyun #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000) 1107*4882a593Smuzhiyun #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000) 1108*4882a593Smuzhiyun #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000) 1109*4882a593Smuzhiyun #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000) 1110*4882a593Smuzhiyun /* bits for 3T devices */ 1111*4882a593Smuzhiyun #define TX_PWR_CFG_0_CCK1_CH0 FIELD32(0x0000000f) 1112*4882a593Smuzhiyun #define TX_PWR_CFG_0_CCK1_CH1 FIELD32(0x000000f0) 1113*4882a593Smuzhiyun #define TX_PWR_CFG_0_CCK5_CH0 FIELD32(0x00000f00) 1114*4882a593Smuzhiyun #define TX_PWR_CFG_0_CCK5_CH1 FIELD32(0x0000f000) 1115*4882a593Smuzhiyun #define TX_PWR_CFG_0_OFDM6_CH0 FIELD32(0x000f0000) 1116*4882a593Smuzhiyun #define TX_PWR_CFG_0_OFDM6_CH1 FIELD32(0x00f00000) 1117*4882a593Smuzhiyun #define TX_PWR_CFG_0_OFDM12_CH0 FIELD32(0x0f000000) 1118*4882a593Smuzhiyun #define TX_PWR_CFG_0_OFDM12_CH1 FIELD32(0xf0000000) 1119*4882a593Smuzhiyun /* bits for new 2T devices */ 1120*4882a593Smuzhiyun #define TX_PWR_CFG_0B_1MBS_2MBS FIELD32(0x000000ff) 1121*4882a593Smuzhiyun #define TX_PWR_CFG_0B_5MBS_11MBS FIELD32(0x0000ff00) 1122*4882a593Smuzhiyun #define TX_PWR_CFG_0B_6MBS_9MBS FIELD32(0x00ff0000) 1123*4882a593Smuzhiyun #define TX_PWR_CFG_0B_12MBS_18MBS FIELD32(0xff000000) 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* 1127*4882a593Smuzhiyun * TX_PWR_CFG_1: 1128*4882a593Smuzhiyun */ 1129*4882a593Smuzhiyun #define TX_PWR_CFG_1 0x1318 1130*4882a593Smuzhiyun #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f) 1131*4882a593Smuzhiyun #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0) 1132*4882a593Smuzhiyun #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00) 1133*4882a593Smuzhiyun #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000) 1134*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000) 1135*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000) 1136*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000) 1137*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000) 1138*4882a593Smuzhiyun /* bits for 3T devices */ 1139*4882a593Smuzhiyun #define TX_PWR_CFG_1_OFDM24_CH0 FIELD32(0x0000000f) 1140*4882a593Smuzhiyun #define TX_PWR_CFG_1_OFDM24_CH1 FIELD32(0x000000f0) 1141*4882a593Smuzhiyun #define TX_PWR_CFG_1_OFDM48_CH0 FIELD32(0x00000f00) 1142*4882a593Smuzhiyun #define TX_PWR_CFG_1_OFDM48_CH1 FIELD32(0x0000f000) 1143*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS0_CH0 FIELD32(0x000f0000) 1144*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS0_CH1 FIELD32(0x00f00000) 1145*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS2_CH0 FIELD32(0x0f000000) 1146*4882a593Smuzhiyun #define TX_PWR_CFG_1_MCS2_CH1 FIELD32(0xf0000000) 1147*4882a593Smuzhiyun /* bits for new 2T devices */ 1148*4882a593Smuzhiyun #define TX_PWR_CFG_1B_24MBS_36MBS FIELD32(0x000000ff) 1149*4882a593Smuzhiyun #define TX_PWR_CFG_1B_48MBS FIELD32(0x0000ff00) 1150*4882a593Smuzhiyun #define TX_PWR_CFG_1B_MCS0_MCS1 FIELD32(0x00ff0000) 1151*4882a593Smuzhiyun #define TX_PWR_CFG_1B_MCS2_MCS3 FIELD32(0xff000000) 1152*4882a593Smuzhiyun 1153*4882a593Smuzhiyun /* 1154*4882a593Smuzhiyun * TX_PWR_CFG_2: 1155*4882a593Smuzhiyun */ 1156*4882a593Smuzhiyun #define TX_PWR_CFG_2 0x131c 1157*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f) 1158*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0) 1159*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00) 1160*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000) 1161*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000) 1162*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000) 1163*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000) 1164*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000) 1165*4882a593Smuzhiyun /* bits for 3T devices */ 1166*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS4_CH0 FIELD32(0x0000000f) 1167*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS4_CH1 FIELD32(0x000000f0) 1168*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS6_CH0 FIELD32(0x00000f00) 1169*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS6_CH1 FIELD32(0x0000f000) 1170*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS8_CH0 FIELD32(0x000f0000) 1171*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS8_CH1 FIELD32(0x00f00000) 1172*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS10_CH0 FIELD32(0x0f000000) 1173*4882a593Smuzhiyun #define TX_PWR_CFG_2_MCS10_CH1 FIELD32(0xf0000000) 1174*4882a593Smuzhiyun /* bits for new 2T devices */ 1175*4882a593Smuzhiyun #define TX_PWR_CFG_2B_MCS4_MCS5 FIELD32(0x000000ff) 1176*4882a593Smuzhiyun #define TX_PWR_CFG_2B_MCS6_MCS7 FIELD32(0x0000ff00) 1177*4882a593Smuzhiyun #define TX_PWR_CFG_2B_MCS8_MCS9 FIELD32(0x00ff0000) 1178*4882a593Smuzhiyun #define TX_PWR_CFG_2B_MCS10_MCS11 FIELD32(0xff000000) 1179*4882a593Smuzhiyun 1180*4882a593Smuzhiyun /* 1181*4882a593Smuzhiyun * TX_PWR_CFG_3: 1182*4882a593Smuzhiyun */ 1183*4882a593Smuzhiyun #define TX_PWR_CFG_3 0x1320 1184*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f) 1185*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0) 1186*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00) 1187*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000) 1188*4882a593Smuzhiyun #define TX_PWR_CFG_3_UNKNOWN1 FIELD32(0x000f0000) 1189*4882a593Smuzhiyun #define TX_PWR_CFG_3_UNKNOWN2 FIELD32(0x00f00000) 1190*4882a593Smuzhiyun #define TX_PWR_CFG_3_UNKNOWN3 FIELD32(0x0f000000) 1191*4882a593Smuzhiyun #define TX_PWR_CFG_3_UNKNOWN4 FIELD32(0xf0000000) 1192*4882a593Smuzhiyun /* bits for 3T devices */ 1193*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS12_CH0 FIELD32(0x0000000f) 1194*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS12_CH1 FIELD32(0x000000f0) 1195*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS14_CH0 FIELD32(0x00000f00) 1196*4882a593Smuzhiyun #define TX_PWR_CFG_3_MCS14_CH1 FIELD32(0x0000f000) 1197*4882a593Smuzhiyun #define TX_PWR_CFG_3_STBC0_CH0 FIELD32(0x000f0000) 1198*4882a593Smuzhiyun #define TX_PWR_CFG_3_STBC0_CH1 FIELD32(0x00f00000) 1199*4882a593Smuzhiyun #define TX_PWR_CFG_3_STBC2_CH0 FIELD32(0x0f000000) 1200*4882a593Smuzhiyun #define TX_PWR_CFG_3_STBC2_CH1 FIELD32(0xf0000000) 1201*4882a593Smuzhiyun /* bits for new 2T devices */ 1202*4882a593Smuzhiyun #define TX_PWR_CFG_3B_MCS12_MCS13 FIELD32(0x000000ff) 1203*4882a593Smuzhiyun #define TX_PWR_CFG_3B_MCS14 FIELD32(0x0000ff00) 1204*4882a593Smuzhiyun #define TX_PWR_CFG_3B_STBC_MCS0_MCS1 FIELD32(0x00ff0000) 1205*4882a593Smuzhiyun #define TX_PWR_CFG_3B_STBC_MCS2_MSC3 FIELD32(0xff000000) 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun /* 1208*4882a593Smuzhiyun * TX_PWR_CFG_4: 1209*4882a593Smuzhiyun */ 1210*4882a593Smuzhiyun #define TX_PWR_CFG_4 0x1324 1211*4882a593Smuzhiyun #define TX_PWR_CFG_4_UNKNOWN5 FIELD32(0x0000000f) 1212*4882a593Smuzhiyun #define TX_PWR_CFG_4_UNKNOWN6 FIELD32(0x000000f0) 1213*4882a593Smuzhiyun #define TX_PWR_CFG_4_UNKNOWN7 FIELD32(0x00000f00) 1214*4882a593Smuzhiyun #define TX_PWR_CFG_4_UNKNOWN8 FIELD32(0x0000f000) 1215*4882a593Smuzhiyun /* bits for 3T devices */ 1216*4882a593Smuzhiyun #define TX_PWR_CFG_4_STBC4_CH0 FIELD32(0x0000000f) 1217*4882a593Smuzhiyun #define TX_PWR_CFG_4_STBC4_CH1 FIELD32(0x000000f0) 1218*4882a593Smuzhiyun #define TX_PWR_CFG_4_STBC6_CH0 FIELD32(0x00000f00) 1219*4882a593Smuzhiyun #define TX_PWR_CFG_4_STBC6_CH1 FIELD32(0x0000f000) 1220*4882a593Smuzhiyun /* bits for new 2T devices */ 1221*4882a593Smuzhiyun #define TX_PWR_CFG_4B_STBC_MCS4_MCS5 FIELD32(0x000000ff) 1222*4882a593Smuzhiyun #define TX_PWR_CFG_4B_STBC_MCS6 FIELD32(0x0000ff00) 1223*4882a593Smuzhiyun 1224*4882a593Smuzhiyun /* 1225*4882a593Smuzhiyun * TX_PIN_CFG: 1226*4882a593Smuzhiyun */ 1227*4882a593Smuzhiyun #define TX_PIN_CFG 0x1328 1228*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0 1229*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001) 1230*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002) 1231*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004) 1232*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008) 1233*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010) 1234*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020) 1235*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040) 1236*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080) 1237*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100) 1238*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200) 1239*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400) 1240*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800) 1241*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000) 1242*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000) 1243*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000) 1244*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000) 1245*4882a593Smuzhiyun #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000) 1246*4882a593Smuzhiyun #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000) 1247*4882a593Smuzhiyun #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000) 1248*4882a593Smuzhiyun #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000) 1249*4882a593Smuzhiyun #define TX_PIN_CFG_RFRX_EN FIELD32(0x00100000) 1250*4882a593Smuzhiyun #define TX_PIN_CFG_RFRX_POL FIELD32(0x00200000) 1251*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000) 1252*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000) 1253*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000) 1254*4882a593Smuzhiyun #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000) 1255*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000) 1256*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000) 1257*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000) 1258*4882a593Smuzhiyun #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000) 1259*4882a593Smuzhiyun 1260*4882a593Smuzhiyun /* 1261*4882a593Smuzhiyun * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz 1262*4882a593Smuzhiyun */ 1263*4882a593Smuzhiyun #define TX_BAND_CFG 0x132c 1264*4882a593Smuzhiyun #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001) 1265*4882a593Smuzhiyun #define TX_BAND_CFG_A FIELD32(0x00000002) 1266*4882a593Smuzhiyun #define TX_BAND_CFG_BG FIELD32(0x00000004) 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun /* 1269*4882a593Smuzhiyun * TX_SW_CFG0: 1270*4882a593Smuzhiyun */ 1271*4882a593Smuzhiyun #define TX_SW_CFG0 0x1330 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun /* 1274*4882a593Smuzhiyun * TX_SW_CFG1: 1275*4882a593Smuzhiyun */ 1276*4882a593Smuzhiyun #define TX_SW_CFG1 0x1334 1277*4882a593Smuzhiyun 1278*4882a593Smuzhiyun /* 1279*4882a593Smuzhiyun * TX_SW_CFG2: 1280*4882a593Smuzhiyun */ 1281*4882a593Smuzhiyun #define TX_SW_CFG2 0x1338 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun /* 1284*4882a593Smuzhiyun * TXOP_THRES_CFG: 1285*4882a593Smuzhiyun */ 1286*4882a593Smuzhiyun #define TXOP_THRES_CFG 0x133c 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun /* 1289*4882a593Smuzhiyun * TXOP_CTRL_CFG: 1290*4882a593Smuzhiyun * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation 1291*4882a593Smuzhiyun * AC_TRUN_EN: Enable/Disable truncation for AC change 1292*4882a593Smuzhiyun * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change 1293*4882a593Smuzhiyun * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode 1294*4882a593Smuzhiyun * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS 1295*4882a593Smuzhiyun * RESERVED_TRUN_EN: Reserved 1296*4882a593Smuzhiyun * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection 1297*4882a593Smuzhiyun * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz 1298*4882a593Smuzhiyun * transmissions if extension CCA is clear). 1299*4882a593Smuzhiyun * EXT_CCA_DLY: Extension CCA signal delay time (unit: us) 1300*4882a593Smuzhiyun * EXT_CWMIN: CwMin for extension channel backoff 1301*4882a593Smuzhiyun * 0: Disabled 1302*4882a593Smuzhiyun * 1303*4882a593Smuzhiyun */ 1304*4882a593Smuzhiyun #define TXOP_CTRL_CFG 0x1340 1305*4882a593Smuzhiyun #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001) 1306*4882a593Smuzhiyun #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002) 1307*4882a593Smuzhiyun #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004) 1308*4882a593Smuzhiyun #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008) 1309*4882a593Smuzhiyun #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010) 1310*4882a593Smuzhiyun #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020) 1311*4882a593Smuzhiyun #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040) 1312*4882a593Smuzhiyun #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080) 1313*4882a593Smuzhiyun #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00) 1314*4882a593Smuzhiyun #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000) 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun /* 1317*4882a593Smuzhiyun * TX_RTS_CFG: 1318*4882a593Smuzhiyun * RTS_THRES: unit:byte 1319*4882a593Smuzhiyun * RTS_FBK_EN: enable rts rate fallback 1320*4882a593Smuzhiyun */ 1321*4882a593Smuzhiyun #define TX_RTS_CFG 0x1344 1322*4882a593Smuzhiyun #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff) 1323*4882a593Smuzhiyun #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00) 1324*4882a593Smuzhiyun #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000) 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun /* 1327*4882a593Smuzhiyun * TX_TIMEOUT_CFG: 1328*4882a593Smuzhiyun * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us 1329*4882a593Smuzhiyun * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure 1330*4882a593Smuzhiyun * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation. 1331*4882a593Smuzhiyun * it is recommended that: 1332*4882a593Smuzhiyun * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT) 1333*4882a593Smuzhiyun */ 1334*4882a593Smuzhiyun #define TX_TIMEOUT_CFG 0x1348 1335*4882a593Smuzhiyun #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0) 1336*4882a593Smuzhiyun #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00) 1337*4882a593Smuzhiyun #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000) 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun /* 1340*4882a593Smuzhiyun * TX_RTY_CFG: 1341*4882a593Smuzhiyun * SHORT_RTY_LIMIT: short retry limit 1342*4882a593Smuzhiyun * LONG_RTY_LIMIT: long retry limit 1343*4882a593Smuzhiyun * LONG_RTY_THRE: Long retry threshoold 1344*4882a593Smuzhiyun * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode 1345*4882a593Smuzhiyun * 0:expired by retry limit, 1: expired by mpdu life timer 1346*4882a593Smuzhiyun * AGG_RTY_MODE: Aggregate MPDU retry mode 1347*4882a593Smuzhiyun * 0:expired by retry limit, 1: expired by mpdu life timer 1348*4882a593Smuzhiyun * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable 1349*4882a593Smuzhiyun */ 1350*4882a593Smuzhiyun #define TX_RTY_CFG 0x134c 1351*4882a593Smuzhiyun #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff) 1352*4882a593Smuzhiyun #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00) 1353*4882a593Smuzhiyun #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000) 1354*4882a593Smuzhiyun #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000) 1355*4882a593Smuzhiyun #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000) 1356*4882a593Smuzhiyun #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000) 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun /* 1359*4882a593Smuzhiyun * TX_LINK_CFG: 1360*4882a593Smuzhiyun * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us 1361*4882a593Smuzhiyun * MFB_ENABLE: TX apply remote MFB 1:enable 1362*4882a593Smuzhiyun * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable 1363*4882a593Smuzhiyun * 0: not apply remote remote unsolicit (MFS=7) 1364*4882a593Smuzhiyun * TX_MRQ_EN: MCS request TX enable 1365*4882a593Smuzhiyun * TX_RDG_EN: RDG TX enable 1366*4882a593Smuzhiyun * TX_CF_ACK_EN: Piggyback CF-ACK enable 1367*4882a593Smuzhiyun * REMOTE_MFB: remote MCS feedback 1368*4882a593Smuzhiyun * REMOTE_MFS: remote MCS feedback sequence number 1369*4882a593Smuzhiyun */ 1370*4882a593Smuzhiyun #define TX_LINK_CFG 0x1350 1371*4882a593Smuzhiyun #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff) 1372*4882a593Smuzhiyun #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100) 1373*4882a593Smuzhiyun #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200) 1374*4882a593Smuzhiyun #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400) 1375*4882a593Smuzhiyun #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800) 1376*4882a593Smuzhiyun #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000) 1377*4882a593Smuzhiyun #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000) 1378*4882a593Smuzhiyun #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000) 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun /* 1381*4882a593Smuzhiyun * HT_FBK_CFG0: 1382*4882a593Smuzhiyun */ 1383*4882a593Smuzhiyun #define HT_FBK_CFG0 0x1354 1384*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f) 1385*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0) 1386*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00) 1387*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000) 1388*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000) 1389*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000) 1390*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000) 1391*4882a593Smuzhiyun #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000) 1392*4882a593Smuzhiyun 1393*4882a593Smuzhiyun /* 1394*4882a593Smuzhiyun * HT_FBK_CFG1: 1395*4882a593Smuzhiyun */ 1396*4882a593Smuzhiyun #define HT_FBK_CFG1 0x1358 1397*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f) 1398*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0) 1399*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00) 1400*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000) 1401*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000) 1402*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000) 1403*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000) 1404*4882a593Smuzhiyun #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000) 1405*4882a593Smuzhiyun 1406*4882a593Smuzhiyun /* 1407*4882a593Smuzhiyun * LG_FBK_CFG0: 1408*4882a593Smuzhiyun */ 1409*4882a593Smuzhiyun #define LG_FBK_CFG0 0x135c 1410*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f) 1411*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0) 1412*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00) 1413*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000) 1414*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000) 1415*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000) 1416*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000) 1417*4882a593Smuzhiyun #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000) 1418*4882a593Smuzhiyun 1419*4882a593Smuzhiyun /* 1420*4882a593Smuzhiyun * LG_FBK_CFG1: 1421*4882a593Smuzhiyun */ 1422*4882a593Smuzhiyun #define LG_FBK_CFG1 0x1360 1423*4882a593Smuzhiyun #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f) 1424*4882a593Smuzhiyun #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0) 1425*4882a593Smuzhiyun #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00) 1426*4882a593Smuzhiyun #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000) 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun /* 1429*4882a593Smuzhiyun * CCK_PROT_CFG: CCK Protection 1430*4882a593Smuzhiyun * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd) 1431*4882a593Smuzhiyun * PROTECT_CTRL: Protection control frame type for CCK TX 1432*4882a593Smuzhiyun * 0:none, 1:RTS/CTS, 2:CTS-to-self 1433*4882a593Smuzhiyun * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV 1434*4882a593Smuzhiyun * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV 1435*4882a593Smuzhiyun * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow 1436*4882a593Smuzhiyun * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow 1437*4882a593Smuzhiyun * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow 1438*4882a593Smuzhiyun * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow 1439*4882a593Smuzhiyun * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow 1440*4882a593Smuzhiyun * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow 1441*4882a593Smuzhiyun * RTS_TH_EN: RTS threshold enable on CCK TX 1442*4882a593Smuzhiyun */ 1443*4882a593Smuzhiyun #define CCK_PROT_CFG 0x1364 1444*4882a593Smuzhiyun #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1445*4882a593Smuzhiyun #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1446*4882a593Smuzhiyun #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1447*4882a593Smuzhiyun #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1448*4882a593Smuzhiyun #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1449*4882a593Smuzhiyun #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1450*4882a593Smuzhiyun #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1451*4882a593Smuzhiyun #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1452*4882a593Smuzhiyun #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1453*4882a593Smuzhiyun #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1454*4882a593Smuzhiyun #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1455*4882a593Smuzhiyun 1456*4882a593Smuzhiyun /* 1457*4882a593Smuzhiyun * OFDM_PROT_CFG: OFDM Protection 1458*4882a593Smuzhiyun */ 1459*4882a593Smuzhiyun #define OFDM_PROT_CFG 0x1368 1460*4882a593Smuzhiyun #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1461*4882a593Smuzhiyun #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1462*4882a593Smuzhiyun #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1463*4882a593Smuzhiyun #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1464*4882a593Smuzhiyun #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1465*4882a593Smuzhiyun #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1466*4882a593Smuzhiyun #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1467*4882a593Smuzhiyun #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1468*4882a593Smuzhiyun #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1469*4882a593Smuzhiyun #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1470*4882a593Smuzhiyun #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun /* 1473*4882a593Smuzhiyun * MM20_PROT_CFG: MM20 Protection 1474*4882a593Smuzhiyun */ 1475*4882a593Smuzhiyun #define MM20_PROT_CFG 0x136c 1476*4882a593Smuzhiyun #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1477*4882a593Smuzhiyun #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1478*4882a593Smuzhiyun #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1479*4882a593Smuzhiyun #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1480*4882a593Smuzhiyun #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1481*4882a593Smuzhiyun #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1482*4882a593Smuzhiyun #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1483*4882a593Smuzhiyun #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1484*4882a593Smuzhiyun #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1485*4882a593Smuzhiyun #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1486*4882a593Smuzhiyun #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1487*4882a593Smuzhiyun 1488*4882a593Smuzhiyun /* 1489*4882a593Smuzhiyun * MM40_PROT_CFG: MM40 Protection 1490*4882a593Smuzhiyun */ 1491*4882a593Smuzhiyun #define MM40_PROT_CFG 0x1370 1492*4882a593Smuzhiyun #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1493*4882a593Smuzhiyun #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1494*4882a593Smuzhiyun #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1495*4882a593Smuzhiyun #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1496*4882a593Smuzhiyun #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1497*4882a593Smuzhiyun #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1498*4882a593Smuzhiyun #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1499*4882a593Smuzhiyun #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1500*4882a593Smuzhiyun #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1501*4882a593Smuzhiyun #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1502*4882a593Smuzhiyun #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun /* 1505*4882a593Smuzhiyun * GF20_PROT_CFG: GF20 Protection 1506*4882a593Smuzhiyun */ 1507*4882a593Smuzhiyun #define GF20_PROT_CFG 0x1374 1508*4882a593Smuzhiyun #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1509*4882a593Smuzhiyun #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1510*4882a593Smuzhiyun #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1511*4882a593Smuzhiyun #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1512*4882a593Smuzhiyun #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1513*4882a593Smuzhiyun #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1514*4882a593Smuzhiyun #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1515*4882a593Smuzhiyun #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1516*4882a593Smuzhiyun #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1517*4882a593Smuzhiyun #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1518*4882a593Smuzhiyun #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun /* 1521*4882a593Smuzhiyun * GF40_PROT_CFG: GF40 Protection 1522*4882a593Smuzhiyun */ 1523*4882a593Smuzhiyun #define GF40_PROT_CFG 0x1378 1524*4882a593Smuzhiyun #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff) 1525*4882a593Smuzhiyun #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000) 1526*4882a593Smuzhiyun #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000) 1527*4882a593Smuzhiyun #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000) 1528*4882a593Smuzhiyun #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000) 1529*4882a593Smuzhiyun #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000) 1530*4882a593Smuzhiyun #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000) 1531*4882a593Smuzhiyun #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000) 1532*4882a593Smuzhiyun #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000) 1533*4882a593Smuzhiyun #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000) 1534*4882a593Smuzhiyun #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000) 1535*4882a593Smuzhiyun 1536*4882a593Smuzhiyun /* 1537*4882a593Smuzhiyun * EXP_CTS_TIME: 1538*4882a593Smuzhiyun */ 1539*4882a593Smuzhiyun #define EXP_CTS_TIME 0x137c 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun /* 1542*4882a593Smuzhiyun * EXP_ACK_TIME: 1543*4882a593Smuzhiyun */ 1544*4882a593Smuzhiyun #define EXP_ACK_TIME 0x1380 1545*4882a593Smuzhiyun 1546*4882a593Smuzhiyun /* TX_PWR_CFG_5 */ 1547*4882a593Smuzhiyun #define TX_PWR_CFG_5 0x1384 1548*4882a593Smuzhiyun #define TX_PWR_CFG_5_MCS16_CH0 FIELD32(0x0000000f) 1549*4882a593Smuzhiyun #define TX_PWR_CFG_5_MCS16_CH1 FIELD32(0x000000f0) 1550*4882a593Smuzhiyun #define TX_PWR_CFG_5_MCS16_CH2 FIELD32(0x00000f00) 1551*4882a593Smuzhiyun #define TX_PWR_CFG_5_MCS18_CH0 FIELD32(0x000f0000) 1552*4882a593Smuzhiyun #define TX_PWR_CFG_5_MCS18_CH1 FIELD32(0x00f00000) 1553*4882a593Smuzhiyun #define TX_PWR_CFG_5_MCS18_CH2 FIELD32(0x0f000000) 1554*4882a593Smuzhiyun 1555*4882a593Smuzhiyun /* TX_PWR_CFG_6 */ 1556*4882a593Smuzhiyun #define TX_PWR_CFG_6 0x1388 1557*4882a593Smuzhiyun #define TX_PWR_CFG_6_MCS20_CH0 FIELD32(0x0000000f) 1558*4882a593Smuzhiyun #define TX_PWR_CFG_6_MCS20_CH1 FIELD32(0x000000f0) 1559*4882a593Smuzhiyun #define TX_PWR_CFG_6_MCS20_CH2 FIELD32(0x00000f00) 1560*4882a593Smuzhiyun #define TX_PWR_CFG_6_MCS22_CH0 FIELD32(0x000f0000) 1561*4882a593Smuzhiyun #define TX_PWR_CFG_6_MCS22_CH1 FIELD32(0x00f00000) 1562*4882a593Smuzhiyun #define TX_PWR_CFG_6_MCS22_CH2 FIELD32(0x0f000000) 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun /* TX_PWR_CFG_0_EXT */ 1565*4882a593Smuzhiyun #define TX_PWR_CFG_0_EXT 0x1390 1566*4882a593Smuzhiyun #define TX_PWR_CFG_0_EXT_CCK1_CH2 FIELD32(0x0000000f) 1567*4882a593Smuzhiyun #define TX_PWR_CFG_0_EXT_CCK5_CH2 FIELD32(0x00000f00) 1568*4882a593Smuzhiyun #define TX_PWR_CFG_0_EXT_OFDM6_CH2 FIELD32(0x000f0000) 1569*4882a593Smuzhiyun #define TX_PWR_CFG_0_EXT_OFDM12_CH2 FIELD32(0x0f000000) 1570*4882a593Smuzhiyun 1571*4882a593Smuzhiyun /* TX_PWR_CFG_1_EXT */ 1572*4882a593Smuzhiyun #define TX_PWR_CFG_1_EXT 0x1394 1573*4882a593Smuzhiyun #define TX_PWR_CFG_1_EXT_OFDM24_CH2 FIELD32(0x0000000f) 1574*4882a593Smuzhiyun #define TX_PWR_CFG_1_EXT_OFDM48_CH2 FIELD32(0x00000f00) 1575*4882a593Smuzhiyun #define TX_PWR_CFG_1_EXT_MCS0_CH2 FIELD32(0x000f0000) 1576*4882a593Smuzhiyun #define TX_PWR_CFG_1_EXT_MCS2_CH2 FIELD32(0x0f000000) 1577*4882a593Smuzhiyun 1578*4882a593Smuzhiyun /* TX_PWR_CFG_2_EXT */ 1579*4882a593Smuzhiyun #define TX_PWR_CFG_2_EXT 0x1398 1580*4882a593Smuzhiyun #define TX_PWR_CFG_2_EXT_MCS4_CH2 FIELD32(0x0000000f) 1581*4882a593Smuzhiyun #define TX_PWR_CFG_2_EXT_MCS6_CH2 FIELD32(0x00000f00) 1582*4882a593Smuzhiyun #define TX_PWR_CFG_2_EXT_MCS8_CH2 FIELD32(0x000f0000) 1583*4882a593Smuzhiyun #define TX_PWR_CFG_2_EXT_MCS10_CH2 FIELD32(0x0f000000) 1584*4882a593Smuzhiyun 1585*4882a593Smuzhiyun /* TX_PWR_CFG_3_EXT */ 1586*4882a593Smuzhiyun #define TX_PWR_CFG_3_EXT 0x139c 1587*4882a593Smuzhiyun #define TX_PWR_CFG_3_EXT_MCS12_CH2 FIELD32(0x0000000f) 1588*4882a593Smuzhiyun #define TX_PWR_CFG_3_EXT_MCS14_CH2 FIELD32(0x00000f00) 1589*4882a593Smuzhiyun #define TX_PWR_CFG_3_EXT_STBC0_CH2 FIELD32(0x000f0000) 1590*4882a593Smuzhiyun #define TX_PWR_CFG_3_EXT_STBC2_CH2 FIELD32(0x0f000000) 1591*4882a593Smuzhiyun 1592*4882a593Smuzhiyun /* TX_PWR_CFG_4_EXT */ 1593*4882a593Smuzhiyun #define TX_PWR_CFG_4_EXT 0x13a0 1594*4882a593Smuzhiyun #define TX_PWR_CFG_4_EXT_STBC4_CH2 FIELD32(0x0000000f) 1595*4882a593Smuzhiyun #define TX_PWR_CFG_4_EXT_STBC6_CH2 FIELD32(0x00000f00) 1596*4882a593Smuzhiyun 1597*4882a593Smuzhiyun /* TXn_RF_GAIN_CORRECT: RF Gain Correction for each RF_ALC[3:2] 1598*4882a593Smuzhiyun * Unit: 0.1 dB, Range: -3.2 dB to 3.1 dB 1599*4882a593Smuzhiyun */ 1600*4882a593Smuzhiyun #define TX0_RF_GAIN_CORRECT 0x13a0 1601*4882a593Smuzhiyun #define TX0_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f) 1602*4882a593Smuzhiyun #define TX0_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00) 1603*4882a593Smuzhiyun #define TX0_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000) 1604*4882a593Smuzhiyun #define TX0_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000) 1605*4882a593Smuzhiyun 1606*4882a593Smuzhiyun #define TX1_RF_GAIN_CORRECT 0x13a4 1607*4882a593Smuzhiyun #define TX1_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f) 1608*4882a593Smuzhiyun #define TX1_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00) 1609*4882a593Smuzhiyun #define TX1_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000) 1610*4882a593Smuzhiyun #define TX1_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000) 1611*4882a593Smuzhiyun 1612*4882a593Smuzhiyun /* TXn_RF_GAIN_ATTEN: TXn RF Gain Attenuation Level 1613*4882a593Smuzhiyun * Format: 7-bit, signed value 1614*4882a593Smuzhiyun * Unit: 0.5 dB, Range: -20 dB to -5 dB 1615*4882a593Smuzhiyun */ 1616*4882a593Smuzhiyun #define TX0_RF_GAIN_ATTEN 0x13a8 1617*4882a593Smuzhiyun #define TX0_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f) 1618*4882a593Smuzhiyun #define TX0_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00) 1619*4882a593Smuzhiyun #define TX0_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000) 1620*4882a593Smuzhiyun #define TX0_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000) 1621*4882a593Smuzhiyun #define TX1_RF_GAIN_ATTEN 0x13ac 1622*4882a593Smuzhiyun #define TX1_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f) 1623*4882a593Smuzhiyun #define TX1_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00) 1624*4882a593Smuzhiyun #define TX1_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000) 1625*4882a593Smuzhiyun #define TX1_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000) 1626*4882a593Smuzhiyun 1627*4882a593Smuzhiyun /* TX_ALC_CFG_0: TX Automatic Level Control Configuration 0 1628*4882a593Smuzhiyun * TX_ALC_LIMIT_n: TXn upper limit 1629*4882a593Smuzhiyun * TX_ALC_CH_INIT_n: TXn channel initial transmission gain 1630*4882a593Smuzhiyun * Unit: 0.5 dB, Range: 0 to 23.5 dB 1631*4882a593Smuzhiyun */ 1632*4882a593Smuzhiyun #define TX_ALC_CFG_0 0x13b0 1633*4882a593Smuzhiyun #define TX_ALC_CFG_0_CH_INIT_0 FIELD32(0x0000003f) 1634*4882a593Smuzhiyun #define TX_ALC_CFG_0_CH_INIT_1 FIELD32(0x00003f00) 1635*4882a593Smuzhiyun #define TX_ALC_CFG_0_LIMIT_0 FIELD32(0x003f0000) 1636*4882a593Smuzhiyun #define TX_ALC_CFG_0_LIMIT_1 FIELD32(0x3f000000) 1637*4882a593Smuzhiyun 1638*4882a593Smuzhiyun /* TX_ALC_CFG_1: TX Automatic Level Control Configuration 1 1639*4882a593Smuzhiyun * TX_TEMP_COMP: TX Power Temperature Compensation 1640*4882a593Smuzhiyun * Unit: 0.5 dB, Range: -10 dB to 10 dB 1641*4882a593Smuzhiyun * TXn_GAIN_FINE: TXn Gain Fine Adjustment 1642*4882a593Smuzhiyun * Unit: 0.1 dB, Range: -0.8 dB to 0.7 dB 1643*4882a593Smuzhiyun * RF_TOS_DLY: Sets the RF_TOS_EN assertion delay after 1644*4882a593Smuzhiyun * deassertion of PA_PE. 1645*4882a593Smuzhiyun * Unit: 0.25 usec 1646*4882a593Smuzhiyun * TXn_RF_GAIN_ATTEN: TXn RF gain attentuation selector 1647*4882a593Smuzhiyun * RF_TOS_TIMEOUT: time-out value for RF_TOS_ENABLE 1648*4882a593Smuzhiyun * deassertion if RF_TOS_DONE is missing. 1649*4882a593Smuzhiyun * Unit: 0.25 usec 1650*4882a593Smuzhiyun * RF_TOS_ENABLE: TX offset calibration enable 1651*4882a593Smuzhiyun * ROS_BUSY_EN: RX offset calibration busy enable 1652*4882a593Smuzhiyun */ 1653*4882a593Smuzhiyun #define TX_ALC_CFG_1 0x13b4 1654*4882a593Smuzhiyun #define TX_ALC_CFG_1_TX_TEMP_COMP FIELD32(0x0000003f) 1655*4882a593Smuzhiyun #define TX_ALC_CFG_1_TX0_GAIN_FINE FIELD32(0x00000f00) 1656*4882a593Smuzhiyun #define TX_ALC_CFG_1_TX1_GAIN_FINE FIELD32(0x0000f000) 1657*4882a593Smuzhiyun #define TX_ALC_CFG_1_RF_TOS_DLY FIELD32(0x00070000) 1658*4882a593Smuzhiyun #define TX_ALC_CFG_1_TX0_RF_GAIN_ATTEN FIELD32(0x00300000) 1659*4882a593Smuzhiyun #define TX_ALC_CFG_1_TX1_RF_GAIN_ATTEN FIELD32(0x00c00000) 1660*4882a593Smuzhiyun #define TX_ALC_CFG_1_RF_TOS_TIMEOUT FIELD32(0x3f000000) 1661*4882a593Smuzhiyun #define TX_ALC_CFG_1_RF_TOS_ENABLE FIELD32(0x40000000) 1662*4882a593Smuzhiyun #define TX_ALC_CFG_1_ROS_BUSY_EN FIELD32(0x80000000) 1663*4882a593Smuzhiyun 1664*4882a593Smuzhiyun /* TXn_BB_GAIN_ATTEN: TXn RF Gain Attenuation Level 1665*4882a593Smuzhiyun * Format: 5-bit signed values 1666*4882a593Smuzhiyun * Unit: 0.5 dB, Range: -8 dB to 7 dB 1667*4882a593Smuzhiyun */ 1668*4882a593Smuzhiyun #define TX0_BB_GAIN_ATTEN 0x13c0 1669*4882a593Smuzhiyun #define TX0_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f) 1670*4882a593Smuzhiyun #define TX0_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00) 1671*4882a593Smuzhiyun #define TX0_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000) 1672*4882a593Smuzhiyun #define TX0_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000) 1673*4882a593Smuzhiyun #define TX1_BB_GAIN_ATTEN 0x13c4 1674*4882a593Smuzhiyun #define TX1_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f) 1675*4882a593Smuzhiyun #define TX1_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00) 1676*4882a593Smuzhiyun #define TX1_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000) 1677*4882a593Smuzhiyun #define TX1_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000) 1678*4882a593Smuzhiyun 1679*4882a593Smuzhiyun /* TX_ALC_VGA3: TX Automatic Level Correction Variable Gain Amplifier 3 */ 1680*4882a593Smuzhiyun #define TX_ALC_VGA3 0x13c8 1681*4882a593Smuzhiyun #define TX_ALC_VGA3_TX0_ALC_VGA3 FIELD32(0x0000001f) 1682*4882a593Smuzhiyun #define TX_ALC_VGA3_TX1_ALC_VGA3 FIELD32(0x00001f00) 1683*4882a593Smuzhiyun #define TX_ALC_VGA3_TX0_ALC_VGA2 FIELD32(0x001f0000) 1684*4882a593Smuzhiyun #define TX_ALC_VGA3_TX1_ALC_VGA2 FIELD32(0x1f000000) 1685*4882a593Smuzhiyun 1686*4882a593Smuzhiyun /* TX_PWR_CFG_7 */ 1687*4882a593Smuzhiyun #define TX_PWR_CFG_7 0x13d4 1688*4882a593Smuzhiyun #define TX_PWR_CFG_7_OFDM54_CH0 FIELD32(0x0000000f) 1689*4882a593Smuzhiyun #define TX_PWR_CFG_7_OFDM54_CH1 FIELD32(0x000000f0) 1690*4882a593Smuzhiyun #define TX_PWR_CFG_7_OFDM54_CH2 FIELD32(0x00000f00) 1691*4882a593Smuzhiyun #define TX_PWR_CFG_7_MCS7_CH0 FIELD32(0x000f0000) 1692*4882a593Smuzhiyun #define TX_PWR_CFG_7_MCS7_CH1 FIELD32(0x00f00000) 1693*4882a593Smuzhiyun #define TX_PWR_CFG_7_MCS7_CH2 FIELD32(0x0f000000) 1694*4882a593Smuzhiyun /* bits for new 2T devices */ 1695*4882a593Smuzhiyun #define TX_PWR_CFG_7B_54MBS FIELD32(0x000000ff) 1696*4882a593Smuzhiyun #define TX_PWR_CFG_7B_MCS7 FIELD32(0x00ff0000) 1697*4882a593Smuzhiyun 1698*4882a593Smuzhiyun 1699*4882a593Smuzhiyun /* TX_PWR_CFG_8 */ 1700*4882a593Smuzhiyun #define TX_PWR_CFG_8 0x13d8 1701*4882a593Smuzhiyun #define TX_PWR_CFG_8_MCS15_CH0 FIELD32(0x0000000f) 1702*4882a593Smuzhiyun #define TX_PWR_CFG_8_MCS15_CH1 FIELD32(0x000000f0) 1703*4882a593Smuzhiyun #define TX_PWR_CFG_8_MCS15_CH2 FIELD32(0x00000f00) 1704*4882a593Smuzhiyun #define TX_PWR_CFG_8_MCS23_CH0 FIELD32(0x000f0000) 1705*4882a593Smuzhiyun #define TX_PWR_CFG_8_MCS23_CH1 FIELD32(0x00f00000) 1706*4882a593Smuzhiyun #define TX_PWR_CFG_8_MCS23_CH2 FIELD32(0x0f000000) 1707*4882a593Smuzhiyun /* bits for new 2T devices */ 1708*4882a593Smuzhiyun #define TX_PWR_CFG_8B_MCS15 FIELD32(0x000000ff) 1709*4882a593Smuzhiyun 1710*4882a593Smuzhiyun 1711*4882a593Smuzhiyun /* TX_PWR_CFG_9 */ 1712*4882a593Smuzhiyun #define TX_PWR_CFG_9 0x13dc 1713*4882a593Smuzhiyun #define TX_PWR_CFG_9_STBC7_CH0 FIELD32(0x0000000f) 1714*4882a593Smuzhiyun #define TX_PWR_CFG_9_STBC7_CH1 FIELD32(0x000000f0) 1715*4882a593Smuzhiyun #define TX_PWR_CFG_9_STBC7_CH2 FIELD32(0x00000f00) 1716*4882a593Smuzhiyun /* bits for new 2T devices */ 1717*4882a593Smuzhiyun #define TX_PWR_CFG_9B_STBC_MCS7 FIELD32(0x000000ff) 1718*4882a593Smuzhiyun 1719*4882a593Smuzhiyun /* 1720*4882a593Smuzhiyun * TX_TXBF_CFG: 1721*4882a593Smuzhiyun */ 1722*4882a593Smuzhiyun #define TX_TXBF_CFG_0 0x138c 1723*4882a593Smuzhiyun #define TX_TXBF_CFG_1 0x13a4 1724*4882a593Smuzhiyun #define TX_TXBF_CFG_2 0x13a8 1725*4882a593Smuzhiyun #define TX_TXBF_CFG_3 0x13ac 1726*4882a593Smuzhiyun 1727*4882a593Smuzhiyun /* 1728*4882a593Smuzhiyun * TX_FBK_CFG_3S: 1729*4882a593Smuzhiyun */ 1730*4882a593Smuzhiyun #define TX_FBK_CFG_3S_0 0x13c4 1731*4882a593Smuzhiyun #define TX_FBK_CFG_3S_1 0x13c8 1732*4882a593Smuzhiyun 1733*4882a593Smuzhiyun /* 1734*4882a593Smuzhiyun * RX_FILTER_CFG: RX configuration register. 1735*4882a593Smuzhiyun */ 1736*4882a593Smuzhiyun #define RX_FILTER_CFG 0x1400 1737*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001) 1738*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002) 1739*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004) 1740*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008) 1741*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010) 1742*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020) 1743*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040) 1744*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080) 1745*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100) 1746*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200) 1747*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400) 1748*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800) 1749*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000) 1750*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000) 1751*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000) 1752*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000) 1753*4882a593Smuzhiyun #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000) 1754*4882a593Smuzhiyun 1755*4882a593Smuzhiyun /* 1756*4882a593Smuzhiyun * AUTO_RSP_CFG: 1757*4882a593Smuzhiyun * AUTORESPONDER: 0: disable, 1: enable 1758*4882a593Smuzhiyun * BAC_ACK_POLICY: 0:long, 1:short preamble 1759*4882a593Smuzhiyun * CTS_40_MMODE: Response CTS 40MHz duplicate mode 1760*4882a593Smuzhiyun * CTS_40_MREF: Response CTS 40MHz duplicate mode 1761*4882a593Smuzhiyun * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble 1762*4882a593Smuzhiyun * DUAL_CTS_EN: Power bit value in control frame 1763*4882a593Smuzhiyun * ACK_CTS_PSM_BIT:Power bit value in control frame 1764*4882a593Smuzhiyun */ 1765*4882a593Smuzhiyun #define AUTO_RSP_CFG 0x1404 1766*4882a593Smuzhiyun #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001) 1767*4882a593Smuzhiyun #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002) 1768*4882a593Smuzhiyun #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004) 1769*4882a593Smuzhiyun #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008) 1770*4882a593Smuzhiyun #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010) 1771*4882a593Smuzhiyun #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040) 1772*4882a593Smuzhiyun #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080) 1773*4882a593Smuzhiyun 1774*4882a593Smuzhiyun /* 1775*4882a593Smuzhiyun * LEGACY_BASIC_RATE: 1776*4882a593Smuzhiyun */ 1777*4882a593Smuzhiyun #define LEGACY_BASIC_RATE 0x1408 1778*4882a593Smuzhiyun 1779*4882a593Smuzhiyun /* 1780*4882a593Smuzhiyun * HT_BASIC_RATE: 1781*4882a593Smuzhiyun */ 1782*4882a593Smuzhiyun #define HT_BASIC_RATE 0x140c 1783*4882a593Smuzhiyun 1784*4882a593Smuzhiyun /* 1785*4882a593Smuzhiyun * HT_CTRL_CFG: 1786*4882a593Smuzhiyun */ 1787*4882a593Smuzhiyun #define HT_CTRL_CFG 0x1410 1788*4882a593Smuzhiyun 1789*4882a593Smuzhiyun /* 1790*4882a593Smuzhiyun * SIFS_COST_CFG: 1791*4882a593Smuzhiyun */ 1792*4882a593Smuzhiyun #define SIFS_COST_CFG 0x1414 1793*4882a593Smuzhiyun 1794*4882a593Smuzhiyun /* 1795*4882a593Smuzhiyun * RX_PARSER_CFG: 1796*4882a593Smuzhiyun * Set NAV for all received frames 1797*4882a593Smuzhiyun */ 1798*4882a593Smuzhiyun #define RX_PARSER_CFG 0x1418 1799*4882a593Smuzhiyun 1800*4882a593Smuzhiyun /* 1801*4882a593Smuzhiyun * TX_SEC_CNT0: 1802*4882a593Smuzhiyun */ 1803*4882a593Smuzhiyun #define TX_SEC_CNT0 0x1500 1804*4882a593Smuzhiyun 1805*4882a593Smuzhiyun /* 1806*4882a593Smuzhiyun * RX_SEC_CNT0: 1807*4882a593Smuzhiyun */ 1808*4882a593Smuzhiyun #define RX_SEC_CNT0 0x1504 1809*4882a593Smuzhiyun 1810*4882a593Smuzhiyun /* 1811*4882a593Smuzhiyun * CCMP_FC_MUTE: 1812*4882a593Smuzhiyun */ 1813*4882a593Smuzhiyun #define CCMP_FC_MUTE 0x1508 1814*4882a593Smuzhiyun 1815*4882a593Smuzhiyun /* 1816*4882a593Smuzhiyun * TXOP_HLDR_ADDR0: 1817*4882a593Smuzhiyun */ 1818*4882a593Smuzhiyun #define TXOP_HLDR_ADDR0 0x1600 1819*4882a593Smuzhiyun 1820*4882a593Smuzhiyun /* 1821*4882a593Smuzhiyun * TXOP_HLDR_ADDR1: 1822*4882a593Smuzhiyun */ 1823*4882a593Smuzhiyun #define TXOP_HLDR_ADDR1 0x1604 1824*4882a593Smuzhiyun 1825*4882a593Smuzhiyun /* 1826*4882a593Smuzhiyun * TXOP_HLDR_ET: 1827*4882a593Smuzhiyun */ 1828*4882a593Smuzhiyun #define TXOP_HLDR_ET 0x1608 1829*4882a593Smuzhiyun 1830*4882a593Smuzhiyun /* 1831*4882a593Smuzhiyun * QOS_CFPOLL_RA_DW0: 1832*4882a593Smuzhiyun */ 1833*4882a593Smuzhiyun #define QOS_CFPOLL_RA_DW0 0x160c 1834*4882a593Smuzhiyun 1835*4882a593Smuzhiyun /* 1836*4882a593Smuzhiyun * QOS_CFPOLL_RA_DW1: 1837*4882a593Smuzhiyun */ 1838*4882a593Smuzhiyun #define QOS_CFPOLL_RA_DW1 0x1610 1839*4882a593Smuzhiyun 1840*4882a593Smuzhiyun /* 1841*4882a593Smuzhiyun * QOS_CFPOLL_QC: 1842*4882a593Smuzhiyun */ 1843*4882a593Smuzhiyun #define QOS_CFPOLL_QC 0x1614 1844*4882a593Smuzhiyun 1845*4882a593Smuzhiyun /* 1846*4882a593Smuzhiyun * RX_STA_CNT0: RX PLCP error count & RX CRC error count 1847*4882a593Smuzhiyun */ 1848*4882a593Smuzhiyun #define RX_STA_CNT0 0x1700 1849*4882a593Smuzhiyun #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff) 1850*4882a593Smuzhiyun #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000) 1851*4882a593Smuzhiyun 1852*4882a593Smuzhiyun /* 1853*4882a593Smuzhiyun * RX_STA_CNT1: RX False CCA count & RX LONG frame count 1854*4882a593Smuzhiyun */ 1855*4882a593Smuzhiyun #define RX_STA_CNT1 0x1704 1856*4882a593Smuzhiyun #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff) 1857*4882a593Smuzhiyun #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000) 1858*4882a593Smuzhiyun 1859*4882a593Smuzhiyun /* 1860*4882a593Smuzhiyun * RX_STA_CNT2: 1861*4882a593Smuzhiyun */ 1862*4882a593Smuzhiyun #define RX_STA_CNT2 0x1708 1863*4882a593Smuzhiyun #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff) 1864*4882a593Smuzhiyun #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000) 1865*4882a593Smuzhiyun 1866*4882a593Smuzhiyun /* 1867*4882a593Smuzhiyun * TX_STA_CNT0: TX Beacon count 1868*4882a593Smuzhiyun */ 1869*4882a593Smuzhiyun #define TX_STA_CNT0 0x170c 1870*4882a593Smuzhiyun #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff) 1871*4882a593Smuzhiyun #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000) 1872*4882a593Smuzhiyun 1873*4882a593Smuzhiyun /* 1874*4882a593Smuzhiyun * TX_STA_CNT1: TX tx count 1875*4882a593Smuzhiyun */ 1876*4882a593Smuzhiyun #define TX_STA_CNT1 0x1710 1877*4882a593Smuzhiyun #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff) 1878*4882a593Smuzhiyun #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000) 1879*4882a593Smuzhiyun 1880*4882a593Smuzhiyun /* 1881*4882a593Smuzhiyun * TX_STA_CNT2: TX tx count 1882*4882a593Smuzhiyun */ 1883*4882a593Smuzhiyun #define TX_STA_CNT2 0x1714 1884*4882a593Smuzhiyun #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff) 1885*4882a593Smuzhiyun #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000) 1886*4882a593Smuzhiyun 1887*4882a593Smuzhiyun /* 1888*4882a593Smuzhiyun * TX_STA_FIFO: TX Result for specific PID status fifo register. 1889*4882a593Smuzhiyun * 1890*4882a593Smuzhiyun * This register is implemented as FIFO with 16 entries in the HW. Each 1891*4882a593Smuzhiyun * register read fetches the next tx result. If the FIFO is full because 1892*4882a593Smuzhiyun * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS) 1893*4882a593Smuzhiyun * triggered, the hw seems to simply drop further tx results. 1894*4882a593Smuzhiyun * 1895*4882a593Smuzhiyun * VALID: 1: this tx result is valid 1896*4882a593Smuzhiyun * 0: no valid tx result -> driver should stop reading 1897*4882a593Smuzhiyun * PID_TYPE: The PID latched from the PID field in the TXWI, can be used 1898*4882a593Smuzhiyun * to match a frame with its tx result (even though the PID is 1899*4882a593Smuzhiyun * only 4 bits wide). 1900*4882a593Smuzhiyun * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3) 1901*4882a593Smuzhiyun * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3) 1902*4882a593Smuzhiyun * This identification number is calculated by ((idx % 3) + 1). 1903*4882a593Smuzhiyun * TX_SUCCESS: Indicates tx success (1) or failure (0) 1904*4882a593Smuzhiyun * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0) 1905*4882a593Smuzhiyun * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0) 1906*4882a593Smuzhiyun * WCID: The wireless client ID. 1907*4882a593Smuzhiyun * MCS: The tx rate used during the last transmission of this frame, be it 1908*4882a593Smuzhiyun * successful or not. 1909*4882a593Smuzhiyun * PHYMODE: The phymode used for the transmission. 1910*4882a593Smuzhiyun */ 1911*4882a593Smuzhiyun #define TX_STA_FIFO 0x1718 1912*4882a593Smuzhiyun #define TX_STA_FIFO_VALID FIELD32(0x00000001) 1913*4882a593Smuzhiyun #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e) 1914*4882a593Smuzhiyun #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006) 1915*4882a593Smuzhiyun #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018) 1916*4882a593Smuzhiyun #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020) 1917*4882a593Smuzhiyun #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040) 1918*4882a593Smuzhiyun #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080) 1919*4882a593Smuzhiyun #define TX_STA_FIFO_WCID FIELD32(0x0000ff00) 1920*4882a593Smuzhiyun #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000) 1921*4882a593Smuzhiyun #define TX_STA_FIFO_MCS FIELD32(0x007f0000) 1922*4882a593Smuzhiyun #define TX_STA_FIFO_BW FIELD32(0x00800000) 1923*4882a593Smuzhiyun #define TX_STA_FIFO_SGI FIELD32(0x01000000) 1924*4882a593Smuzhiyun #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000) 1925*4882a593Smuzhiyun 1926*4882a593Smuzhiyun /* 1927*4882a593Smuzhiyun * TX_AGG_CNT: Debug counter 1928*4882a593Smuzhiyun */ 1929*4882a593Smuzhiyun #define TX_AGG_CNT 0x171c 1930*4882a593Smuzhiyun #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff) 1931*4882a593Smuzhiyun #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000) 1932*4882a593Smuzhiyun 1933*4882a593Smuzhiyun /* 1934*4882a593Smuzhiyun * TX_AGG_CNT0: 1935*4882a593Smuzhiyun */ 1936*4882a593Smuzhiyun #define TX_AGG_CNT0 0x1720 1937*4882a593Smuzhiyun #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff) 1938*4882a593Smuzhiyun #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000) 1939*4882a593Smuzhiyun 1940*4882a593Smuzhiyun /* 1941*4882a593Smuzhiyun * TX_AGG_CNT1: 1942*4882a593Smuzhiyun */ 1943*4882a593Smuzhiyun #define TX_AGG_CNT1 0x1724 1944*4882a593Smuzhiyun #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff) 1945*4882a593Smuzhiyun #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000) 1946*4882a593Smuzhiyun 1947*4882a593Smuzhiyun /* 1948*4882a593Smuzhiyun * TX_AGG_CNT2: 1949*4882a593Smuzhiyun */ 1950*4882a593Smuzhiyun #define TX_AGG_CNT2 0x1728 1951*4882a593Smuzhiyun #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff) 1952*4882a593Smuzhiyun #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000) 1953*4882a593Smuzhiyun 1954*4882a593Smuzhiyun /* 1955*4882a593Smuzhiyun * TX_AGG_CNT3: 1956*4882a593Smuzhiyun */ 1957*4882a593Smuzhiyun #define TX_AGG_CNT3 0x172c 1958*4882a593Smuzhiyun #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff) 1959*4882a593Smuzhiyun #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000) 1960*4882a593Smuzhiyun 1961*4882a593Smuzhiyun /* 1962*4882a593Smuzhiyun * TX_AGG_CNT4: 1963*4882a593Smuzhiyun */ 1964*4882a593Smuzhiyun #define TX_AGG_CNT4 0x1730 1965*4882a593Smuzhiyun #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff) 1966*4882a593Smuzhiyun #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000) 1967*4882a593Smuzhiyun 1968*4882a593Smuzhiyun /* 1969*4882a593Smuzhiyun * TX_AGG_CNT5: 1970*4882a593Smuzhiyun */ 1971*4882a593Smuzhiyun #define TX_AGG_CNT5 0x1734 1972*4882a593Smuzhiyun #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff) 1973*4882a593Smuzhiyun #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000) 1974*4882a593Smuzhiyun 1975*4882a593Smuzhiyun /* 1976*4882a593Smuzhiyun * TX_AGG_CNT6: 1977*4882a593Smuzhiyun */ 1978*4882a593Smuzhiyun #define TX_AGG_CNT6 0x1738 1979*4882a593Smuzhiyun #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff) 1980*4882a593Smuzhiyun #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000) 1981*4882a593Smuzhiyun 1982*4882a593Smuzhiyun /* 1983*4882a593Smuzhiyun * TX_AGG_CNT7: 1984*4882a593Smuzhiyun */ 1985*4882a593Smuzhiyun #define TX_AGG_CNT7 0x173c 1986*4882a593Smuzhiyun #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff) 1987*4882a593Smuzhiyun #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000) 1988*4882a593Smuzhiyun 1989*4882a593Smuzhiyun /* 1990*4882a593Smuzhiyun * MPDU_DENSITY_CNT: 1991*4882a593Smuzhiyun * TX_ZERO_DEL: TX zero length delimiter count 1992*4882a593Smuzhiyun * RX_ZERO_DEL: RX zero length delimiter count 1993*4882a593Smuzhiyun */ 1994*4882a593Smuzhiyun #define MPDU_DENSITY_CNT 0x1740 1995*4882a593Smuzhiyun #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff) 1996*4882a593Smuzhiyun #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000) 1997*4882a593Smuzhiyun 1998*4882a593Smuzhiyun /* 1999*4882a593Smuzhiyun * Security key table memory. 2000*4882a593Smuzhiyun * 2001*4882a593Smuzhiyun * The pairwise key table shares some memory with the beacon frame 2002*4882a593Smuzhiyun * buffers 6 and 7. That basically means that when beacon 6 & 7 2003*4882a593Smuzhiyun * are used we should only use the reduced pairwise key table which 2004*4882a593Smuzhiyun * has a maximum of 222 entries. 2005*4882a593Smuzhiyun * 2006*4882a593Smuzhiyun * --------------------------------------------- 2007*4882a593Smuzhiyun * |0x4000 | Pairwise Key | Reduced Pairwise | 2008*4882a593Smuzhiyun * | | Table | Key Table | 2009*4882a593Smuzhiyun * | | Size: 256 * 32 | Size: 222 * 32 | 2010*4882a593Smuzhiyun * |0x5BC0 | |------------------- 2011*4882a593Smuzhiyun * | | | Beacon 6 | 2012*4882a593Smuzhiyun * |0x5DC0 | |------------------- 2013*4882a593Smuzhiyun * | | | Beacon 7 | 2014*4882a593Smuzhiyun * |0x5FC0 | |------------------- 2015*4882a593Smuzhiyun * |0x5FFF | | 2016*4882a593Smuzhiyun * -------------------------- 2017*4882a593Smuzhiyun * 2018*4882a593Smuzhiyun * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry 2019*4882a593Smuzhiyun * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry 2020*4882a593Smuzhiyun * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry 2021*4882a593Smuzhiyun * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry 2022*4882a593Smuzhiyun * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry 2023*4882a593Smuzhiyun * SHARED_KEY_MODE_BASE: 4-byte * 16-entry 2024*4882a593Smuzhiyun */ 2025*4882a593Smuzhiyun #define MAC_WCID_BASE 0x1800 2026*4882a593Smuzhiyun #define PAIRWISE_KEY_TABLE_BASE 0x4000 2027*4882a593Smuzhiyun #define MAC_IVEIV_TABLE_BASE 0x6000 2028*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_BASE 0x6800 2029*4882a593Smuzhiyun #define SHARED_KEY_TABLE_BASE 0x6c00 2030*4882a593Smuzhiyun #define SHARED_KEY_MODE_BASE 0x7000 2031*4882a593Smuzhiyun 2032*4882a593Smuzhiyun #define MAC_WCID_ENTRY(__idx) \ 2033*4882a593Smuzhiyun (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry))) 2034*4882a593Smuzhiyun #define PAIRWISE_KEY_ENTRY(__idx) \ 2035*4882a593Smuzhiyun (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry))) 2036*4882a593Smuzhiyun #define MAC_IVEIV_ENTRY(__idx) \ 2037*4882a593Smuzhiyun (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry))) 2038*4882a593Smuzhiyun #define MAC_WCID_ATTR_ENTRY(__idx) \ 2039*4882a593Smuzhiyun (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32))) 2040*4882a593Smuzhiyun #define SHARED_KEY_ENTRY(__idx) \ 2041*4882a593Smuzhiyun (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry))) 2042*4882a593Smuzhiyun #define SHARED_KEY_MODE_ENTRY(__idx) \ 2043*4882a593Smuzhiyun (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32))) 2044*4882a593Smuzhiyun 2045*4882a593Smuzhiyun struct mac_wcid_entry { 2046*4882a593Smuzhiyun u8 mac[6]; 2047*4882a593Smuzhiyun u8 reserved[2]; 2048*4882a593Smuzhiyun } __packed; 2049*4882a593Smuzhiyun 2050*4882a593Smuzhiyun struct hw_key_entry { 2051*4882a593Smuzhiyun u8 key[16]; 2052*4882a593Smuzhiyun u8 tx_mic[8]; 2053*4882a593Smuzhiyun u8 rx_mic[8]; 2054*4882a593Smuzhiyun } __packed; 2055*4882a593Smuzhiyun 2056*4882a593Smuzhiyun struct mac_iveiv_entry { 2057*4882a593Smuzhiyun u8 iv[8]; 2058*4882a593Smuzhiyun } __packed; 2059*4882a593Smuzhiyun 2060*4882a593Smuzhiyun /* 2061*4882a593Smuzhiyun * MAC_WCID_ATTRIBUTE: 2062*4882a593Smuzhiyun */ 2063*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001) 2064*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e) 2065*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070) 2066*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380) 2067*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400) 2068*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800) 2069*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000) 2070*4882a593Smuzhiyun #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000) 2071*4882a593Smuzhiyun 2072*4882a593Smuzhiyun /* 2073*4882a593Smuzhiyun * SHARED_KEY_MODE: 2074*4882a593Smuzhiyun */ 2075*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007) 2076*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070) 2077*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700) 2078*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000) 2079*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000) 2080*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000) 2081*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000) 2082*4882a593Smuzhiyun #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000) 2083*4882a593Smuzhiyun 2084*4882a593Smuzhiyun /* 2085*4882a593Smuzhiyun * HOST-MCU communication 2086*4882a593Smuzhiyun */ 2087*4882a593Smuzhiyun 2088*4882a593Smuzhiyun /* 2089*4882a593Smuzhiyun * H2M_MAILBOX_CSR: Host-to-MCU Mailbox. 2090*4882a593Smuzhiyun * CMD_TOKEN: Command id, 0xff disable status reporting. 2091*4882a593Smuzhiyun */ 2092*4882a593Smuzhiyun #define H2M_MAILBOX_CSR 0x7010 2093*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff) 2094*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00) 2095*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000) 2096*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000) 2097*4882a593Smuzhiyun 2098*4882a593Smuzhiyun /* 2099*4882a593Smuzhiyun * H2M_MAILBOX_CID: 2100*4882a593Smuzhiyun * Free slots contain 0xff. MCU will store command's token to lowest free slot. 2101*4882a593Smuzhiyun * If all slots are occupied status will be dropped. 2102*4882a593Smuzhiyun */ 2103*4882a593Smuzhiyun #define H2M_MAILBOX_CID 0x7014 2104*4882a593Smuzhiyun #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff) 2105*4882a593Smuzhiyun #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00) 2106*4882a593Smuzhiyun #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000) 2107*4882a593Smuzhiyun #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000) 2108*4882a593Smuzhiyun 2109*4882a593Smuzhiyun /* 2110*4882a593Smuzhiyun * H2M_MAILBOX_STATUS: 2111*4882a593Smuzhiyun * Command status will be saved to same slot as command id. 2112*4882a593Smuzhiyun */ 2113*4882a593Smuzhiyun #define H2M_MAILBOX_STATUS 0x701c 2114*4882a593Smuzhiyun 2115*4882a593Smuzhiyun /* 2116*4882a593Smuzhiyun * H2M_INT_SRC: 2117*4882a593Smuzhiyun */ 2118*4882a593Smuzhiyun #define H2M_INT_SRC 0x7024 2119*4882a593Smuzhiyun 2120*4882a593Smuzhiyun /* 2121*4882a593Smuzhiyun * H2M_BBP_AGENT: 2122*4882a593Smuzhiyun */ 2123*4882a593Smuzhiyun #define H2M_BBP_AGENT 0x7028 2124*4882a593Smuzhiyun 2125*4882a593Smuzhiyun /* 2126*4882a593Smuzhiyun * MCU_LEDCS: LED control for MCU Mailbox. 2127*4882a593Smuzhiyun */ 2128*4882a593Smuzhiyun #define MCU_LEDCS_LED_MODE FIELD8(0x1f) 2129*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY FIELD8(0x01) 2130*4882a593Smuzhiyun 2131*4882a593Smuzhiyun /* 2132*4882a593Smuzhiyun * HW_CS_CTS_BASE: 2133*4882a593Smuzhiyun * Carrier-sense CTS frame base address. 2134*4882a593Smuzhiyun * It's where mac stores carrier-sense frame for carrier-sense function. 2135*4882a593Smuzhiyun */ 2136*4882a593Smuzhiyun #define HW_CS_CTS_BASE 0x7700 2137*4882a593Smuzhiyun 2138*4882a593Smuzhiyun /* 2139*4882a593Smuzhiyun * HW_DFS_CTS_BASE: 2140*4882a593Smuzhiyun * DFS CTS frame base address. It's where mac stores CTS frame for DFS. 2141*4882a593Smuzhiyun */ 2142*4882a593Smuzhiyun #define HW_DFS_CTS_BASE 0x7780 2143*4882a593Smuzhiyun 2144*4882a593Smuzhiyun /* 2145*4882a593Smuzhiyun * TXRX control registers - base address 0x3000 2146*4882a593Smuzhiyun */ 2147*4882a593Smuzhiyun 2148*4882a593Smuzhiyun /* 2149*4882a593Smuzhiyun * TXRX_CSR1: 2150*4882a593Smuzhiyun * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first.. 2151*4882a593Smuzhiyun */ 2152*4882a593Smuzhiyun #define TXRX_CSR1 0x77d0 2153*4882a593Smuzhiyun 2154*4882a593Smuzhiyun /* 2155*4882a593Smuzhiyun * HW_DEBUG_SETTING_BASE: 2156*4882a593Smuzhiyun * since NULL frame won't be that long (256 byte) 2157*4882a593Smuzhiyun * We steal 16 tail bytes to save debugging settings 2158*4882a593Smuzhiyun */ 2159*4882a593Smuzhiyun #define HW_DEBUG_SETTING_BASE 0x77f0 2160*4882a593Smuzhiyun #define HW_DEBUG_SETTING_BASE2 0x7770 2161*4882a593Smuzhiyun 2162*4882a593Smuzhiyun /* 2163*4882a593Smuzhiyun * HW_BEACON_BASE 2164*4882a593Smuzhiyun * In order to support maximum 8 MBSS and its maximum length 2165*4882a593Smuzhiyun * is 512 bytes for each beacon 2166*4882a593Smuzhiyun * Three section discontinue memory segments will be used. 2167*4882a593Smuzhiyun * 1. The original region for BCN 0~3 2168*4882a593Smuzhiyun * 2. Extract memory from FCE table for BCN 4~5 2169*4882a593Smuzhiyun * 3. Extract memory from Pair-wise key table for BCN 6~7 2170*4882a593Smuzhiyun * It occupied those memory of wcid 238~253 for BCN 6 2171*4882a593Smuzhiyun * and wcid 222~237 for BCN 7 (see Security key table memory 2172*4882a593Smuzhiyun * for more info). 2173*4882a593Smuzhiyun * 2174*4882a593Smuzhiyun * IMPORTANT NOTE: Not sure why legacy driver does this, 2175*4882a593Smuzhiyun * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6. 2176*4882a593Smuzhiyun */ 2177*4882a593Smuzhiyun #define HW_BEACON_BASE0 0x7800 2178*4882a593Smuzhiyun #define HW_BEACON_BASE1 0x7a00 2179*4882a593Smuzhiyun #define HW_BEACON_BASE2 0x7c00 2180*4882a593Smuzhiyun #define HW_BEACON_BASE3 0x7e00 2181*4882a593Smuzhiyun #define HW_BEACON_BASE4 0x7200 2182*4882a593Smuzhiyun #define HW_BEACON_BASE5 0x7400 2183*4882a593Smuzhiyun #define HW_BEACON_BASE6 0x5dc0 2184*4882a593Smuzhiyun #define HW_BEACON_BASE7 0x5bc0 2185*4882a593Smuzhiyun 2186*4882a593Smuzhiyun #define HW_BEACON_BASE(__index) \ 2187*4882a593Smuzhiyun (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \ 2188*4882a593Smuzhiyun (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \ 2189*4882a593Smuzhiyun (HW_BEACON_BASE6 - ((__index - 6) * 0x0200)))) 2190*4882a593Smuzhiyun 2191*4882a593Smuzhiyun #define BEACON_BASE_TO_OFFSET(_base) (((_base) - 0x4000) / 64) 2192*4882a593Smuzhiyun 2193*4882a593Smuzhiyun /* 2194*4882a593Smuzhiyun * BBP registers. 2195*4882a593Smuzhiyun * The wordsize of the BBP is 8 bits. 2196*4882a593Smuzhiyun */ 2197*4882a593Smuzhiyun 2198*4882a593Smuzhiyun /* 2199*4882a593Smuzhiyun * BBP 1: TX Antenna & Power Control 2200*4882a593Smuzhiyun * POWER_CTRL: 2201*4882a593Smuzhiyun * 0 - normal, 2202*4882a593Smuzhiyun * 1 - drop tx power by 6dBm, 2203*4882a593Smuzhiyun * 2 - drop tx power by 12dBm, 2204*4882a593Smuzhiyun * 3 - increase tx power by 6dBm 2205*4882a593Smuzhiyun */ 2206*4882a593Smuzhiyun #define BBP1_TX_POWER_CTRL FIELD8(0x03) 2207*4882a593Smuzhiyun #define BBP1_TX_ANTENNA FIELD8(0x18) 2208*4882a593Smuzhiyun 2209*4882a593Smuzhiyun /* 2210*4882a593Smuzhiyun * BBP 3: RX Antenna 2211*4882a593Smuzhiyun */ 2212*4882a593Smuzhiyun #define BBP3_RX_ADC FIELD8(0x03) 2213*4882a593Smuzhiyun #define BBP3_RX_ANTENNA FIELD8(0x18) 2214*4882a593Smuzhiyun #define BBP3_HT40_MINUS FIELD8(0x20) 2215*4882a593Smuzhiyun #define BBP3_ADC_MODE_SWITCH FIELD8(0x40) 2216*4882a593Smuzhiyun #define BBP3_ADC_INIT_MODE FIELD8(0x80) 2217*4882a593Smuzhiyun 2218*4882a593Smuzhiyun /* 2219*4882a593Smuzhiyun * BBP 4: Bandwidth 2220*4882a593Smuzhiyun */ 2221*4882a593Smuzhiyun #define BBP4_TX_BF FIELD8(0x01) 2222*4882a593Smuzhiyun #define BBP4_BANDWIDTH FIELD8(0x18) 2223*4882a593Smuzhiyun #define BBP4_MAC_IF_CTRL FIELD8(0x40) 2224*4882a593Smuzhiyun 2225*4882a593Smuzhiyun /* BBP27 */ 2226*4882a593Smuzhiyun #define BBP27_RX_CHAIN_SEL FIELD8(0x60) 2227*4882a593Smuzhiyun 2228*4882a593Smuzhiyun /* 2229*4882a593Smuzhiyun * BBP 47: Bandwidth 2230*4882a593Smuzhiyun */ 2231*4882a593Smuzhiyun #define BBP47_TSSI_REPORT_SEL FIELD8(0x03) 2232*4882a593Smuzhiyun #define BBP47_TSSI_UPDATE_REQ FIELD8(0x04) 2233*4882a593Smuzhiyun #define BBP47_TSSI_TSSI_MODE FIELD8(0x18) 2234*4882a593Smuzhiyun #define BBP47_TSSI_ADC6 FIELD8(0x80) 2235*4882a593Smuzhiyun 2236*4882a593Smuzhiyun /* 2237*4882a593Smuzhiyun * BBP 49 2238*4882a593Smuzhiyun */ 2239*4882a593Smuzhiyun #define BBP49_UPDATE_FLAG FIELD8(0x01) 2240*4882a593Smuzhiyun 2241*4882a593Smuzhiyun /* 2242*4882a593Smuzhiyun * BBP 105: 2243*4882a593Smuzhiyun * - bit0: detect SIG on primary channel only (on 40MHz bandwidth) 2244*4882a593Smuzhiyun * - bit1: FEQ (Feed Forward Compensation) for independend streams 2245*4882a593Smuzhiyun * - bit2: MLD (Maximum Likehood Detection) for 2 streams (reserved on single 2246*4882a593Smuzhiyun * stream) 2247*4882a593Smuzhiyun * - bit4: channel estimation updates based on remodulation of 2248*4882a593Smuzhiyun * L-SIG and HT-SIG symbols 2249*4882a593Smuzhiyun */ 2250*4882a593Smuzhiyun #define BBP105_DETECT_SIG_ON_PRIMARY FIELD8(0x01) 2251*4882a593Smuzhiyun #define BBP105_FEQ FIELD8(0x02) 2252*4882a593Smuzhiyun #define BBP105_MLD FIELD8(0x04) 2253*4882a593Smuzhiyun #define BBP105_SIG_REMODULATION FIELD8(0x08) 2254*4882a593Smuzhiyun 2255*4882a593Smuzhiyun /* 2256*4882a593Smuzhiyun * BBP 109 2257*4882a593Smuzhiyun */ 2258*4882a593Smuzhiyun #define BBP109_TX0_POWER FIELD8(0x0f) 2259*4882a593Smuzhiyun #define BBP109_TX1_POWER FIELD8(0xf0) 2260*4882a593Smuzhiyun 2261*4882a593Smuzhiyun /* BBP 110 */ 2262*4882a593Smuzhiyun #define BBP110_TX2_POWER FIELD8(0x0f) 2263*4882a593Smuzhiyun 2264*4882a593Smuzhiyun 2265*4882a593Smuzhiyun /* 2266*4882a593Smuzhiyun * BBP 138: Unknown 2267*4882a593Smuzhiyun */ 2268*4882a593Smuzhiyun #define BBP138_RX_ADC1 FIELD8(0x02) 2269*4882a593Smuzhiyun #define BBP138_RX_ADC2 FIELD8(0x04) 2270*4882a593Smuzhiyun #define BBP138_TX_DAC1 FIELD8(0x20) 2271*4882a593Smuzhiyun #define BBP138_TX_DAC2 FIELD8(0x40) 2272*4882a593Smuzhiyun 2273*4882a593Smuzhiyun /* 2274*4882a593Smuzhiyun * BBP 152: Rx Ant 2275*4882a593Smuzhiyun */ 2276*4882a593Smuzhiyun #define BBP152_RX_DEFAULT_ANT FIELD8(0x80) 2277*4882a593Smuzhiyun 2278*4882a593Smuzhiyun /* 2279*4882a593Smuzhiyun * BBP 254: unknown 2280*4882a593Smuzhiyun */ 2281*4882a593Smuzhiyun #define BBP254_BIT7 FIELD8(0x80) 2282*4882a593Smuzhiyun 2283*4882a593Smuzhiyun /* 2284*4882a593Smuzhiyun * RFCSR registers 2285*4882a593Smuzhiyun * The wordsize of the RFCSR is 8 bits. 2286*4882a593Smuzhiyun */ 2287*4882a593Smuzhiyun 2288*4882a593Smuzhiyun /* 2289*4882a593Smuzhiyun * RFCSR 1: 2290*4882a593Smuzhiyun */ 2291*4882a593Smuzhiyun #define RFCSR1_RF_BLOCK_EN FIELD8(0x01) 2292*4882a593Smuzhiyun #define RFCSR1_PLL_PD FIELD8(0x02) 2293*4882a593Smuzhiyun #define RFCSR1_RX0_PD FIELD8(0x04) 2294*4882a593Smuzhiyun #define RFCSR1_TX0_PD FIELD8(0x08) 2295*4882a593Smuzhiyun #define RFCSR1_RX1_PD FIELD8(0x10) 2296*4882a593Smuzhiyun #define RFCSR1_TX1_PD FIELD8(0x20) 2297*4882a593Smuzhiyun #define RFCSR1_RX2_PD FIELD8(0x40) 2298*4882a593Smuzhiyun #define RFCSR1_TX2_PD FIELD8(0x80) 2299*4882a593Smuzhiyun #define RFCSR1_TX2_EN_MT7620 FIELD8(0x02) 2300*4882a593Smuzhiyun 2301*4882a593Smuzhiyun /* 2302*4882a593Smuzhiyun * RFCSR 2: 2303*4882a593Smuzhiyun */ 2304*4882a593Smuzhiyun #define RFCSR2_RESCAL_BP FIELD8(0x40) 2305*4882a593Smuzhiyun #define RFCSR2_RESCAL_EN FIELD8(0x80) 2306*4882a593Smuzhiyun #define RFCSR2_RX2_EN_MT7620 FIELD8(0x02) 2307*4882a593Smuzhiyun #define RFCSR2_TX2_EN_MT7620 FIELD8(0x20) 2308*4882a593Smuzhiyun 2309*4882a593Smuzhiyun /* 2310*4882a593Smuzhiyun * RFCSR 3: 2311*4882a593Smuzhiyun */ 2312*4882a593Smuzhiyun #define RFCSR3_K FIELD8(0x0f) 2313*4882a593Smuzhiyun /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */ 2314*4882a593Smuzhiyun #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70) 2315*4882a593Smuzhiyun #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80) 2316*4882a593Smuzhiyun /* Bits for RF3290/RF5360/RF5362/RF5370/RF5372/RF5390/RF5392 */ 2317*4882a593Smuzhiyun #define RFCSR3_VCOCAL_EN FIELD8(0x80) 2318*4882a593Smuzhiyun /* Bits for RF3050 */ 2319*4882a593Smuzhiyun #define RFCSR3_BIT1 FIELD8(0x02) 2320*4882a593Smuzhiyun #define RFCSR3_BIT2 FIELD8(0x04) 2321*4882a593Smuzhiyun #define RFCSR3_BIT3 FIELD8(0x08) 2322*4882a593Smuzhiyun #define RFCSR3_BIT4 FIELD8(0x10) 2323*4882a593Smuzhiyun #define RFCSR3_BIT5 FIELD8(0x20) 2324*4882a593Smuzhiyun 2325*4882a593Smuzhiyun /* 2326*4882a593Smuzhiyun * RFCSR 4: 2327*4882a593Smuzhiyun * VCOCAL_EN used by MT7620 2328*4882a593Smuzhiyun */ 2329*4882a593Smuzhiyun #define RFCSR4_VCOCAL_EN FIELD8(0x80) 2330*4882a593Smuzhiyun 2331*4882a593Smuzhiyun /* 2332*4882a593Smuzhiyun * FRCSR 5: 2333*4882a593Smuzhiyun */ 2334*4882a593Smuzhiyun #define RFCSR5_R1 FIELD8(0x0c) 2335*4882a593Smuzhiyun 2336*4882a593Smuzhiyun /* 2337*4882a593Smuzhiyun * RFCSR 6: 2338*4882a593Smuzhiyun */ 2339*4882a593Smuzhiyun #define RFCSR6_R1 FIELD8(0x03) 2340*4882a593Smuzhiyun #define RFCSR6_R2 FIELD8(0x40) 2341*4882a593Smuzhiyun #define RFCSR6_TXDIV FIELD8(0x0c) 2342*4882a593Smuzhiyun /* bits for RF3053 */ 2343*4882a593Smuzhiyun #define RFCSR6_VCO_IC FIELD8(0xc0) 2344*4882a593Smuzhiyun 2345*4882a593Smuzhiyun /* 2346*4882a593Smuzhiyun * RFCSR 7: 2347*4882a593Smuzhiyun */ 2348*4882a593Smuzhiyun #define RFCSR7_RF_TUNING FIELD8(0x01) 2349*4882a593Smuzhiyun #define RFCSR7_BIT1 FIELD8(0x02) 2350*4882a593Smuzhiyun #define RFCSR7_BIT2 FIELD8(0x04) 2351*4882a593Smuzhiyun #define RFCSR7_BIT3 FIELD8(0x08) 2352*4882a593Smuzhiyun #define RFCSR7_BIT4 FIELD8(0x10) 2353*4882a593Smuzhiyun #define RFCSR7_BIT5 FIELD8(0x20) 2354*4882a593Smuzhiyun #define RFCSR7_BITS67 FIELD8(0xc0) 2355*4882a593Smuzhiyun 2356*4882a593Smuzhiyun /* 2357*4882a593Smuzhiyun * RFCSR 9: 2358*4882a593Smuzhiyun */ 2359*4882a593Smuzhiyun #define RFCSR9_K FIELD8(0x0f) 2360*4882a593Smuzhiyun #define RFCSR9_N FIELD8(0x10) 2361*4882a593Smuzhiyun #define RFCSR9_UNKNOWN FIELD8(0x60) 2362*4882a593Smuzhiyun #define RFCSR9_MOD FIELD8(0x80) 2363*4882a593Smuzhiyun 2364*4882a593Smuzhiyun /* 2365*4882a593Smuzhiyun * RFCSR 11: 2366*4882a593Smuzhiyun */ 2367*4882a593Smuzhiyun #define RFCSR11_R FIELD8(0x03) 2368*4882a593Smuzhiyun #define RFCSR11_PLL_MOD FIELD8(0x0c) 2369*4882a593Smuzhiyun #define RFCSR11_MOD FIELD8(0xc0) 2370*4882a593Smuzhiyun /* bits for RF3053 */ 2371*4882a593Smuzhiyun /* TODO: verify RFCSR11_MOD usage on other chips */ 2372*4882a593Smuzhiyun #define RFCSR11_PLL_IDOH FIELD8(0x40) 2373*4882a593Smuzhiyun 2374*4882a593Smuzhiyun 2375*4882a593Smuzhiyun /* 2376*4882a593Smuzhiyun * RFCSR 12: 2377*4882a593Smuzhiyun */ 2378*4882a593Smuzhiyun #define RFCSR12_TX_POWER FIELD8(0x1f) 2379*4882a593Smuzhiyun #define RFCSR12_DR0 FIELD8(0xe0) 2380*4882a593Smuzhiyun 2381*4882a593Smuzhiyun /* 2382*4882a593Smuzhiyun * RFCSR 13: 2383*4882a593Smuzhiyun */ 2384*4882a593Smuzhiyun #define RFCSR13_TX_POWER FIELD8(0x1f) 2385*4882a593Smuzhiyun #define RFCSR13_DR0 FIELD8(0xe0) 2386*4882a593Smuzhiyun #define RFCSR13_RDIV_MT7620 FIELD8(0x03) 2387*4882a593Smuzhiyun 2388*4882a593Smuzhiyun /* 2389*4882a593Smuzhiyun * RFCSR 15: 2390*4882a593Smuzhiyun */ 2391*4882a593Smuzhiyun #define RFCSR15_TX_LO2_EN FIELD8(0x08) 2392*4882a593Smuzhiyun 2393*4882a593Smuzhiyun /* 2394*4882a593Smuzhiyun * RFCSR 16: 2395*4882a593Smuzhiyun */ 2396*4882a593Smuzhiyun #define RFCSR16_TXMIXER_GAIN FIELD8(0x07) 2397*4882a593Smuzhiyun #define RFCSR16_RF_PLL_FREQ_SEL_MT7620 FIELD8(0x0F) 2398*4882a593Smuzhiyun #define RFCSR16_SDM_MODE_MT7620 FIELD8(0xE0) 2399*4882a593Smuzhiyun 2400*4882a593Smuzhiyun /* 2401*4882a593Smuzhiyun * RFCSR 17: 2402*4882a593Smuzhiyun */ 2403*4882a593Smuzhiyun #define RFCSR17_TXMIXER_GAIN FIELD8(0x07) 2404*4882a593Smuzhiyun #define RFCSR17_TX_LO1_EN FIELD8(0x08) 2405*4882a593Smuzhiyun #define RFCSR17_R FIELD8(0x20) 2406*4882a593Smuzhiyun #define RFCSR17_CODE FIELD8(0x7f) 2407*4882a593Smuzhiyun 2408*4882a593Smuzhiyun /* RFCSR 18 */ 2409*4882a593Smuzhiyun #define RFCSR18_XO_TUNE_BYPASS FIELD8(0x40) 2410*4882a593Smuzhiyun 2411*4882a593Smuzhiyun /* RFCSR 19 */ 2412*4882a593Smuzhiyun #define RFCSR19_K FIELD8(0x03) 2413*4882a593Smuzhiyun 2414*4882a593Smuzhiyun /* 2415*4882a593Smuzhiyun * RFCSR 20: 2416*4882a593Smuzhiyun */ 2417*4882a593Smuzhiyun #define RFCSR20_RX_LO1_EN FIELD8(0x08) 2418*4882a593Smuzhiyun 2419*4882a593Smuzhiyun /* 2420*4882a593Smuzhiyun * RFCSR 21: 2421*4882a593Smuzhiyun */ 2422*4882a593Smuzhiyun #define RFCSR21_RX_LO2_EN FIELD8(0x08) 2423*4882a593Smuzhiyun #define RFCSR21_BIT1 FIELD8(0x01) 2424*4882a593Smuzhiyun #define RFCSR21_BIT8 FIELD8(0x80) 2425*4882a593Smuzhiyun 2426*4882a593Smuzhiyun /* 2427*4882a593Smuzhiyun * RFCSR 22: 2428*4882a593Smuzhiyun */ 2429*4882a593Smuzhiyun #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01) 2430*4882a593Smuzhiyun #define RFCSR22_FREQPLAN_D_MT7620 FIELD8(0x07) 2431*4882a593Smuzhiyun 2432*4882a593Smuzhiyun /* 2433*4882a593Smuzhiyun * RFCSR 23: 2434*4882a593Smuzhiyun */ 2435*4882a593Smuzhiyun #define RFCSR23_FREQ_OFFSET FIELD8(0x7f) 2436*4882a593Smuzhiyun 2437*4882a593Smuzhiyun /* 2438*4882a593Smuzhiyun * RFCSR 24: 2439*4882a593Smuzhiyun */ 2440*4882a593Smuzhiyun #define RFCSR24_TX_AGC_FC FIELD8(0x1f) 2441*4882a593Smuzhiyun #define RFCSR24_TX_H20M FIELD8(0x20) 2442*4882a593Smuzhiyun #define RFCSR24_TX_CALIB FIELD8(0x7f) 2443*4882a593Smuzhiyun 2444*4882a593Smuzhiyun /* 2445*4882a593Smuzhiyun * RFCSR 27: 2446*4882a593Smuzhiyun */ 2447*4882a593Smuzhiyun #define RFCSR27_R1 FIELD8(0x03) 2448*4882a593Smuzhiyun #define RFCSR27_R2 FIELD8(0x04) 2449*4882a593Smuzhiyun #define RFCSR27_R3 FIELD8(0x30) 2450*4882a593Smuzhiyun #define RFCSR27_R4 FIELD8(0x40) 2451*4882a593Smuzhiyun 2452*4882a593Smuzhiyun /* 2453*4882a593Smuzhiyun * RFCSR 28: 2454*4882a593Smuzhiyun */ 2455*4882a593Smuzhiyun #define RFCSR28_CH11_HT40 FIELD8(0x04) 2456*4882a593Smuzhiyun 2457*4882a593Smuzhiyun /* 2458*4882a593Smuzhiyun * RFCSR 29: 2459*4882a593Smuzhiyun */ 2460*4882a593Smuzhiyun #define RFCSR29_ADC6_TEST FIELD8(0x01) 2461*4882a593Smuzhiyun #define RFCSR29_ADC6_INT_TEST FIELD8(0x02) 2462*4882a593Smuzhiyun #define RFCSR29_RSSI_RESET FIELD8(0x04) 2463*4882a593Smuzhiyun #define RFCSR29_RSSI_ON FIELD8(0x08) 2464*4882a593Smuzhiyun #define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30) 2465*4882a593Smuzhiyun #define RFCSR29_RSSI_GAIN FIELD8(0xc0) 2466*4882a593Smuzhiyun 2467*4882a593Smuzhiyun /* 2468*4882a593Smuzhiyun * RFCSR 30: 2469*4882a593Smuzhiyun */ 2470*4882a593Smuzhiyun #define RFCSR30_TX_H20M FIELD8(0x02) 2471*4882a593Smuzhiyun #define RFCSR30_RX_H20M FIELD8(0x04) 2472*4882a593Smuzhiyun #define RFCSR30_RX_VCM FIELD8(0x18) 2473*4882a593Smuzhiyun #define RFCSR30_RF_CALIBRATION FIELD8(0x80) 2474*4882a593Smuzhiyun #define RF3322_RFCSR30_TX_H20M FIELD8(0x01) 2475*4882a593Smuzhiyun #define RF3322_RFCSR30_RX_H20M FIELD8(0x02) 2476*4882a593Smuzhiyun 2477*4882a593Smuzhiyun /* 2478*4882a593Smuzhiyun * RFCSR 31: 2479*4882a593Smuzhiyun */ 2480*4882a593Smuzhiyun #define RFCSR31_RX_AGC_FC FIELD8(0x1f) 2481*4882a593Smuzhiyun #define RFCSR31_RX_H20M FIELD8(0x20) 2482*4882a593Smuzhiyun #define RFCSR31_RX_CALIB FIELD8(0x7f) 2483*4882a593Smuzhiyun 2484*4882a593Smuzhiyun /* RFCSR 32 bits for RF3053 */ 2485*4882a593Smuzhiyun #define RFCSR32_TX_AGC_FC FIELD8(0xf8) 2486*4882a593Smuzhiyun 2487*4882a593Smuzhiyun /* RFCSR 36 bits for RF3053 */ 2488*4882a593Smuzhiyun #define RFCSR36_RF_BS FIELD8(0x80) 2489*4882a593Smuzhiyun 2490*4882a593Smuzhiyun /* 2491*4882a593Smuzhiyun * RFCSR 34: 2492*4882a593Smuzhiyun */ 2493*4882a593Smuzhiyun #define RFCSR34_TX0_EXT_PA FIELD8(0x04) 2494*4882a593Smuzhiyun #define RFCSR34_TX1_EXT_PA FIELD8(0x08) 2495*4882a593Smuzhiyun 2496*4882a593Smuzhiyun /* 2497*4882a593Smuzhiyun * RFCSR 38: 2498*4882a593Smuzhiyun */ 2499*4882a593Smuzhiyun #define RFCSR38_RX_LO1_EN FIELD8(0x20) 2500*4882a593Smuzhiyun 2501*4882a593Smuzhiyun /* 2502*4882a593Smuzhiyun * RFCSR 39: 2503*4882a593Smuzhiyun */ 2504*4882a593Smuzhiyun #define RFCSR39_RX_DIV FIELD8(0x40) 2505*4882a593Smuzhiyun #define RFCSR39_RX_LO2_EN FIELD8(0x80) 2506*4882a593Smuzhiyun 2507*4882a593Smuzhiyun /* 2508*4882a593Smuzhiyun * RFCSR 41: 2509*4882a593Smuzhiyun */ 2510*4882a593Smuzhiyun #define RFCSR41_BIT1 FIELD8(0x01) 2511*4882a593Smuzhiyun #define RFCSR41_BIT4 FIELD8(0x08) 2512*4882a593Smuzhiyun 2513*4882a593Smuzhiyun /* 2514*4882a593Smuzhiyun * RFCSR 42: 2515*4882a593Smuzhiyun */ 2516*4882a593Smuzhiyun #define RFCSR42_BIT1 FIELD8(0x01) 2517*4882a593Smuzhiyun #define RFCSR42_BIT4 FIELD8(0x08) 2518*4882a593Smuzhiyun #define RFCSR42_TX2_EN_MT7620 FIELD8(0x40) 2519*4882a593Smuzhiyun 2520*4882a593Smuzhiyun /* 2521*4882a593Smuzhiyun * RFCSR 49: 2522*4882a593Smuzhiyun */ 2523*4882a593Smuzhiyun #define RFCSR49_TX FIELD8(0x3f) 2524*4882a593Smuzhiyun #define RFCSR49_EP FIELD8(0xc0) 2525*4882a593Smuzhiyun /* bits for RT3593 */ 2526*4882a593Smuzhiyun #define RFCSR49_TX_LO1_IC FIELD8(0x1c) 2527*4882a593Smuzhiyun #define RFCSR49_TX_DIV FIELD8(0x20) 2528*4882a593Smuzhiyun 2529*4882a593Smuzhiyun /* 2530*4882a593Smuzhiyun * RFCSR 50: 2531*4882a593Smuzhiyun */ 2532*4882a593Smuzhiyun #define RFCSR50_TX FIELD8(0x3f) 2533*4882a593Smuzhiyun #define RFCSR50_TX0_EXT_PA FIELD8(0x02) 2534*4882a593Smuzhiyun #define RFCSR50_TX1_EXT_PA FIELD8(0x10) 2535*4882a593Smuzhiyun #define RFCSR50_EP FIELD8(0xc0) 2536*4882a593Smuzhiyun /* bits for RT3593 */ 2537*4882a593Smuzhiyun #define RFCSR50_TX_LO1_EN FIELD8(0x20) 2538*4882a593Smuzhiyun #define RFCSR50_TX_LO2_EN FIELD8(0x10) 2539*4882a593Smuzhiyun 2540*4882a593Smuzhiyun /* RFCSR 51 */ 2541*4882a593Smuzhiyun /* bits for RT3593 */ 2542*4882a593Smuzhiyun #define RFCSR51_BITS01 FIELD8(0x03) 2543*4882a593Smuzhiyun #define RFCSR51_BITS24 FIELD8(0x1c) 2544*4882a593Smuzhiyun #define RFCSR51_BITS57 FIELD8(0xe0) 2545*4882a593Smuzhiyun 2546*4882a593Smuzhiyun #define RFCSR53_TX_POWER FIELD8(0x3f) 2547*4882a593Smuzhiyun #define RFCSR53_UNKNOWN FIELD8(0xc0) 2548*4882a593Smuzhiyun 2549*4882a593Smuzhiyun #define RFCSR54_TX_POWER FIELD8(0x3f) 2550*4882a593Smuzhiyun #define RFCSR54_UNKNOWN FIELD8(0xc0) 2551*4882a593Smuzhiyun 2552*4882a593Smuzhiyun #define RFCSR55_TX_POWER FIELD8(0x3f) 2553*4882a593Smuzhiyun #define RFCSR55_UNKNOWN FIELD8(0xc0) 2554*4882a593Smuzhiyun 2555*4882a593Smuzhiyun #define RFCSR57_DRV_CC FIELD8(0xfc) 2556*4882a593Smuzhiyun 2557*4882a593Smuzhiyun 2558*4882a593Smuzhiyun /* 2559*4882a593Smuzhiyun * RF registers 2560*4882a593Smuzhiyun */ 2561*4882a593Smuzhiyun 2562*4882a593Smuzhiyun /* 2563*4882a593Smuzhiyun * RF 2 2564*4882a593Smuzhiyun */ 2565*4882a593Smuzhiyun #define RF2_ANTENNA_RX2 FIELD32(0x00000040) 2566*4882a593Smuzhiyun #define RF2_ANTENNA_TX1 FIELD32(0x00004000) 2567*4882a593Smuzhiyun #define RF2_ANTENNA_RX1 FIELD32(0x00020000) 2568*4882a593Smuzhiyun 2569*4882a593Smuzhiyun /* 2570*4882a593Smuzhiyun * RF 3 2571*4882a593Smuzhiyun */ 2572*4882a593Smuzhiyun #define RF3_TXPOWER_G FIELD32(0x00003e00) 2573*4882a593Smuzhiyun #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200) 2574*4882a593Smuzhiyun #define RF3_TXPOWER_A FIELD32(0x00003c00) 2575*4882a593Smuzhiyun 2576*4882a593Smuzhiyun /* 2577*4882a593Smuzhiyun * RF 4 2578*4882a593Smuzhiyun */ 2579*4882a593Smuzhiyun #define RF4_TXPOWER_G FIELD32(0x000007c0) 2580*4882a593Smuzhiyun #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040) 2581*4882a593Smuzhiyun #define RF4_TXPOWER_A FIELD32(0x00000780) 2582*4882a593Smuzhiyun #define RF4_FREQ_OFFSET FIELD32(0x001f8000) 2583*4882a593Smuzhiyun #define RF4_HT40 FIELD32(0x00200000) 2584*4882a593Smuzhiyun 2585*4882a593Smuzhiyun /* 2586*4882a593Smuzhiyun * EEPROM content. 2587*4882a593Smuzhiyun * The wordsize of the EEPROM is 16 bits. 2588*4882a593Smuzhiyun */ 2589*4882a593Smuzhiyun 2590*4882a593Smuzhiyun enum rt2800_eeprom_word { 2591*4882a593Smuzhiyun EEPROM_CHIP_ID = 0, 2592*4882a593Smuzhiyun EEPROM_VERSION, 2593*4882a593Smuzhiyun EEPROM_MAC_ADDR_0, 2594*4882a593Smuzhiyun EEPROM_MAC_ADDR_1, 2595*4882a593Smuzhiyun EEPROM_MAC_ADDR_2, 2596*4882a593Smuzhiyun EEPROM_NIC_CONF0, 2597*4882a593Smuzhiyun EEPROM_NIC_CONF1, 2598*4882a593Smuzhiyun EEPROM_FREQ, 2599*4882a593Smuzhiyun EEPROM_LED_AG_CONF, 2600*4882a593Smuzhiyun EEPROM_LED_ACT_CONF, 2601*4882a593Smuzhiyun EEPROM_LED_POLARITY, 2602*4882a593Smuzhiyun EEPROM_NIC_CONF2, 2603*4882a593Smuzhiyun EEPROM_LNA, 2604*4882a593Smuzhiyun EEPROM_RSSI_BG, 2605*4882a593Smuzhiyun EEPROM_RSSI_BG2, 2606*4882a593Smuzhiyun EEPROM_TXMIXER_GAIN_BG, 2607*4882a593Smuzhiyun EEPROM_RSSI_A, 2608*4882a593Smuzhiyun EEPROM_RSSI_A2, 2609*4882a593Smuzhiyun EEPROM_TXMIXER_GAIN_A, 2610*4882a593Smuzhiyun EEPROM_EIRP_MAX_TX_POWER, 2611*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA, 2612*4882a593Smuzhiyun EEPROM_TXPOWER_BG1, 2613*4882a593Smuzhiyun EEPROM_TXPOWER_BG2, 2614*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG1, 2615*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG2, 2616*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG3, 2617*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG4, 2618*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG5, 2619*4882a593Smuzhiyun EEPROM_TXPOWER_A1, 2620*4882a593Smuzhiyun EEPROM_TXPOWER_A2, 2621*4882a593Smuzhiyun EEPROM_TXPOWER_INIT, 2622*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A1, 2623*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A2, 2624*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A3, 2625*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A4, 2626*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A5, 2627*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE, 2628*4882a593Smuzhiyun EEPROM_BBP_START, 2629*4882a593Smuzhiyun 2630*4882a593Smuzhiyun /* IDs for extended EEPROM format used by three-chain devices */ 2631*4882a593Smuzhiyun EEPROM_EXT_LNA2, 2632*4882a593Smuzhiyun EEPROM_EXT_TXPOWER_BG3, 2633*4882a593Smuzhiyun EEPROM_EXT_TXPOWER_A3, 2634*4882a593Smuzhiyun 2635*4882a593Smuzhiyun /* New values must be added before this */ 2636*4882a593Smuzhiyun EEPROM_WORD_COUNT 2637*4882a593Smuzhiyun }; 2638*4882a593Smuzhiyun 2639*4882a593Smuzhiyun /* 2640*4882a593Smuzhiyun * EEPROM Version 2641*4882a593Smuzhiyun */ 2642*4882a593Smuzhiyun #define EEPROM_VERSION_FAE FIELD16(0x00ff) 2643*4882a593Smuzhiyun #define EEPROM_VERSION_VERSION FIELD16(0xff00) 2644*4882a593Smuzhiyun 2645*4882a593Smuzhiyun /* 2646*4882a593Smuzhiyun * HW MAC address. 2647*4882a593Smuzhiyun */ 2648*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff) 2649*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00) 2650*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff) 2651*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00) 2652*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff) 2653*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00) 2654*4882a593Smuzhiyun 2655*4882a593Smuzhiyun /* 2656*4882a593Smuzhiyun * EEPROM NIC Configuration 0 2657*4882a593Smuzhiyun * RXPATH: 1: 1R, 2: 2R, 3: 3R 2658*4882a593Smuzhiyun * TXPATH: 1: 1T, 2: 2T, 3: 3T 2659*4882a593Smuzhiyun * RF_TYPE: RFIC type 2660*4882a593Smuzhiyun */ 2661*4882a593Smuzhiyun #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f) 2662*4882a593Smuzhiyun #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0) 2663*4882a593Smuzhiyun #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00) 2664*4882a593Smuzhiyun 2665*4882a593Smuzhiyun /* 2666*4882a593Smuzhiyun * EEPROM NIC Configuration 1 2667*4882a593Smuzhiyun * HW_RADIO: 0: disable, 1: enable 2668*4882a593Smuzhiyun * EXTERNAL_TX_ALC: 0: disable, 1: enable 2669*4882a593Smuzhiyun * EXTERNAL_LNA_2G: 0: disable, 1: enable 2670*4882a593Smuzhiyun * EXTERNAL_LNA_5G: 0: disable, 1: enable 2671*4882a593Smuzhiyun * CARDBUS_ACCEL: 0: enable, 1: disable 2672*4882a593Smuzhiyun * BW40M_SB_2G: 0: disable, 1: enable 2673*4882a593Smuzhiyun * BW40M_SB_5G: 0: disable, 1: enable 2674*4882a593Smuzhiyun * WPS_PBC: 0: disable, 1: enable 2675*4882a593Smuzhiyun * BW40M_2G: 0: enable, 1: disable 2676*4882a593Smuzhiyun * BW40M_5G: 0: enable, 1: disable 2677*4882a593Smuzhiyun * BROADBAND_EXT_LNA: 0: disable, 1: enable 2678*4882a593Smuzhiyun * ANT_DIVERSITY: 00: Disable, 01: Diversity, 2679*4882a593Smuzhiyun * 10: Main antenna, 11: Aux antenna 2680*4882a593Smuzhiyun * INTERNAL_TX_ALC: 0: disable, 1: enable 2681*4882a593Smuzhiyun * BT_COEXIST: 0: disable, 1: enable 2682*4882a593Smuzhiyun * DAC_TEST: 0: disable, 1: enable 2683*4882a593Smuzhiyun * EXTERNAL_TX0_PA: 0: disable, 1: enable (only on RT3352) 2684*4882a593Smuzhiyun * EXTERNAL_TX1_PA: 0: disable, 1: enable (only on RT3352) 2685*4882a593Smuzhiyun */ 2686*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001) 2687*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002) 2688*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004) 2689*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008) 2690*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010) 2691*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020) 2692*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040) 2693*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080) 2694*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100) 2695*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200) 2696*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400) 2697*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800) 2698*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000) 2699*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000) 2700*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000) 2701*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352 FIELD16(0x4000) 2702*4882a593Smuzhiyun #define EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352 FIELD16(0x8000) 2703*4882a593Smuzhiyun 2704*4882a593Smuzhiyun /* 2705*4882a593Smuzhiyun * EEPROM frequency 2706*4882a593Smuzhiyun */ 2707*4882a593Smuzhiyun #define EEPROM_FREQ_OFFSET FIELD16(0x00ff) 2708*4882a593Smuzhiyun #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00) 2709*4882a593Smuzhiyun #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000) 2710*4882a593Smuzhiyun 2711*4882a593Smuzhiyun /* 2712*4882a593Smuzhiyun * EEPROM LED 2713*4882a593Smuzhiyun * POLARITY_RDY_G: Polarity RDY_G setting. 2714*4882a593Smuzhiyun * POLARITY_RDY_A: Polarity RDY_A setting. 2715*4882a593Smuzhiyun * POLARITY_ACT: Polarity ACT setting. 2716*4882a593Smuzhiyun * POLARITY_GPIO_0: Polarity GPIO0 setting. 2717*4882a593Smuzhiyun * POLARITY_GPIO_1: Polarity GPIO1 setting. 2718*4882a593Smuzhiyun * POLARITY_GPIO_2: Polarity GPIO2 setting. 2719*4882a593Smuzhiyun * POLARITY_GPIO_3: Polarity GPIO3 setting. 2720*4882a593Smuzhiyun * POLARITY_GPIO_4: Polarity GPIO4 setting. 2721*4882a593Smuzhiyun * LED_MODE: Led mode. 2722*4882a593Smuzhiyun */ 2723*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001) 2724*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002) 2725*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004) 2726*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008) 2727*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010) 2728*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020) 2729*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040) 2730*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080) 2731*4882a593Smuzhiyun #define EEPROM_LED_LED_MODE FIELD16(0x1f00) 2732*4882a593Smuzhiyun 2733*4882a593Smuzhiyun /* 2734*4882a593Smuzhiyun * EEPROM NIC Configuration 2 2735*4882a593Smuzhiyun * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream 2736*4882a593Smuzhiyun * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream 2737*4882a593Smuzhiyun * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved 2738*4882a593Smuzhiyun */ 2739*4882a593Smuzhiyun #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f) 2740*4882a593Smuzhiyun #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0) 2741*4882a593Smuzhiyun #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600) 2742*4882a593Smuzhiyun 2743*4882a593Smuzhiyun /* 2744*4882a593Smuzhiyun * EEPROM LNA 2745*4882a593Smuzhiyun */ 2746*4882a593Smuzhiyun #define EEPROM_LNA_BG FIELD16(0x00ff) 2747*4882a593Smuzhiyun #define EEPROM_LNA_A0 FIELD16(0xff00) 2748*4882a593Smuzhiyun 2749*4882a593Smuzhiyun /* 2750*4882a593Smuzhiyun * EEPROM RSSI BG offset 2751*4882a593Smuzhiyun */ 2752*4882a593Smuzhiyun #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff) 2753*4882a593Smuzhiyun #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00) 2754*4882a593Smuzhiyun 2755*4882a593Smuzhiyun /* 2756*4882a593Smuzhiyun * EEPROM RSSI BG2 offset 2757*4882a593Smuzhiyun */ 2758*4882a593Smuzhiyun #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff) 2759*4882a593Smuzhiyun #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00) 2760*4882a593Smuzhiyun 2761*4882a593Smuzhiyun /* 2762*4882a593Smuzhiyun * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2). 2763*4882a593Smuzhiyun */ 2764*4882a593Smuzhiyun #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007) 2765*4882a593Smuzhiyun 2766*4882a593Smuzhiyun /* 2767*4882a593Smuzhiyun * EEPROM RSSI A offset 2768*4882a593Smuzhiyun */ 2769*4882a593Smuzhiyun #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff) 2770*4882a593Smuzhiyun #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00) 2771*4882a593Smuzhiyun 2772*4882a593Smuzhiyun /* 2773*4882a593Smuzhiyun * EEPROM RSSI A2 offset 2774*4882a593Smuzhiyun */ 2775*4882a593Smuzhiyun #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff) 2776*4882a593Smuzhiyun #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00) 2777*4882a593Smuzhiyun 2778*4882a593Smuzhiyun /* 2779*4882a593Smuzhiyun * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2). 2780*4882a593Smuzhiyun */ 2781*4882a593Smuzhiyun #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007) 2782*4882a593Smuzhiyun 2783*4882a593Smuzhiyun /* 2784*4882a593Smuzhiyun * EEPROM EIRP Maximum TX power values(unit: dbm) 2785*4882a593Smuzhiyun */ 2786*4882a593Smuzhiyun #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff) 2787*4882a593Smuzhiyun #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00) 2788*4882a593Smuzhiyun 2789*4882a593Smuzhiyun /* 2790*4882a593Smuzhiyun * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power. 2791*4882a593Smuzhiyun * This is delta in 40MHZ. 2792*4882a593Smuzhiyun * VALUE: Tx Power dalta value, MAX=4(unit: dbm) 2793*4882a593Smuzhiyun * TYPE: 1: Plus the delta value, 0: minus the delta value 2794*4882a593Smuzhiyun * ENABLE: enable tx power compensation for 40BW 2795*4882a593Smuzhiyun */ 2796*4882a593Smuzhiyun #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f) 2797*4882a593Smuzhiyun #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040) 2798*4882a593Smuzhiyun #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080) 2799*4882a593Smuzhiyun #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00) 2800*4882a593Smuzhiyun #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000) 2801*4882a593Smuzhiyun #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000) 2802*4882a593Smuzhiyun 2803*4882a593Smuzhiyun /* 2804*4882a593Smuzhiyun * EEPROM TXPOWER 802.11BG 2805*4882a593Smuzhiyun */ 2806*4882a593Smuzhiyun #define EEPROM_TXPOWER_BG_SIZE 7 2807*4882a593Smuzhiyun #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff) 2808*4882a593Smuzhiyun #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00) 2809*4882a593Smuzhiyun 2810*4882a593Smuzhiyun /* 2811*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11BG 2812*4882a593Smuzhiyun * MINUS4: If the actual TSSI is below this boundary, tx power needs to be 2813*4882a593Smuzhiyun * reduced by (agc_step * -4) 2814*4882a593Smuzhiyun * MINUS3: If the actual TSSI is below this boundary, tx power needs to be 2815*4882a593Smuzhiyun * reduced by (agc_step * -3) 2816*4882a593Smuzhiyun */ 2817*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff) 2818*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00) 2819*4882a593Smuzhiyun 2820*4882a593Smuzhiyun /* 2821*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11BG 2822*4882a593Smuzhiyun * MINUS2: If the actual TSSI is below this boundary, tx power needs to be 2823*4882a593Smuzhiyun * reduced by (agc_step * -2) 2824*4882a593Smuzhiyun * MINUS1: If the actual TSSI is below this boundary, tx power needs to be 2825*4882a593Smuzhiyun * reduced by (agc_step * -1) 2826*4882a593Smuzhiyun */ 2827*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff) 2828*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00) 2829*4882a593Smuzhiyun 2830*4882a593Smuzhiyun /* 2831*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11BG 2832*4882a593Smuzhiyun * REF: Reference TSSI value, no tx power changes needed 2833*4882a593Smuzhiyun * PLUS1: If the actual TSSI is above this boundary, tx power needs to be 2834*4882a593Smuzhiyun * increased by (agc_step * 1) 2835*4882a593Smuzhiyun */ 2836*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff) 2837*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00) 2838*4882a593Smuzhiyun 2839*4882a593Smuzhiyun /* 2840*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11BG 2841*4882a593Smuzhiyun * PLUS2: If the actual TSSI is above this boundary, tx power needs to be 2842*4882a593Smuzhiyun * increased by (agc_step * 2) 2843*4882a593Smuzhiyun * PLUS3: If the actual TSSI is above this boundary, tx power needs to be 2844*4882a593Smuzhiyun * increased by (agc_step * 3) 2845*4882a593Smuzhiyun */ 2846*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff) 2847*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00) 2848*4882a593Smuzhiyun 2849*4882a593Smuzhiyun /* 2850*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11BG 2851*4882a593Smuzhiyun * PLUS4: If the actual TSSI is above this boundary, tx power needs to be 2852*4882a593Smuzhiyun * increased by (agc_step * 4) 2853*4882a593Smuzhiyun * AGC_STEP: Temperature compensation step. 2854*4882a593Smuzhiyun */ 2855*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff) 2856*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00) 2857*4882a593Smuzhiyun 2858*4882a593Smuzhiyun /* 2859*4882a593Smuzhiyun * EEPROM TXPOWER 802.11A 2860*4882a593Smuzhiyun */ 2861*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_SIZE 6 2862*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff) 2863*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_2 FIELD16(0xff00) 2864*4882a593Smuzhiyun 2865*4882a593Smuzhiyun /* EEPROM_TXPOWER_{A,G} fields for RT3593 */ 2866*4882a593Smuzhiyun #define EEPROM_TXPOWER_ALC FIELD8(0x1f) 2867*4882a593Smuzhiyun #define EEPROM_TXPOWER_FINE_CTRL FIELD8(0xe0) 2868*4882a593Smuzhiyun 2869*4882a593Smuzhiyun /* 2870*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11A 2871*4882a593Smuzhiyun * MINUS4: If the actual TSSI is below this boundary, tx power needs to be 2872*4882a593Smuzhiyun * reduced by (agc_step * -4) 2873*4882a593Smuzhiyun * MINUS3: If the actual TSSI is below this boundary, tx power needs to be 2874*4882a593Smuzhiyun * reduced by (agc_step * -3) 2875*4882a593Smuzhiyun */ 2876*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff) 2877*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00) 2878*4882a593Smuzhiyun 2879*4882a593Smuzhiyun /* 2880*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11A 2881*4882a593Smuzhiyun * MINUS2: If the actual TSSI is below this boundary, tx power needs to be 2882*4882a593Smuzhiyun * reduced by (agc_step * -2) 2883*4882a593Smuzhiyun * MINUS1: If the actual TSSI is below this boundary, tx power needs to be 2884*4882a593Smuzhiyun * reduced by (agc_step * -1) 2885*4882a593Smuzhiyun */ 2886*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff) 2887*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00) 2888*4882a593Smuzhiyun 2889*4882a593Smuzhiyun /* 2890*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11A 2891*4882a593Smuzhiyun * REF: Reference TSSI value, no tx power changes needed 2892*4882a593Smuzhiyun * PLUS1: If the actual TSSI is above this boundary, tx power needs to be 2893*4882a593Smuzhiyun * increased by (agc_step * 1) 2894*4882a593Smuzhiyun */ 2895*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff) 2896*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00) 2897*4882a593Smuzhiyun 2898*4882a593Smuzhiyun /* 2899*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11A 2900*4882a593Smuzhiyun * PLUS2: If the actual TSSI is above this boundary, tx power needs to be 2901*4882a593Smuzhiyun * increased by (agc_step * 2) 2902*4882a593Smuzhiyun * PLUS3: If the actual TSSI is above this boundary, tx power needs to be 2903*4882a593Smuzhiyun * increased by (agc_step * 3) 2904*4882a593Smuzhiyun */ 2905*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff) 2906*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00) 2907*4882a593Smuzhiyun 2908*4882a593Smuzhiyun /* 2909*4882a593Smuzhiyun * EEPROM temperature compensation boundaries 802.11A 2910*4882a593Smuzhiyun * PLUS4: If the actual TSSI is above this boundary, tx power needs to be 2911*4882a593Smuzhiyun * increased by (agc_step * 4) 2912*4882a593Smuzhiyun * AGC_STEP: Temperature compensation step. 2913*4882a593Smuzhiyun */ 2914*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff) 2915*4882a593Smuzhiyun #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00) 2916*4882a593Smuzhiyun 2917*4882a593Smuzhiyun /* 2918*4882a593Smuzhiyun * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode 2919*4882a593Smuzhiyun */ 2920*4882a593Smuzhiyun #define EEPROM_TXPOWER_BYRATE_SIZE 9 2921*4882a593Smuzhiyun 2922*4882a593Smuzhiyun #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f) 2923*4882a593Smuzhiyun #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0) 2924*4882a593Smuzhiyun #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00) 2925*4882a593Smuzhiyun #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000) 2926*4882a593Smuzhiyun 2927*4882a593Smuzhiyun /* 2928*4882a593Smuzhiyun * EEPROM BBP. 2929*4882a593Smuzhiyun */ 2930*4882a593Smuzhiyun #define EEPROM_BBP_SIZE 16 2931*4882a593Smuzhiyun #define EEPROM_BBP_VALUE FIELD16(0x00ff) 2932*4882a593Smuzhiyun #define EEPROM_BBP_REG_ID FIELD16(0xff00) 2933*4882a593Smuzhiyun 2934*4882a593Smuzhiyun /* EEPROM_EXT_LNA2 */ 2935*4882a593Smuzhiyun #define EEPROM_EXT_LNA2_A1 FIELD16(0x00ff) 2936*4882a593Smuzhiyun #define EEPROM_EXT_LNA2_A2 FIELD16(0xff00) 2937*4882a593Smuzhiyun 2938*4882a593Smuzhiyun /* 2939*4882a593Smuzhiyun * EEPROM IQ Calibration, unlike other entries those are byte addresses. 2940*4882a593Smuzhiyun */ 2941*4882a593Smuzhiyun 2942*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX0_2G 0x130 2943*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX0_2G 0x131 2944*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX0_2G 0x132 2945*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX1_2G 0x133 2946*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX1_2G 0x134 2947*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX1_2G 0x135 2948*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX0_2G 0x136 2949*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX0_2G 0x137 2950*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX0_2G 0x138 2951*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX1_2G 0x139 2952*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX1_2G 0x13A 2953*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX1_2G 0x13B 2954*4882a593Smuzhiyun #define EEPROM_RF_IQ_COMPENSATION_CONTROL 0x13C 2955*4882a593Smuzhiyun #define EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL 0x13D 2956*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G 0x144 2957*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G 0x145 2958*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G 0X146 2959*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G 0x147 2960*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G 0x148 2961*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G 0x149 2962*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G 0x14A 2963*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G 0x14B 2964*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G 0X14C 2965*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G 0x14D 2966*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G 0x14E 2967*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G 0x14F 2968*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH36_TO_CH64_5G 0x150 2969*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH36_TO_CH64_5G 0x151 2970*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH100_TO_CH138_5G 0x152 2971*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH100_TO_CH138_5G 0x153 2972*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH140_TO_CH165_5G 0x154 2973*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH140_TO_CH165_5G 0x155 2974*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX0_CH36_TO_CH64_5G 0x156 2975*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX0_CH36_TO_CH64_5G 0x157 2976*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX0_CH100_TO_CH138_5G 0X158 2977*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX0_CH100_TO_CH138_5G 0x159 2978*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX0_CH140_TO_CH165_5G 0x15A 2979*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX0_CH140_TO_CH165_5G 0x15B 2980*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX1_CH36_TO_CH64_5G 0x15C 2981*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX1_CH36_TO_CH64_5G 0x15D 2982*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX1_CH100_TO_CH138_5G 0X15E 2983*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX1_CH100_TO_CH138_5G 0x15F 2984*4882a593Smuzhiyun #define EEPROM_IQ_GAIN_CAL_RX1_CH140_TO_CH165_5G 0x160 2985*4882a593Smuzhiyun #define EEPROM_IQ_PHASE_CAL_RX1_CH140_TO_CH165_5G 0x161 2986*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH36_TO_CH64_5G 0x162 2987*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH36_TO_CH64_5G 0x163 2988*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH100_TO_CH138_5G 0x164 2989*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH100_TO_CH138_5G 0x165 2990*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH140_TO_CH165_5G 0x166 2991*4882a593Smuzhiyun #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH140_TO_CH165_5G 0x167 2992*4882a593Smuzhiyun 2993*4882a593Smuzhiyun /* 2994*4882a593Smuzhiyun * MCU mailbox commands. 2995*4882a593Smuzhiyun * MCU_SLEEP - go to power-save mode. 2996*4882a593Smuzhiyun * arg1: 1: save as much power as possible, 0: save less power. 2997*4882a593Smuzhiyun * status: 1: success, 2: already asleep, 2998*4882a593Smuzhiyun * 3: maybe MAC is busy so can't finish this task. 2999*4882a593Smuzhiyun * MCU_RADIO_OFF 3000*4882a593Smuzhiyun * arg0: 0: do power-saving, NOT turn off radio. 3001*4882a593Smuzhiyun */ 3002*4882a593Smuzhiyun #define MCU_SLEEP 0x30 3003*4882a593Smuzhiyun #define MCU_WAKEUP 0x31 3004*4882a593Smuzhiyun #define MCU_RADIO_OFF 0x35 3005*4882a593Smuzhiyun #define MCU_CURRENT 0x36 3006*4882a593Smuzhiyun #define MCU_LED 0x50 3007*4882a593Smuzhiyun #define MCU_LED_STRENGTH 0x51 3008*4882a593Smuzhiyun #define MCU_LED_AG_CONF 0x52 3009*4882a593Smuzhiyun #define MCU_LED_ACT_CONF 0x53 3010*4882a593Smuzhiyun #define MCU_LED_LED_POLARITY 0x54 3011*4882a593Smuzhiyun #define MCU_RADAR 0x60 3012*4882a593Smuzhiyun #define MCU_BOOT_SIGNAL 0x72 3013*4882a593Smuzhiyun #define MCU_ANT_SELECT 0X73 3014*4882a593Smuzhiyun #define MCU_FREQ_OFFSET 0x74 3015*4882a593Smuzhiyun #define MCU_BBP_SIGNAL 0x80 3016*4882a593Smuzhiyun #define MCU_POWER_SAVE 0x83 3017*4882a593Smuzhiyun #define MCU_BAND_SELECT 0x91 3018*4882a593Smuzhiyun 3019*4882a593Smuzhiyun /* 3020*4882a593Smuzhiyun * MCU mailbox tokens 3021*4882a593Smuzhiyun */ 3022*4882a593Smuzhiyun #define TOKEN_SLEEP 1 3023*4882a593Smuzhiyun #define TOKEN_RADIO_OFF 2 3024*4882a593Smuzhiyun #define TOKEN_WAKEUP 3 3025*4882a593Smuzhiyun 3026*4882a593Smuzhiyun 3027*4882a593Smuzhiyun /* 3028*4882a593Smuzhiyun * DMA descriptor defines. 3029*4882a593Smuzhiyun */ 3030*4882a593Smuzhiyun 3031*4882a593Smuzhiyun #define TXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32)) 3032*4882a593Smuzhiyun #define TXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32)) 3033*4882a593Smuzhiyun 3034*4882a593Smuzhiyun #define RXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32)) 3035*4882a593Smuzhiyun #define RXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32)) 3036*4882a593Smuzhiyun #define RXWI_DESC_SIZE_6WORDS (6 * sizeof(__le32)) 3037*4882a593Smuzhiyun 3038*4882a593Smuzhiyun /* 3039*4882a593Smuzhiyun * TX WI structure 3040*4882a593Smuzhiyun */ 3041*4882a593Smuzhiyun 3042*4882a593Smuzhiyun /* 3043*4882a593Smuzhiyun * Word0 3044*4882a593Smuzhiyun * FRAG: 1 To inform TKIP engine this is a fragment. 3045*4882a593Smuzhiyun * MIMO_PS: The remote peer is in dynamic MIMO-PS mode 3046*4882a593Smuzhiyun * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs 3047*4882a593Smuzhiyun * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will 3048*4882a593Smuzhiyun * duplicate the frame to both channels). 3049*4882a593Smuzhiyun * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED 3050*4882a593Smuzhiyun * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will 3051*4882a593Smuzhiyun * aggregate consecutive frames with the same RA and QoS TID. If 3052*4882a593Smuzhiyun * a frame A with the same RA and QoS TID but AMPDU=0 is queued 3053*4882a593Smuzhiyun * directly after a frame B with AMPDU=1, frame A might still 3054*4882a593Smuzhiyun * get aggregated into the AMPDU started by frame B. So, setting 3055*4882a593Smuzhiyun * AMPDU to 0 does _not_ necessarily mean the frame is sent as 3056*4882a593Smuzhiyun * MPDU, it can still end up in an AMPDU if the previous frame 3057*4882a593Smuzhiyun * was tagged as AMPDU. 3058*4882a593Smuzhiyun */ 3059*4882a593Smuzhiyun #define TXWI_W0_FRAG FIELD32(0x00000001) 3060*4882a593Smuzhiyun #define TXWI_W0_MIMO_PS FIELD32(0x00000002) 3061*4882a593Smuzhiyun #define TXWI_W0_CF_ACK FIELD32(0x00000004) 3062*4882a593Smuzhiyun #define TXWI_W0_TS FIELD32(0x00000008) 3063*4882a593Smuzhiyun #define TXWI_W0_AMPDU FIELD32(0x00000010) 3064*4882a593Smuzhiyun #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0) 3065*4882a593Smuzhiyun #define TXWI_W0_TX_OP FIELD32(0x00000300) 3066*4882a593Smuzhiyun #define TXWI_W0_MCS FIELD32(0x007f0000) 3067*4882a593Smuzhiyun #define TXWI_W0_BW FIELD32(0x00800000) 3068*4882a593Smuzhiyun #define TXWI_W0_SHORT_GI FIELD32(0x01000000) 3069*4882a593Smuzhiyun #define TXWI_W0_STBC FIELD32(0x06000000) 3070*4882a593Smuzhiyun #define TXWI_W0_IFS FIELD32(0x08000000) 3071*4882a593Smuzhiyun #define TXWI_W0_PHYMODE FIELD32(0xc0000000) 3072*4882a593Smuzhiyun 3073*4882a593Smuzhiyun /* 3074*4882a593Smuzhiyun * Word1 3075*4882a593Smuzhiyun * ACK: 0: No Ack needed, 1: Ack needed 3076*4882a593Smuzhiyun * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number 3077*4882a593Smuzhiyun * BW_WIN_SIZE: BA windows size of the recipient 3078*4882a593Smuzhiyun * WIRELESS_CLI_ID: Client ID for WCID table access 3079*4882a593Smuzhiyun * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame 3080*4882a593Smuzhiyun * PACKETID: Will be latched into the TX_STA_FIFO register once the according 3081*4882a593Smuzhiyun * frame was processed. If multiple frames are aggregated together 3082*4882a593Smuzhiyun * (AMPDU==1) the reported tx status will always contain the packet 3083*4882a593Smuzhiyun * id of the first frame. 0: Don't report tx status for this frame. 3084*4882a593Smuzhiyun * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3) 3085*4882a593Smuzhiyun * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3) 3086*4882a593Smuzhiyun * This identification number is calculated by ((idx % 3) + 1). 3087*4882a593Smuzhiyun * The (+1) is required to prevent PACKETID to become 0. 3088*4882a593Smuzhiyun */ 3089*4882a593Smuzhiyun #define TXWI_W1_ACK FIELD32(0x00000001) 3090*4882a593Smuzhiyun #define TXWI_W1_NSEQ FIELD32(0x00000002) 3091*4882a593Smuzhiyun #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc) 3092*4882a593Smuzhiyun #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00) 3093*4882a593Smuzhiyun #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000) 3094*4882a593Smuzhiyun #define TXWI_W1_PACKETID FIELD32(0xf0000000) 3095*4882a593Smuzhiyun #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000) 3096*4882a593Smuzhiyun #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000) 3097*4882a593Smuzhiyun 3098*4882a593Smuzhiyun /* 3099*4882a593Smuzhiyun * Word2 3100*4882a593Smuzhiyun */ 3101*4882a593Smuzhiyun #define TXWI_W2_IV FIELD32(0xffffffff) 3102*4882a593Smuzhiyun 3103*4882a593Smuzhiyun /* 3104*4882a593Smuzhiyun * Word3 3105*4882a593Smuzhiyun */ 3106*4882a593Smuzhiyun #define TXWI_W3_EIV FIELD32(0xffffffff) 3107*4882a593Smuzhiyun 3108*4882a593Smuzhiyun /* 3109*4882a593Smuzhiyun * RX WI structure 3110*4882a593Smuzhiyun */ 3111*4882a593Smuzhiyun 3112*4882a593Smuzhiyun /* 3113*4882a593Smuzhiyun * Word0 3114*4882a593Smuzhiyun */ 3115*4882a593Smuzhiyun #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff) 3116*4882a593Smuzhiyun #define RXWI_W0_KEY_INDEX FIELD32(0x00000300) 3117*4882a593Smuzhiyun #define RXWI_W0_BSSID FIELD32(0x00001c00) 3118*4882a593Smuzhiyun #define RXWI_W0_UDF FIELD32(0x0000e000) 3119*4882a593Smuzhiyun #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000) 3120*4882a593Smuzhiyun #define RXWI_W0_TID FIELD32(0xf0000000) 3121*4882a593Smuzhiyun 3122*4882a593Smuzhiyun /* 3123*4882a593Smuzhiyun * Word1 3124*4882a593Smuzhiyun */ 3125*4882a593Smuzhiyun #define RXWI_W1_FRAG FIELD32(0x0000000f) 3126*4882a593Smuzhiyun #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0) 3127*4882a593Smuzhiyun #define RXWI_W1_MCS FIELD32(0x007f0000) 3128*4882a593Smuzhiyun #define RXWI_W1_BW FIELD32(0x00800000) 3129*4882a593Smuzhiyun #define RXWI_W1_SHORT_GI FIELD32(0x01000000) 3130*4882a593Smuzhiyun #define RXWI_W1_STBC FIELD32(0x06000000) 3131*4882a593Smuzhiyun #define RXWI_W1_PHYMODE FIELD32(0xc0000000) 3132*4882a593Smuzhiyun 3133*4882a593Smuzhiyun /* 3134*4882a593Smuzhiyun * Word2 3135*4882a593Smuzhiyun */ 3136*4882a593Smuzhiyun #define RXWI_W2_RSSI0 FIELD32(0x000000ff) 3137*4882a593Smuzhiyun #define RXWI_W2_RSSI1 FIELD32(0x0000ff00) 3138*4882a593Smuzhiyun #define RXWI_W2_RSSI2 FIELD32(0x00ff0000) 3139*4882a593Smuzhiyun 3140*4882a593Smuzhiyun /* 3141*4882a593Smuzhiyun * Word3 3142*4882a593Smuzhiyun */ 3143*4882a593Smuzhiyun #define RXWI_W3_SNR0 FIELD32(0x000000ff) 3144*4882a593Smuzhiyun #define RXWI_W3_SNR1 FIELD32(0x0000ff00) 3145*4882a593Smuzhiyun 3146*4882a593Smuzhiyun /* 3147*4882a593Smuzhiyun * Macros for converting txpower from EEPROM to mac80211 value 3148*4882a593Smuzhiyun * and from mac80211 value to register value. 3149*4882a593Smuzhiyun */ 3150*4882a593Smuzhiyun #define MIN_G_TXPOWER 0 3151*4882a593Smuzhiyun #define MIN_A_TXPOWER -7 3152*4882a593Smuzhiyun #define MAX_G_TXPOWER 31 3153*4882a593Smuzhiyun #define MAX_A_TXPOWER 15 3154*4882a593Smuzhiyun #define DEFAULT_TXPOWER 5 3155*4882a593Smuzhiyun 3156*4882a593Smuzhiyun #define MIN_A_TXPOWER_3593 0 3157*4882a593Smuzhiyun #define MAX_A_TXPOWER_3593 31 3158*4882a593Smuzhiyun 3159*4882a593Smuzhiyun #define TXPOWER_G_FROM_DEV(__txpower) \ 3160*4882a593Smuzhiyun ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower) 3161*4882a593Smuzhiyun 3162*4882a593Smuzhiyun #define TXPOWER_A_FROM_DEV(__txpower) \ 3163*4882a593Smuzhiyun ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower) 3164*4882a593Smuzhiyun 3165*4882a593Smuzhiyun /* 3166*4882a593Smuzhiyun * Board's maximun TX power limitation 3167*4882a593Smuzhiyun */ 3168*4882a593Smuzhiyun #define EIRP_MAX_TX_POWER_LIMIT 0x50 3169*4882a593Smuzhiyun 3170*4882a593Smuzhiyun /* 3171*4882a593Smuzhiyun * Number of TBTT intervals after which we have to adjust 3172*4882a593Smuzhiyun * the hw beacon timer. 3173*4882a593Smuzhiyun */ 3174*4882a593Smuzhiyun #define BCN_TBTT_OFFSET 64 3175*4882a593Smuzhiyun 3176*4882a593Smuzhiyun #endif /* RT2800_H */ 3177