1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2010 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * Terry Lv <r65388@freescale.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __DWC_AHSATA_PRIV_H__ 9*4882a593Smuzhiyun #define __DWC_AHSATA_PRIV_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define DWC_AHSATA_MAX_CMD_SLOTS 32 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* Max host controller numbers */ 14*4882a593Smuzhiyun #define SATA_HC_MAX_NUM 4 15*4882a593Smuzhiyun /* Max command queue depth per host controller */ 16*4882a593Smuzhiyun #define DWC_AHSATA_HC_MAX_CMD 32 17*4882a593Smuzhiyun /* Max port number per host controller */ 18*4882a593Smuzhiyun #define SATA_HC_MAX_PORT 16 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* Generic Host Register */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* HBA Capabilities Register */ 23*4882a593Smuzhiyun #define SATA_HOST_CAP_S64A 0x80000000 24*4882a593Smuzhiyun #define SATA_HOST_CAP_SNCQ 0x40000000 25*4882a593Smuzhiyun #define SATA_HOST_CAP_SSNTF 0x20000000 26*4882a593Smuzhiyun #define SATA_HOST_CAP_SMPS 0x10000000 27*4882a593Smuzhiyun #define SATA_HOST_CAP_SSS 0x08000000 28*4882a593Smuzhiyun #define SATA_HOST_CAP_SALP 0x04000000 29*4882a593Smuzhiyun #define SATA_HOST_CAP_SAL 0x02000000 30*4882a593Smuzhiyun #define SATA_HOST_CAP_SCLO 0x01000000 31*4882a593Smuzhiyun #define SATA_HOST_CAP_ISS_MASK 0x00f00000 32*4882a593Smuzhiyun #define SATA_HOST_CAP_ISS_OFFSET 20 33*4882a593Smuzhiyun #define SATA_HOST_CAP_SNZO 0x00080000 34*4882a593Smuzhiyun #define SATA_HOST_CAP_SAM 0x00040000 35*4882a593Smuzhiyun #define SATA_HOST_CAP_SPM 0x00020000 36*4882a593Smuzhiyun #define SATA_HOST_CAP_PMD 0x00008000 37*4882a593Smuzhiyun #define SATA_HOST_CAP_SSC 0x00004000 38*4882a593Smuzhiyun #define SATA_HOST_CAP_PSC 0x00002000 39*4882a593Smuzhiyun #define SATA_HOST_CAP_NCS 0x00001f00 40*4882a593Smuzhiyun #define SATA_HOST_CAP_CCCS 0x00000080 41*4882a593Smuzhiyun #define SATA_HOST_CAP_EMS 0x00000040 42*4882a593Smuzhiyun #define SATA_HOST_CAP_SXS 0x00000020 43*4882a593Smuzhiyun #define SATA_HOST_CAP_NP_MASK 0x0000001f 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* Global HBA Control Register */ 46*4882a593Smuzhiyun #define SATA_HOST_GHC_AE 0x80000000 47*4882a593Smuzhiyun #define SATA_HOST_GHC_IE 0x00000002 48*4882a593Smuzhiyun #define SATA_HOST_GHC_HR 0x00000001 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* Interrupt Status Register */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* Ports Implemented Register */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* AHCI Version Register */ 55*4882a593Smuzhiyun #define SATA_HOST_VS_MJR_MASK 0xffff0000 56*4882a593Smuzhiyun #define SATA_HOST_VS_MJR_OFFSET 16 57*4882a593Smuzhiyun #define SATA_HOST_VS_MJR_MNR 0x0000ffff 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* Command Completion Coalescing Control */ 60*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_TV_MASK 0xffff0000 61*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_TV_OFFSET 16 62*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_CC_MASK 0x0000ff00 63*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_CC_OFFSET 8 64*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_INT_MASK 0x000000f8 65*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_INT_OFFSET 3 66*4882a593Smuzhiyun #define SATA_HOST_CCC_CTL_EN 0x00000001 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* Command Completion Coalescing Ports */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* HBA Capabilities Extended Register */ 71*4882a593Smuzhiyun #define SATA_HOST_CAP2_APST 0x00000004 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* BIST Activate FIS Register */ 74*4882a593Smuzhiyun #define SATA_HOST_BISTAFR_NCP_MASK 0x0000ff00 75*4882a593Smuzhiyun #define SATA_HOST_BISTAFR_NCP_OFFSET 8 76*4882a593Smuzhiyun #define SATA_HOST_BISTAFR_PD_MASK 0x000000ff 77*4882a593Smuzhiyun #define SATA_HOST_BISTAFR_PD_OFFSET 0 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* BIST Control Register */ 80*4882a593Smuzhiyun #define SATA_HOST_BISTCR_FERLB 0x00100000 81*4882a593Smuzhiyun #define SATA_HOST_BISTCR_TXO 0x00040000 82*4882a593Smuzhiyun #define SATA_HOST_BISTCR_CNTCLR 0x00020000 83*4882a593Smuzhiyun #define SATA_HOST_BISTCR_NEALB 0x00010000 84*4882a593Smuzhiyun #define SATA_HOST_BISTCR_LLC_MASK 0x00000700 85*4882a593Smuzhiyun #define SATA_HOST_BISTCR_LLC_OFFSET 8 86*4882a593Smuzhiyun #define SATA_HOST_BISTCR_ERREN 0x00000040 87*4882a593Smuzhiyun #define SATA_HOST_BISTCR_FLIP 0x00000020 88*4882a593Smuzhiyun #define SATA_HOST_BISTCR_PV 0x00000010 89*4882a593Smuzhiyun #define SATA_HOST_BISTCR_PATTERN_MASK 0x0000000f 90*4882a593Smuzhiyun #define SATA_HOST_BISTCR_PATTERN_OFFSET 0 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* BIST FIS Count Register */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* BIST Status Register */ 95*4882a593Smuzhiyun #define SATA_HOST_BISTSR_FRAMERR_MASK 0x0000ffff 96*4882a593Smuzhiyun #define SATA_HOST_BISTSR_FRAMERR_OFFSET 0 97*4882a593Smuzhiyun #define SATA_HOST_BISTSR_BRSTERR_MASK 0x00ff0000 98*4882a593Smuzhiyun #define SATA_HOST_BISTSR_BRSTERR_OFFSET 16 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* BIST DWORD Error Count Register */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* OOB Register*/ 103*4882a593Smuzhiyun #define SATA_HOST_OOBR_WE 0x80000000 104*4882a593Smuzhiyun #define SATA_HOST_OOBR_cwMin_MASK 0x7f000000 105*4882a593Smuzhiyun #define SATA_HOST_OOBR_cwMAX_MASK 0x00ff0000 106*4882a593Smuzhiyun #define SATA_HOST_OOBR_ciMin_MASK 0x0000ff00 107*4882a593Smuzhiyun #define SATA_HOST_OOBR_ciMax_MASK 0x000000ff 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* Timer 1-ms Register */ 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* Global Parameter 1 Register */ 112*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_ALIGN_M 0x80000000 113*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_RX_BUFFER 0x40000000 114*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_PHY_DATA_MASK 0x30000000 115*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_PHY_RST 0x08000000 116*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_PHY_CTRL_MASK 0x07e00000 117*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_PHY_STAT_MASK 0x001f8000 118*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_LATCH_M 0x00004000 119*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_BIST_M 0x00002000 120*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_PHY_TYPE 0x00001000 121*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_RETURN_ERR 0x00000400 122*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_AHB_ENDIAN_MASK 0x00000300 123*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_S_HADDR 0X00000080 124*4882a593Smuzhiyun #define SATA_HOST_GPARAM1R_M_HADDR 0X00000040 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* Global Parameter 2 Register */ 127*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_DEV_CP 0x00004000 128*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_DEV_MP 0x00002000 129*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_DEV_ENCODE_M 0x00001000 130*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_RXOOB_CLK_M 0x00000800 131*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_RXOOB_M 0x00000400 132*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_TX_OOB_M 0x00000200 133*4882a593Smuzhiyun #define SATA_HOST_GPARAM2R_RXOOB_CLK_MASK 0x000001ff 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* Port Parameter Register */ 136*4882a593Smuzhiyun #define SATA_HOST_PPARAMR_TX_MEM_M 0x00000200 137*4882a593Smuzhiyun #define SATA_HOST_PPARAMR_TX_MEM_S 0x00000100 138*4882a593Smuzhiyun #define SATA_HOST_PPARAMR_RX_MEM_M 0x00000080 139*4882a593Smuzhiyun #define SATA_HOST_PPARAMR_RX_MEM_S 0x00000040 140*4882a593Smuzhiyun #define SATA_HOST_PPARAMR_TXFIFO_DEPTH_MASK 0x00000038 141*4882a593Smuzhiyun #define SATA_HOST_PPARAMR_RXFIFO_DEPTH_MASK 0x00000007 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /* Test Register */ 144*4882a593Smuzhiyun #define SATA_HOST_TESTR_PSEL_MASK 0x00070000 145*4882a593Smuzhiyun #define SATA_HOST_TESTR_TEST_IF 0x00000001 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Port Register Descriptions */ 148*4882a593Smuzhiyun /* Port# Command List Base Address Register */ 149*4882a593Smuzhiyun #define SATA_PORT_CLB_CLB_MASK 0xfffffc00 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* Port# Command List Base Address Upper 32-Bits Register */ 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* Port# FIS Base Address Register */ 154*4882a593Smuzhiyun #define SATA_PORT_FB_FB_MASK 0xfffffff0 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* Port# FIS Base Address Upper 32-Bits Register */ 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* Port# Interrupt Status Register */ 159*4882a593Smuzhiyun #define SATA_PORT_IS_CPDS 0x80000000 160*4882a593Smuzhiyun #define SATA_PORT_IS_TFES 0x40000000 161*4882a593Smuzhiyun #define SATA_PORT_IS_HBFS 0x20000000 162*4882a593Smuzhiyun #define SATA_PORT_IS_HBDS 0x10000000 163*4882a593Smuzhiyun #define SATA_PORT_IS_IFS 0x08000000 164*4882a593Smuzhiyun #define SATA_PORT_IS_INFS 0x04000000 165*4882a593Smuzhiyun #define SATA_PORT_IS_OFS 0x01000000 166*4882a593Smuzhiyun #define SATA_PORT_IS_IPMS 0x00800000 167*4882a593Smuzhiyun #define SATA_PORT_IS_PRCS 0x00400000 168*4882a593Smuzhiyun #define SATA_PORT_IS_DMPS 0x00000080 169*4882a593Smuzhiyun #define SATA_PORT_IS_PCS 0x00000040 170*4882a593Smuzhiyun #define SATA_PORT_IS_DPS 0x00000020 171*4882a593Smuzhiyun #define SATA_PORT_IS_UFS 0x00000010 172*4882a593Smuzhiyun #define SATA_PORT_IS_SDBS 0x00000008 173*4882a593Smuzhiyun #define SATA_PORT_IS_DSS 0x00000004 174*4882a593Smuzhiyun #define SATA_PORT_IS_PSS 0x00000002 175*4882a593Smuzhiyun #define SATA_PORT_IS_DHRS 0x00000001 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* Port# Interrupt Enable Register */ 178*4882a593Smuzhiyun #define SATA_PORT_IE_CPDE 0x80000000 179*4882a593Smuzhiyun #define SATA_PORT_IE_TFEE 0x40000000 180*4882a593Smuzhiyun #define SATA_PORT_IE_HBFE 0x20000000 181*4882a593Smuzhiyun #define SATA_PORT_IE_HBDE 0x10000000 182*4882a593Smuzhiyun #define SATA_PORT_IE_IFE 0x08000000 183*4882a593Smuzhiyun #define SATA_PORT_IE_INFE 0x04000000 184*4882a593Smuzhiyun #define SATA_PORT_IE_OFE 0x01000000 185*4882a593Smuzhiyun #define SATA_PORT_IE_IPME 0x00800000 186*4882a593Smuzhiyun #define SATA_PORT_IE_PRCE 0x00400000 187*4882a593Smuzhiyun #define SATA_PORT_IE_DMPE 0x00000080 188*4882a593Smuzhiyun #define SATA_PORT_IE_PCE 0x00000040 189*4882a593Smuzhiyun #define SATA_PORT_IE_DPE 0x00000020 190*4882a593Smuzhiyun #define SATA_PORT_IE_UFE 0x00000010 191*4882a593Smuzhiyun #define SATA_PORT_IE_SDBE 0x00000008 192*4882a593Smuzhiyun #define SATA_PORT_IE_DSE 0x00000004 193*4882a593Smuzhiyun #define SATA_PORT_IE_PSE 0x00000002 194*4882a593Smuzhiyun #define SATA_PORT_IE_DHRE 0x00000001 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* Port# Command Register */ 197*4882a593Smuzhiyun #define SATA_PORT_CMD_ICC_MASK 0xf0000000 198*4882a593Smuzhiyun #define SATA_PORT_CMD_ASP 0x08000000 199*4882a593Smuzhiyun #define SATA_PORT_CMD_ALPE 0x04000000 200*4882a593Smuzhiyun #define SATA_PORT_CMD_DLAE 0x02000000 201*4882a593Smuzhiyun #define SATA_PORT_CMD_ATAPI 0x01000000 202*4882a593Smuzhiyun #define SATA_PORT_CMD_APSTE 0x00800000 203*4882a593Smuzhiyun #define SATA_PORT_CMD_ESP 0x00200000 204*4882a593Smuzhiyun #define SATA_PORT_CMD_CPD 0x00100000 205*4882a593Smuzhiyun #define SATA_PORT_CMD_MPSP 0x00080000 206*4882a593Smuzhiyun #define SATA_PORT_CMD_HPCP 0x00040000 207*4882a593Smuzhiyun #define SATA_PORT_CMD_PMA 0x00020000 208*4882a593Smuzhiyun #define SATA_PORT_CMD_CPS 0x00010000 209*4882a593Smuzhiyun #define SATA_PORT_CMD_CR 0x00008000 210*4882a593Smuzhiyun #define SATA_PORT_CMD_FR 0x00004000 211*4882a593Smuzhiyun #define SATA_PORT_CMD_MPSS 0x00002000 212*4882a593Smuzhiyun #define SATA_PORT_CMD_CCS_MASK 0x00001f00 213*4882a593Smuzhiyun #define SATA_PORT_CMD_FRE 0x00000010 214*4882a593Smuzhiyun #define SATA_PORT_CMD_CLO 0x00000008 215*4882a593Smuzhiyun #define SATA_PORT_CMD_POD 0x00000004 216*4882a593Smuzhiyun #define SATA_PORT_CMD_SUD 0x00000002 217*4882a593Smuzhiyun #define SATA_PORT_CMD_ST 0x00000001 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* Port# Task File Data Register */ 220*4882a593Smuzhiyun #define SATA_PORT_TFD_ERR_MASK 0x0000ff00 221*4882a593Smuzhiyun #define SATA_PORT_TFD_STS_MASK 0x000000ff 222*4882a593Smuzhiyun #define SATA_PORT_TFD_STS_ERR 0x00000001 223*4882a593Smuzhiyun #define SATA_PORT_TFD_STS_DRQ 0x00000008 224*4882a593Smuzhiyun #define SATA_PORT_TFD_STS_BSY 0x00000080 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* Port# Signature Register */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* Port# Serial ATA Status {SStatus} Register */ 229*4882a593Smuzhiyun #define SATA_PORT_SSTS_IPM_MASK 0x00000f00 230*4882a593Smuzhiyun #define SATA_PORT_SSTS_SPD_MASK 0x000000f0 231*4882a593Smuzhiyun #define SATA_PORT_SSTS_DET_MASK 0x0000000f 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* Port# Serial ATA Control {SControl} Register */ 234*4882a593Smuzhiyun #define SATA_PORT_SCTL_IPM_MASK 0x00000f00 235*4882a593Smuzhiyun #define SATA_PORT_SCTL_SPD_MASK 0x000000f0 236*4882a593Smuzhiyun #define SATA_PORT_SCTL_DET_MASK 0x0000000f 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun /* Port# Serial ATA Error {SError} Register */ 239*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_X 0x04000000 240*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_F 0x02000000 241*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_T 0x01000000 242*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_S 0x00800000 243*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_H 0x00400000 244*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_C 0x00200000 245*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_D 0x00100000 246*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_B 0x00080000 247*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_W 0x00040000 248*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_I 0x00020000 249*4882a593Smuzhiyun #define SATA_PORT_SERR_DIAG_N 0x00010000 250*4882a593Smuzhiyun #define SATA_PORT_SERR_ERR_E 0x00000800 251*4882a593Smuzhiyun #define SATA_PORT_SERR_ERR_P 0x00000400 252*4882a593Smuzhiyun #define SATA_PORT_SERR_ERR_C 0x00000200 253*4882a593Smuzhiyun #define SATA_PORT_SERR_ERR_T 0x00000100 254*4882a593Smuzhiyun #define SATA_PORT_SERR_ERR_M 0x00000002 255*4882a593Smuzhiyun #define SATA_PORT_SERR_ERR_I 0x00000001 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* Port# Serial ATA Active {SActive} Register */ 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* Port# Command Issue Register */ 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* Port# Serial ATA Notification Register */ 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* Port# DMA Control Register */ 264*4882a593Smuzhiyun #define SATA_PORT_DMACR_RXABL_MASK 0x0000f000 265*4882a593Smuzhiyun #define SATA_PORT_DMACR_TXABL_MASK 0x00000f00 266*4882a593Smuzhiyun #define SATA_PORT_DMACR_RXTS_MASK 0x000000f0 267*4882a593Smuzhiyun #define SATA_PORT_DMACR_TXTS_MASK 0x0000000f 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* Port# PHY Control Register */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* Port# PHY Status Register */ 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define SATA_HC_CMD_HDR_ENTRY_SIZE sizeof(struct cmd_hdr_entry) 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* DW0 276*4882a593Smuzhiyun */ 277*4882a593Smuzhiyun #define CMD_HDR_DI_CFL_MASK 0x0000001f 278*4882a593Smuzhiyun #define CMD_HDR_DI_CFL_OFFSET 0 279*4882a593Smuzhiyun #define CMD_HDR_DI_A 0x00000020 280*4882a593Smuzhiyun #define CMD_HDR_DI_W 0x00000040 281*4882a593Smuzhiyun #define CMD_HDR_DI_P 0x00000080 282*4882a593Smuzhiyun #define CMD_HDR_DI_R 0x00000100 283*4882a593Smuzhiyun #define CMD_HDR_DI_B 0x00000200 284*4882a593Smuzhiyun #define CMD_HDR_DI_C 0x00000400 285*4882a593Smuzhiyun #define CMD_HDR_DI_PMP_MASK 0x0000f000 286*4882a593Smuzhiyun #define CMD_HDR_DI_PMP_OFFSET 12 287*4882a593Smuzhiyun #define CMD_HDR_DI_PRDTL 0xffff0000 288*4882a593Smuzhiyun #define CMD_HDR_DI_PRDTL_OFFSET 16 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /* prde_fis_len 291*4882a593Smuzhiyun */ 292*4882a593Smuzhiyun #define CMD_HDR_PRD_ENTRY_SHIFT 16 293*4882a593Smuzhiyun #define CMD_HDR_PRD_ENTRY_MASK 0x003f0000 294*4882a593Smuzhiyun #define CMD_HDR_FIS_LEN_SHIFT 2 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* attribute 297*4882a593Smuzhiyun */ 298*4882a593Smuzhiyun #define CMD_HDR_ATTR_RES 0x00000800 /* Reserved bit, should be 1 */ 299*4882a593Smuzhiyun #define CMD_HDR_ATTR_VBIST 0x00000400 /* Vendor BIST */ 300*4882a593Smuzhiyun /* Snoop enable for all descriptor */ 301*4882a593Smuzhiyun #define CMD_HDR_ATTR_SNOOP 0x00000200 302*4882a593Smuzhiyun #define CMD_HDR_ATTR_FPDMA 0x00000100 /* FPDMA queued command */ 303*4882a593Smuzhiyun #define CMD_HDR_ATTR_RESET 0x00000080 /* Reset - a SRST or device reset */ 304*4882a593Smuzhiyun /* BIST - require the host to enter BIST mode */ 305*4882a593Smuzhiyun #define CMD_HDR_ATTR_BIST 0x00000040 306*4882a593Smuzhiyun #define CMD_HDR_ATTR_ATAPI 0x00000020 /* ATAPI command */ 307*4882a593Smuzhiyun #define CMD_HDR_ATTR_TAG 0x0000001f /* TAG mask */ 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define FLAGS_DMA 0x00000000 310*4882a593Smuzhiyun #define FLAGS_FPDMA 0x00000001 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define SATA_FLAG_Q_DEP_MASK 0x0000000f 313*4882a593Smuzhiyun #define SATA_FLAG_WCACHE 0x00000100 314*4882a593Smuzhiyun #define SATA_FLAG_FLUSH 0x00000200 315*4882a593Smuzhiyun #define SATA_FLAG_FLUSH_EXT 0x00000400 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define READ_CMD 0 318*4882a593Smuzhiyun #define WRITE_CMD 1 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #endif /* __DWC_AHSATA_H__ */ 321