xref: /OK3568_Linux_fs/u-boot/arch/m68k/include/asm/m5227x.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * MCF5227x Internal Memory Map
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __MCF5227X__
11*4882a593Smuzhiyun #define __MCF5227X__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Interrupt Controller (INTC) */
14*4882a593Smuzhiyun #define INT0_LO_RSVD0			(0)
15*4882a593Smuzhiyun #define INT0_LO_EPORT1			(1)
16*4882a593Smuzhiyun #define INT0_LO_EPORT4			(4)
17*4882a593Smuzhiyun #define INT0_LO_EPORT7			(7)
18*4882a593Smuzhiyun #define INT0_LO_EDMA_00			(8)
19*4882a593Smuzhiyun #define INT0_LO_EDMA_01			(9)
20*4882a593Smuzhiyun #define INT0_LO_EDMA_02			(10)
21*4882a593Smuzhiyun #define INT0_LO_EDMA_03			(11)
22*4882a593Smuzhiyun #define INT0_LO_EDMA_04			(12)
23*4882a593Smuzhiyun #define INT0_LO_EDMA_05			(13)
24*4882a593Smuzhiyun #define INT0_LO_EDMA_06			(14)
25*4882a593Smuzhiyun #define INT0_LO_EDMA_07			(15)
26*4882a593Smuzhiyun #define INT0_LO_EDMA_08			(16)
27*4882a593Smuzhiyun #define INT0_LO_EDMA_09			(17)
28*4882a593Smuzhiyun #define INT0_LO_EDMA_10			(18)
29*4882a593Smuzhiyun #define INT0_LO_EDMA_11			(19)
30*4882a593Smuzhiyun #define INT0_LO_EDMA_12			(20)
31*4882a593Smuzhiyun #define INT0_LO_EDMA_13			(21)
32*4882a593Smuzhiyun #define INT0_LO_EDMA_14			(22)
33*4882a593Smuzhiyun #define INT0_LO_EDMA_15			(23)
34*4882a593Smuzhiyun #define INT0_LO_EDMA_ERR		(24)
35*4882a593Smuzhiyun #define INT0_LO_SCM_CWIC		(25)
36*4882a593Smuzhiyun #define INT0_LO_UART0			(26)
37*4882a593Smuzhiyun #define INT0_LO_UART1			(27)
38*4882a593Smuzhiyun #define INT0_LO_UART2			(28)
39*4882a593Smuzhiyun #define INT0_LO_I2C			(30)
40*4882a593Smuzhiyun #define INT0_LO_DSPI			(31)
41*4882a593Smuzhiyun #define INT0_HI_DTMR0			(32)
42*4882a593Smuzhiyun #define INT0_HI_DTMR1			(33)
43*4882a593Smuzhiyun #define INT0_HI_DTMR2			(34)
44*4882a593Smuzhiyun #define INT0_HI_DTMR3			(35)
45*4882a593Smuzhiyun #define INT0_HI_SCMIR			(62)
46*4882a593Smuzhiyun #define INT0_HI_RTC_ISR			(63)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define INT1_HI_CAN_BOFFINT		(1)
49*4882a593Smuzhiyun #define INT1_HI_CAN_ERRINT		(3)
50*4882a593Smuzhiyun #define INT1_HI_CAN_BUF0I		(4)
51*4882a593Smuzhiyun #define INT1_HI_CAN_BUF1I		(5)
52*4882a593Smuzhiyun #define INT1_HI_CAN_BUF2I		(6)
53*4882a593Smuzhiyun #define INT1_HI_CAN_BUF3I		(7)
54*4882a593Smuzhiyun #define INT1_HI_CAN_BUF4I		(8)
55*4882a593Smuzhiyun #define INT1_HI_CAN_BUF5I		(9)
56*4882a593Smuzhiyun #define INT1_HI_CAN_BUF6I		(10)
57*4882a593Smuzhiyun #define INT1_HI_CAN_BUF7I		(11)
58*4882a593Smuzhiyun #define INT1_HI_CAN_BUF8I		(12)
59*4882a593Smuzhiyun #define INT1_HI_CAN_BUF9I		(13)
60*4882a593Smuzhiyun #define INT1_HI_CAN_BUF10I		(14)
61*4882a593Smuzhiyun #define INT1_HI_CAN_BUF11I		(15)
62*4882a593Smuzhiyun #define INT1_HI_CAN_BUF12I		(16)
63*4882a593Smuzhiyun #define INT1_HI_CAN_BUF13I		(17)
64*4882a593Smuzhiyun #define INT1_HI_CAN_BUF14I		(18)
65*4882a593Smuzhiyun #define INT1_HI_CAN_BUF15I		(19)
66*4882a593Smuzhiyun #define INT1_HI_PIT0_PIF		(43)
67*4882a593Smuzhiyun #define INT1_HI_PIT1_PIF		(44)
68*4882a593Smuzhiyun #define INT1_HI_USBOTG_STS		(47)
69*4882a593Smuzhiyun #define INT1_HI_SSI_ISR			(49)
70*4882a593Smuzhiyun #define INT1_HI_PWM_INT			(50)
71*4882a593Smuzhiyun #define INT1_HI_LCDC_ISR		(51)
72*4882a593Smuzhiyun #define INT1_HI_CCM_UOCSR		(53)
73*4882a593Smuzhiyun #define INT1_HI_DSPI_EOQF		(54)
74*4882a593Smuzhiyun #define INT1_HI_DSPI_TFFF		(55)
75*4882a593Smuzhiyun #define INT1_HI_DSPI_TCF		(56)
76*4882a593Smuzhiyun #define INT1_HI_DSPI_TFUF		(57)
77*4882a593Smuzhiyun #define INT1_HI_DSPI_RFDF		(58)
78*4882a593Smuzhiyun #define INT1_HI_DSPI_RFOF		(59)
79*4882a593Smuzhiyun #define INT1_HI_DSPI_RFOF_TFUF		(60)
80*4882a593Smuzhiyun #define INT1_HI_TOUCH_ADC		(61)
81*4882a593Smuzhiyun #define INT1_HI_PLL_LOCKS		(62)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*********************************************************************
84*4882a593Smuzhiyun * Reset Controller Module (RCM)
85*4882a593Smuzhiyun *********************************************************************/
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Bit definitions and macros for RCR */
88*4882a593Smuzhiyun #define RCM_RCR_FRCRSTOUT		(0x40)
89*4882a593Smuzhiyun #define RCM_RCR_SOFTRST			(0x80)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Bit definitions and macros for RSR */
92*4882a593Smuzhiyun #define RCM_RSR_LOL			(0x01)
93*4882a593Smuzhiyun #define RCM_RSR_WDR_CORE		(0x02)
94*4882a593Smuzhiyun #define RCM_RSR_EXT			(0x04)
95*4882a593Smuzhiyun #define RCM_RSR_POR			(0x08)
96*4882a593Smuzhiyun #define RCM_RSR_SOFT			(0x20)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*********************************************************************
99*4882a593Smuzhiyun * Chip Configuration Module (CCM)
100*4882a593Smuzhiyun *********************************************************************/
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* Bit definitions and macros for CCR */
103*4882a593Smuzhiyun #define CCM_CCR_DRAMSEL			(0x0100)
104*4882a593Smuzhiyun #define CCM_CCR_CSC_UNMASK		(0xFF3F)
105*4882a593Smuzhiyun #define CCM_CCR_CSC_FBCS5_CS4		(0x00C0)
106*4882a593Smuzhiyun #define CCM_CCR_CSC_FBCS5_A22		(0x0080)
107*4882a593Smuzhiyun #define CCM_CCR_CSC_FB_A23_A22		(0x0040)
108*4882a593Smuzhiyun #define CCM_CCR_LIMP			(0x0020)
109*4882a593Smuzhiyun #define CCM_CCR_LOAD			(0x0010)
110*4882a593Smuzhiyun #define CCM_CCR_BOOTPS_UNMASK		(0xFFF3)
111*4882a593Smuzhiyun #define CCM_CCR_BOOTPS_PS16		(0x0008)
112*4882a593Smuzhiyun #define CCM_CCR_BOOTPS_PS8		(0x0004)
113*4882a593Smuzhiyun #define CCM_CCR_BOOTPS_PS32		(0x0000)
114*4882a593Smuzhiyun #define CCM_CCR_OSCMODE_OSCBYPASS	(0x0002)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun /* Bit definitions and macros for RCON */
117*4882a593Smuzhiyun #define CCM_RCON_CSC_UNMASK		(0xFF3F)
118*4882a593Smuzhiyun #define CCM_RCON_CSC_FBCS5_CS4		(0x00C0)
119*4882a593Smuzhiyun #define CCM_RCON_CSC_FBCS5_A22		(0x0080)
120*4882a593Smuzhiyun #define CCM_RCON_CSC_FB_A23_A22		(0x0040)
121*4882a593Smuzhiyun #define CCM_RCON_LIMP			(0x0020)
122*4882a593Smuzhiyun #define CCM_RCON_LOAD			(0x0010)
123*4882a593Smuzhiyun #define CCM_RCON_BOOTPS_UNMASK		(0xFFF3)
124*4882a593Smuzhiyun #define CCM_RCON_BOOTPS_PS16		(0x0008)
125*4882a593Smuzhiyun #define CCM_RCON_BOOTPS_PS8		(0x0004)
126*4882a593Smuzhiyun #define CCM_RCON_BOOTPS_PS32		(0x0000)
127*4882a593Smuzhiyun #define CCM_RCON_OSCMODE_OSCBYPASS	(0x0002)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Bit definitions and macros for CIR */
130*4882a593Smuzhiyun #define CCM_CIR_PIN(x)			(((x) & 0xFFC0) >> 6)
131*4882a593Smuzhiyun #define CCM_CIR_PRN(x)			((x) & 0x003F)
132*4882a593Smuzhiyun #define CCM_CIR_PIN_MCF52277		(0x0000)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Bit definitions and macros for MISCCR */
135*4882a593Smuzhiyun #define CCM_MISCCR_RTCSRC		(0x4000)
136*4882a593Smuzhiyun #define CCM_MISCCR_USBPUE		(0x2000)	/* USB transceiver pull-up */
137*4882a593Smuzhiyun #define CCM_MISCCR_LIMP			(0x1000)	/* Limp mode enable */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define CCM_MISCCR_BME			(0x0800)	/* Bus monitor ext en bit */
140*4882a593Smuzhiyun #define CCM_MISCCR_BMT_65536		(0)
141*4882a593Smuzhiyun #define CCM_MISCCR_BMT_32768		(1)
142*4882a593Smuzhiyun #define CCM_MISCCR_BMT_16384		(2)
143*4882a593Smuzhiyun #define CCM_MISCCR_BMT_8192		(3)
144*4882a593Smuzhiyun #define CCM_MISCCR_BMT_4096		(4)
145*4882a593Smuzhiyun #define CCM_MISCCR_BMT_2048		(5)
146*4882a593Smuzhiyun #define CCM_MISCCR_BMT_1024		(6)
147*4882a593Smuzhiyun #define CCM_MISCCR_BMT_512		(7)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define CCM_MISCCR_SSIPUE		(0x0080)	/* SSI RXD/TXD pull enable */
150*4882a593Smuzhiyun #define CCM_MISCCR_SSIPUS		(0x0040)	/* SSI RXD/TXD pull select */
151*4882a593Smuzhiyun #define CCM_MISCCR_TIMDMA		(0x0020)	/* Timer DMA mux selection */
152*4882a593Smuzhiyun #define CCM_MISCCR_SSISRC		(0x0010)	/* SSI clock source */
153*4882a593Smuzhiyun #define CCM_MISCCR_LCDCHEN		(0x0004)	/* LCD Int CLK en */
154*4882a593Smuzhiyun #define CCM_MISCCR_USBOC		(0x0002)	/* USB VBUS over-current sense pol */
155*4882a593Smuzhiyun #define CCM_MISCCR_USBSRC		(0x0001)	/* USB clock source */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Bit definitions and macros for CDR */
158*4882a593Smuzhiyun #define CCM_CDR_USBDIV(x)		(((x)&0x0003)<<12)
159*4882a593Smuzhiyun #define CCM_CDR_LPDIV(x)		(((x)&0x000F)<<8)	/* Low power clk div */
160*4882a593Smuzhiyun #define CCM_CDR_SSIDIV(x)		(((x)&0x00FF))	/* SSI oversampling clk div */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* Bit definitions and macros for UOCSR */
163*4882a593Smuzhiyun #define CCM_UOCSR_DPPD			(0x2000)	/* D+ 15Kohm pull-down (rd-only) */
164*4882a593Smuzhiyun #define CCM_UOCSR_DMPD			(0x1000)	/* D- 15Kohm pull-down (rd-only) */
165*4882a593Smuzhiyun #define CCM_UOCSR_CRG_VBUS		(0x0400)	/* VBUS charge resistor enabled (rd-only) */
166*4882a593Smuzhiyun #define CCM_UOCSR_DCR_VBUS		(0x0200)	/* VBUS discharge resistor en (rd-only) */
167*4882a593Smuzhiyun #define CCM_UOCSR_DPPU			(0x0100)	/* D+ pull-up for FS enabled (rd-only) */
168*4882a593Smuzhiyun #define CCM_UOCSR_AVLD			(0x0080)	/* A-peripheral valid indicator */
169*4882a593Smuzhiyun #define CCM_UOCSR_BVLD			(0x0040)	/* B-peripheral valid indicator */
170*4882a593Smuzhiyun #define CCM_UOCSR_VVLD			(0x0020)	/* VBUS valid indicator */
171*4882a593Smuzhiyun #define CCM_UOCSR_SEND			(0x0010)	/* Session end */
172*4882a593Smuzhiyun #define CCM_UOCSR_WKUP			(0x0004)	/* USB OTG controller wake-up event */
173*4882a593Smuzhiyun #define CCM_UOCSR_UOMIE			(0x0002)	/* USB OTG misc interrupt en */
174*4882a593Smuzhiyun #define CCM_UOCSR_XPDE			(0x0001)	/* On-chip transceiver pull-down en */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*********************************************************************
177*4882a593Smuzhiyun * General Purpose I/O Module (GPIO)
178*4882a593Smuzhiyun *********************************************************************/
179*4882a593Smuzhiyun /* Bit definitions and macros for PAR_BE */
180*4882a593Smuzhiyun #define GPIO_PAR_BE_UNMASK		(0x0F)
181*4882a593Smuzhiyun #define GPIO_PAR_BE_BE3_BE3		(0x08)
182*4882a593Smuzhiyun #define GPIO_PAR_BE_BE3_GPIO		(0x00)
183*4882a593Smuzhiyun #define GPIO_PAR_BE_BE2_BE2		(0x04)
184*4882a593Smuzhiyun #define GPIO_PAR_BE_BE2_GPIO		(0x00)
185*4882a593Smuzhiyun #define GPIO_PAR_BE_BE1_BE1		(0x02)
186*4882a593Smuzhiyun #define GPIO_PAR_BE_BE1_GPIO		(0x00)
187*4882a593Smuzhiyun #define GPIO_PAR_BE_BE0_BE0		(0x01)
188*4882a593Smuzhiyun #define GPIO_PAR_BE_BE0_GPIO		(0x00)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* Bit definitions and macros for PAR_CS */
191*4882a593Smuzhiyun #define GPIO_PAR_CS_CS3			(0x10)
192*4882a593Smuzhiyun #define GPIO_PAR_CS_CS2			(0x08)
193*4882a593Smuzhiyun #define GPIO_PAR_CS_CS1_FBCS1		(0x06)
194*4882a593Smuzhiyun #define GPIO_PAR_CS_CS1_SDCS1		(0x04)
195*4882a593Smuzhiyun #define GPIO_PAR_CS_CS1_GPIO		(0x00)
196*4882a593Smuzhiyun #define GPIO_PAR_CS_CS0			(0x01)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* Bit definitions and macros for PAR_FBCTL */
199*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_OE		(0x80)
200*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TA		(0x40)
201*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_RW		(0x20)
202*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_UNMASK	(0xE7)
203*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_FBTS		(0x18)
204*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_DMAACK	(0x10)
205*4882a593Smuzhiyun #define GPIO_PAR_FBCTL_TS_GPIO		(0x00)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* Bit definitions and macros for PAR_FECI2C */
208*4882a593Smuzhiyun #define GPIO_PAR_I2C_SCL_UNMASK		(0xF3)
209*4882a593Smuzhiyun #define GPIO_PAR_I2C_SCL_SCL		(0x0C)
210*4882a593Smuzhiyun #define GPIO_PAR_I2C_SCL_CANTXD		(0x08)
211*4882a593Smuzhiyun #define GPIO_PAR_I2C_SCL_U2TXD		(0x04)
212*4882a593Smuzhiyun #define GPIO_PAR_I2C_SCL_GPIO		(0x00)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define GPIO_PAR_I2C_SDA_UNMASK		(0xFC)
215*4882a593Smuzhiyun #define GPIO_PAR_I2C_SDA_SDA		(0x03)
216*4882a593Smuzhiyun #define GPIO_PAR_I2C_SDA_CANRXD		(0x02)
217*4882a593Smuzhiyun #define GPIO_PAR_I2C_SDA_U2RXD		(0x01)
218*4882a593Smuzhiyun #define GPIO_PAR_I2C_SDA_GPIO		(0x00)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /* Bit definitions and macros for PAR_UART */
221*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_UNMASK	(0x3FFF)
222*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_U1CTS	(0xC000)
223*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_SSIBCLK	(0x8000)
224*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_LCDCLS	(0x4000)
225*4882a593Smuzhiyun #define GPIO_PAR_UART_U1CTS_GPIO	(0x0000)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_UNMASK	(0xCFFF)
228*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_U1RTS	(0x3000)
229*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_SSIFS	(0x2000)
230*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_LCDPS	(0x1000)
231*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RTS_GPIO	(0x0000)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RXD_UNMASK	(0xF3FF)
234*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RXD_U1RXD	(0x0C00)
235*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RXD_SSIRXD	(0x0800)
236*4882a593Smuzhiyun #define GPIO_PAR_UART_U1RXD_GPIO	(0x0000)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define GPIO_PAR_UART_U1TXD_UNMASK	(0xFCFF)
239*4882a593Smuzhiyun #define GPIO_PAR_UART_U1TXD_U1TXD	(0x0300)
240*4882a593Smuzhiyun #define GPIO_PAR_UART_U1TXD_SSITXD	(0x0200)
241*4882a593Smuzhiyun #define GPIO_PAR_UART_U1TXD_GPIO	(0x0000)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_UNMASK	(0xFF3F)
244*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_U0CTS	(0x00C0)
245*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_T1OUT	(0x0080)
246*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_USBVBUSEN	(0x0040)
247*4882a593Smuzhiyun #define GPIO_PAR_UART_U0CTS_GPIO	(0x0000)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_UNMASK	(0xFFCF)
250*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_U0RTS	(0x0030)
251*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_T1IN	(0x0020)
252*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_USBVBUSOC	(0x0010)
253*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RTS_GPIO	(0x0000)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RXD_UNMASK	(0xFFF3)
256*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RXD_U0RXD	(0x000C)
257*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RXD_CANRX	(0x0008)
258*4882a593Smuzhiyun #define GPIO_PAR_UART_U0RXD_GPIO	(0x0000)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define GPIO_PAR_UART_U0TXD_UNMASK	(0xFFFC)
261*4882a593Smuzhiyun #define GPIO_PAR_UART_U0TXD_U0TXD	(0x0003)
262*4882a593Smuzhiyun #define GPIO_PAR_UART_U0TXD_CANTX	(0x0002)
263*4882a593Smuzhiyun #define GPIO_PAR_UART_U0TXD_GPIO	(0x0000)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Bit definitions and macros for PAR_DSPI */
266*4882a593Smuzhiyun #define GPIO_PAR_DSPI_PCS0_UNMASK	(0x3F)
267*4882a593Smuzhiyun #define GPIO_PAR_DSPI_PCS0_PCS0		(0xC0)
268*4882a593Smuzhiyun #define GPIO_PAR_DSPI_PCS0_U2RTS	(0x80)
269*4882a593Smuzhiyun #define GPIO_PAR_DSPI_PCS0_GPIO		(0x00)
270*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SIN_UNMASK	(0xCF)
271*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SIN_SIN		(0x30)
272*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SIN_U2RXD		(0x20)
273*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SIN_GPIO		(0x00)
274*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SOUT_UNMASK	(0xF3)
275*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SOUT_SOUT		(0x0C)
276*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SOUT_U2TXD	(0x08)
277*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SOUT_GPIO		(0x00)
278*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SCK_UNMASK	(0xFC)
279*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SCK_SCK		(0x03)
280*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SCK_U2CTS		(0x02)
281*4882a593Smuzhiyun #define GPIO_PAR_DSPI_SCK_GPIO		(0x00)
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Bit definitions and macros for PAR_TIMER */
284*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T3IN_UNMASK	(0x3F)
285*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T3IN_T3IN	(0xC0)
286*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T3IN_T3OUT	(0x80)
287*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T3IN_SSIMCLK	(0x40)
288*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T3IN_GPIO	(0x00)
289*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T2IN_UNMASK	(0xCF)
290*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T2IN_T2IN	(0x30)
291*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T2IN_T2OUT	(0x20)
292*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T2IN_DSPIPCS2	(0x10)
293*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T2IN_GPIO	(0x00)
294*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T1IN_UNMASK	(0xF3)
295*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T1IN_T1IN	(0x0C)
296*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T1IN_T1OUT	(0x08)
297*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T1IN_LCDCONTRAST	(0x04)
298*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T1IN_GPIO	(0x00)
299*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T0IN_UNMASK	(0xFC)
300*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T0IN_T0IN	(0x03)
301*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T0IN_T0OUT	(0x02)
302*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T0IN_LCDREV	(0x01)
303*4882a593Smuzhiyun #define GPIO_PAR_TIMER_T0IN_GPIO	(0x00)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* Bit definitions and macros for GPIO_PAR_LCDCTL */
306*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_ACDOE_UNMASK	(0xE7)
307*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_ACDOE_ACDOE	(0x18)
308*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_ACDOE_SPLSPR	(0x10)
309*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_ACDOE_GPIO	(0x00)
310*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_FLM_VSYNC	(0x04)
311*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_LP_HSYNC	(0x02)
312*4882a593Smuzhiyun #define GPIO_PAR_LCDCTL_LSCLK		(0x01)
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* Bit definitions and macros for PAR_IRQ */
315*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ4_UNMASK	(0xF3)
316*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ4_SSIINPCLK	(0x0C)
317*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ4_DMAREQ0	(0x08)
318*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ4_GPIO		(0x00)
319*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ1_UNMASK	(0xFC)
320*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ1_PCIINT	(0x03)
321*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ1_USBCLKIN	(0x02)
322*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ1_SSICLKIN	(0x01)
323*4882a593Smuzhiyun #define GPIO_PAR_IRQ_IRQ1_GPIO		(0x00)
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /* Bit definitions and macros for GPIO_PAR_LCDH */
326*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD17_UNMASK	(0xFFFFF3FF)
327*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD17_LD17		(0x00000C00)
328*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD17_LD11		(0x00000800)
329*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD17_GPIO		(0x00000000)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD16_UNMASK	(0xFFFFFCFF)
332*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD16_LD16		(0x00000300)
333*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD16_LD10		(0x00000200)
334*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD16_GPIO		(0x00000000)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD15_UNMASK	(0xFFFFFF3F)
337*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD15_LD15		(0x000000C0)
338*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD15_LD9		(0x00000080)
339*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD15_GPIO		(0x00000000)
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD14_UNMASK	(0xFFFFFFCF)
342*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD14_LD14		(0x00000030)
343*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD14_LD8		(0x00000020)
344*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD14_GPIO		(0x00000000)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD13_UNMASK	(0xFFFFFFF3)
347*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD13_LD13		(0x0000000C)
348*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD13_CANTX	(0x00000008)
349*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD13_GPIO		(0x00000000)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD12_UNMASK	(0xFFFFFFFC)
352*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD12_LD12		(0x00000003)
353*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD12_CANRX	(0x00000002)
354*4882a593Smuzhiyun #define GPIO_PAR_LCDH_LD12_GPIO		(0x00000000)
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /* Bit definitions and macros for GPIO_PAR_LCDL */
357*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD11_UNMASK	(0x3FFFFFFF)
358*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD11_LD11		(0xC0000000)
359*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD11_LD7		(0x80000000)
360*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD11_GPIO		(0x00000000)
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD10_UNMASK	(0xCFFFFFFF)
363*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD10_LD10		(0x30000000)
364*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD10_LD6		(0x20000000)
365*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD10_GPIO		(0x00000000)
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD9_UNMASK	(0xF3FFFFFF)
368*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD9_LD9		(0x0C000000)
369*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD9_LD5		(0x08000000)
370*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD9_GPIO		(0x00000000)
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD8_UNMASK	(0xFCFFFFFF)
373*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD8_LD8		(0x03000000)
374*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD8_LD4		(0x02000000)
375*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD8_GPIO		(0x00000000)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD7_UNMASK	(0xFF3FFFFF)
378*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD7_LD7		(0x00C00000)
379*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD7_PWM7		(0x00800000)
380*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD7_GPIO		(0x00000000)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD6_UNMASK	(0xFFCFFFFF)
383*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD6_LD6		(0x00300000)
384*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD6_PWM5		(0x00200000)
385*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD6_GPIO		(0x00000000)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD5_UNMASK	(0xFFF3FFFF)
388*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD5_LD5		(0x000C0000)
389*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD5_LD3		(0x00080000)
390*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD5_GPIO		(0x00000000)
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD4_UNMASK	(0xFFFCFFFF)
393*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD4_LD4		(0x00030000)
394*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD4_LD2		(0x00020000)
395*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD4_GPIO		(0x00000000)
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD3_UNMASK	(0xFFFF3FFF)
398*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD3_LD3		(0x0000C000)
399*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD3_LD1		(0x00008000)
400*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD3_GPIO		(0x00000000)
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD2_UNMASK	(0xFFFFCFFF)
403*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD2_LD2		(0x00003000)
404*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD2_LD0		(0x00002000)
405*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD2_GPIO		(0x00000000)
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD1_UNMASK	(0xFFFFF3FF)
408*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD1_LD1		(0x00000C00)
409*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD1_PWM3		(0x00000800)
410*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD1_GPIO		(0x00000000)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD0_UNMASK	(0xFFFFFCFF)
413*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD0_LD0		(0x00000300)
414*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD0_PWM1		(0x00000200)
415*4882a593Smuzhiyun #define GPIO_PAR_LCDL_LD0_GPIO		(0x00000000)
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* Bit definitions and macros for MSCR_FB */
418*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUPPER_UNMASK	(0xCF)
419*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUPPER_25V_33V	(0x30)
420*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUPPER_FULL_18V	(0x20)
421*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUPPER_OD		(0x10)
422*4882a593Smuzhiyun #define GPIO_MSCR_FB_DUPPER_HALF_18V	(0x00)
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLOWER_UNMASK	(0xF3)
425*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLOWER_25V_33V	(0x0C)
426*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLOWER_FULL_18V	(0x08)
427*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLOWER_OD		(0x04)
428*4882a593Smuzhiyun #define GPIO_MSCR_FB_DLOWER_HALF_18V	(0x00)
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADDRCTL_UNMASK	(0xFC)
431*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADDRCTL_25V_33V	(0x03)
432*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADDRCTL_FULL_18V	(0x02)
433*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADDRCTL_OD		(0x01)
434*4882a593Smuzhiyun #define GPIO_MSCR_FB_ADDRCTL_HALF_18V	(0x00)
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /* Bit definitions and macros for MSCR_SDRAM */
437*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLKB_UNMASK	(0xCF)
438*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLKB_25V_33V	(0x30)
439*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLKB_FULL_18V	(0x20)
440*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLKB_OD	(0x10)
441*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLKB_HALF_18V	(0x00)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLK_UNMASK	(0xF3)
444*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLK_25V_33V	(0x0C)
445*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLK_FULL_18V	(0x08)
446*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLK_OPD	(0x04)
447*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCLK_HALF_18V	(0x00)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCTL_UNMASK	(0xFC)
450*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCTL_25V_33V	(0x03)
451*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCTL_FULL_18V	(0x02)
452*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCTL_OPD	(0x01)
453*4882a593Smuzhiyun #define GPIO_MSCR_SDRAM_SDCTL_HALF_18V	(0x00)
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /* Bit definitions and macros for Drive Strength Control */
456*4882a593Smuzhiyun #define DSCR_LOAD_50PF	(0x03)
457*4882a593Smuzhiyun #define DSCR_LOAD_30PF	(0x02)
458*4882a593Smuzhiyun #define DSCR_LOAD_20PF	(0x01)
459*4882a593Smuzhiyun #define DSCR_LOAD_10PF	(0x00)
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /*********************************************************************
462*4882a593Smuzhiyun * SDRAM Controller (SDRAMC)
463*4882a593Smuzhiyun *********************************************************************/
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* Bit definitions and macros for SDMR */
466*4882a593Smuzhiyun #define SDRAMC_SDMR_DDR2_AD(x)		(((x)&0x00003FFF))	/* Address for DDR2 */
467*4882a593Smuzhiyun #define SDRAMC_SDMR_CMD			(0x00010000)	/* Command */
468*4882a593Smuzhiyun #define SDRAMC_SDMR_AD(x)		(((x)&0x00000FFF)<<18)	/* Address */
469*4882a593Smuzhiyun #define SDRAMC_SDMR_BK(x)		(((x)&0x00000003)<<30)	/* Bank Address */
470*4882a593Smuzhiyun #define SDRAMC_SDMR_BK_LMR		(0x00000000)
471*4882a593Smuzhiyun #define SDRAMC_SDMR_BK_LEMR		(0x40000000)
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /* Bit definitions and macros for SDCR */
474*4882a593Smuzhiyun #define SDRAMC_SDCR_DPD			(0x00000001)	/* Deep Power-Down Mode */
475*4882a593Smuzhiyun #define SDRAMC_SDCR_IPALL		(0x00000002)	/* Initiate Precharge All */
476*4882a593Smuzhiyun #define SDRAMC_SDCR_IREF		(0x00000004)	/* Initiate Refresh */
477*4882a593Smuzhiyun #define SDRAMC_SDCR_DQS_OE(x)		(((x)&0x00000003)<<10)	/* DQS Output Enable */
478*4882a593Smuzhiyun #define SDRAMC_SDCR_MEM_PS		(0x00002000)	/* Data Port Size */
479*4882a593Smuzhiyun #define SDRAMC_SDCR_REF_CNT(x)		(((x)&0x0000003F)<<16)	/* Periodic Refresh Counter */
480*4882a593Smuzhiyun #define SDRAMC_SDCR_OE_RULE		(0x00400000)	/* Drive Rule Selection */
481*4882a593Smuzhiyun #define SDRAMC_SDCR_ADDR_MUX(x)		(((x)&0x00000003)<<24)	/* Internal Address Mux Select */
482*4882a593Smuzhiyun #define SDRAMC_SDCR_DDR2_MODE		(0x08000000)	/* DDR2 Mode Select */
483*4882a593Smuzhiyun #define SDRAMC_SDCR_REF_EN		(0x10000000)	/* Refresh Enable */
484*4882a593Smuzhiyun #define SDRAMC_SDCR_DDR_MODE		(0x20000000)	/* DDR Mode Select */
485*4882a593Smuzhiyun #define SDRAMC_SDCR_CKE			(0x40000000)	/* Clock Enable */
486*4882a593Smuzhiyun #define SDRAMC_SDCR_MODE_EN		(0x80000000)	/* SDRAM Mode Register Programming Enable */
487*4882a593Smuzhiyun #define SDRAMC_SDCR_DQS_OE_BOTH		(0x00000C000)
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /* Bit definitions and macros for SDCFG1 */
490*4882a593Smuzhiyun #define SDRAMC_SDCFG1_WT_LAT(x)		(((x)&0x00000007)<<4)	/* Write Latency */
491*4882a593Smuzhiyun #define SDRAMC_SDCFG1_REF2ACT(x)	(((x)&0x0000000F)<<8)	/* Refresh to active delay */
492*4882a593Smuzhiyun #define SDRAMC_SDCFG1_PRE2ACT(x)	(((x)&0x00000007)<<12)	/* Precharge to active delay */
493*4882a593Smuzhiyun #define SDRAMC_SDCFG1_ACT2RW(x)		(((x)&0x00000007)<<16)	/* Active to read/write delay */
494*4882a593Smuzhiyun #define SDRAMC_SDCFG1_RD_LAT(x)		(((x)&0x0000000F)<<20)	/* Read CAS Latency */
495*4882a593Smuzhiyun #define SDRAMC_SDCFG1_SWT2RWP(x)	(((x)&0x00000007)<<24)	/* Single write to read/write/precharge delay */
496*4882a593Smuzhiyun #define SDRAMC_SDCFG1_SRD2RWP(x)	(((x)&0x0000000F)<<28)	/* Single read to read/write/precharge delay */
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /* Bit definitions and macros for SDCFG2 */
499*4882a593Smuzhiyun #define SDRAMC_SDCFG2_BL(x)		(((x)&0x0000000F)<<16)	/* Burst Length */
500*4882a593Smuzhiyun #define SDRAMC_SDCFG2_BRD2W(x)		(((x)&0x0000000F)<<20)	/* Burst read to write delay */
501*4882a593Smuzhiyun #define SDRAMC_SDCFG2_BWT2RWP(x)	(((x)&0x0000000F)<<24)	/* Burst write to read/write/precharge delay */
502*4882a593Smuzhiyun #define SDRAMC_SDCFG2_BRD2RP(x)		(((x)&0x0000000F)<<28)	/* Burst read to read/precharge delay */
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* Bit definitions and macros for SDCS group */
505*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ(x)		(((x)&0x0000001F))	/* Chip-Select Size */
506*4882a593Smuzhiyun #define SDRAMC_SDCS_CSBA(x)		(((x)&0x00000FFF)<<20)	/* Chip-Select Base Address */
507*4882a593Smuzhiyun #define SDRAMC_SDCS_BA(x)		((x)&0xFFF00000)
508*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_DISABLE	(0x00000000)
509*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_1MBYTE		(0x00000013)
510*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_2MBYTE		(0x00000014)
511*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_4MBYTE		(0x00000015)
512*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_8MBYTE		(0x00000016)
513*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_16MBYTE	(0x00000017)
514*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_32MBYTE	(0x00000018)
515*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_64MBYTE	(0x00000019)
516*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_128MBYTE	(0x0000001A)
517*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_256MBYTE	(0x0000001B)
518*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_512MBYTE	(0x0000001C)
519*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_1GBYTE		(0x0000001D)
520*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_2GBYTE		(0x0000001E)
521*4882a593Smuzhiyun #define SDRAMC_SDCS_CSSZ_4GBYTE		(0x0000001F)
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /*********************************************************************
524*4882a593Smuzhiyun * Phase Locked Loop (PLL)
525*4882a593Smuzhiyun *********************************************************************/
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /* Bit definitions and macros for PCR */
528*4882a593Smuzhiyun #define PLL_PCR_OUTDIV1(x)		(((x)&0x0000000F))	/* Output divider for CPU clock frequency */
529*4882a593Smuzhiyun #define PLL_PCR_OUTDIV2(x)		(((x)&0x0000000F)<<4)	/* Output divider for bus/flexbus clock frequency */
530*4882a593Smuzhiyun #define PLL_PCR_OUTDIV3(x)		(((x)&0x0000000F)<<8)	/* Output divider for SDRAM clock frequency */
531*4882a593Smuzhiyun #define PLL_PCR_OUTDIV5(x)		(((x)&0x0000000F)<<16)	/* Output divider for USB clock frequency */
532*4882a593Smuzhiyun #define PLL_PCR_PFDR(x)			(((x)&0x000000FF)<<24)	/* Feedback divider for VCO frequency */
533*4882a593Smuzhiyun #define PLL_PCR_PFDR_MASK		(0x000F0000)
534*4882a593Smuzhiyun #define PLL_PCR_OUTDIV5_MASK		(0x000F0000)
535*4882a593Smuzhiyun #define PLL_PCR_OUTDIV3_MASK		(0x00000F00)
536*4882a593Smuzhiyun #define PLL_PCR_OUTDIV2_MASK		(0x000000F0)
537*4882a593Smuzhiyun #define PLL_PCR_OUTDIV1_MASK		(0x0000000F)
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* Bit definitions and macros for PSR */
540*4882a593Smuzhiyun #define PLL_PSR_LOCKS			(0x00000001)	/* PLL lost lock - sticky */
541*4882a593Smuzhiyun #define PLL_PSR_LOCK			(0x00000002)	/* PLL lock status */
542*4882a593Smuzhiyun #define PLL_PSR_LOLIRQ			(0x00000004)	/* PLL loss-of-lock interrupt enable */
543*4882a593Smuzhiyun #define PLL_PSR_LOLRE			(0x00000008)	/* PLL loss-of-lock reset enable */
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun /********************************************************************/
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun #endif				/* __MCF5227X__ */
548