Home
last modified time | relevance | path

Searched refs:fbdiv (Results 1 – 5 of 5) sorted by relevance

/rk3399_ARM-atf/plat/rockchip/rk3568/drivers/scmi/
H A Drk3568_clk.c131 uint32_t fbdiv; member
144 .fbdiv = _fbdiv, \
310 (div->fbdiv << RK3568_PLLCON0_FBDIV_SHIFT)); in rk3568_apll_set_rate()
349 unsigned int fbdiv, postdiv1, refdiv, postdiv2; in rk3568_apll_get_rate() local
359 fbdiv = (mmio_read_32(CRU_BASE + RK3568_PLLCON(0)) >> in rk3568_apll_get_rate()
372 rate64 *= fbdiv; in rk3568_apll_get_rate()
/rk3399_ARM-atf/plat/rockchip/rk3399/drivers/dram/
H A Ddfs.c28 {.mhz = 928, .refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1},
29 {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1},
30 {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1},
31 {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1},
32 {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1},
33 {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1},
34 {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1},
35 {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1},
36 {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2},
1714 uint32_t refdiv, postdiv1, fbdiv, postdiv2; in ddr_get_rate() local
[all …]
H A Dsuspend.c700 uint32_t refdiv, postdiv2, postdiv1, fbdiv; in dmc_suspend() local
712 fbdiv = dpll_data[0] & 0xfff; in dmc_suspend()
717 sdram_params->ddr_freq = ((fbdiv * 24) / in dmc_suspend()
/rk3399_ARM-atf/plat/rockchip/rk3399/drivers/soc/
H A Dsoc.h126 uint32_t fbdiv; member
/rk3399_ARM-atf/drivers/st/clk/
H A Dclk-stm32mp2.c740 uint32_t fracin, fbdiv, refdiv; in clk_get_pll_fvco() local
748 fbdiv = (mmio_read_32(pllxcfgr2) & RCC_PLLxCFGR2_FBDIV_MASK) >> in clk_get_pll_fvco()
755 numerator = ((uint64_t)fbdiv << 24) + fracin; in clk_get_pll_fvco()
760 fvco = (unsigned long)(refclk * fbdiv / refdiv); in clk_get_pll_fvco()
927 uint32_t reg, fbdiv, refdiv; in clk_get_pll1_fvco() local
931 fbdiv = (reg & A35_SS_PLL_FREQ1_FBDIV_MASK) >> A35_SS_PLL_FREQ1_FBDIV_SHIFT; in clk_get_pll1_fvco()
934 return (unsigned long)(refclk * fbdiv / refdiv); in clk_get_pll1_fvco()
1600 static void stm32mp2_a35_pll1_config(uint32_t fbdiv, uint32_t refdiv, uint32_t postdiv1, in stm32mp2_a35_pll1_config() argument
1612 (fbdiv << A35_SS_PLL_FREQ1_FBDIV_SHIFT) & in stm32mp2_a35_pll1_config()