1613038bcSCaesar Wang /*
2b7f6525dSJustin Chadwell * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
3613038bcSCaesar Wang *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5613038bcSCaesar Wang */
6613038bcSCaesar Wang
7977001aaSXing Zheng #include <arch_helpers.h>
809d40e0eSAntonio Nino Diaz #include <common/debug.h>
909d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
1009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1109d40e0eSAntonio Nino Diaz
12977001aaSXing Zheng #include <m0_ctl.h>
13613038bcSCaesar Wang #include <plat_private.h>
14613038bcSCaesar Wang #include "dfs.h"
15613038bcSCaesar Wang #include "dram.h"
16613038bcSCaesar Wang #include "dram_spec_timing.h"
17613038bcSCaesar Wang #include "pmu.h"
18ee1ebbd1SIsla Mitchell #include "soc.h"
19ee1ebbd1SIsla Mitchell #include "string.h"
20613038bcSCaesar Wang
21ad84ad49SDerek Basehore #define ENPER_CS_TRAINING_FREQ (666)
22ad84ad49SDerek Basehore #define TDFI_LAT_THRESHOLD_FREQ (928)
239a6376c8SDerek Basehore #define PHY_DLL_BYPASS_FREQ (260)
24613038bcSCaesar Wang
25613038bcSCaesar Wang static const struct pll_div dpll_rates_table[] = {
26613038bcSCaesar Wang
27613038bcSCaesar Wang /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2 */
28977001aaSXing Zheng {.mhz = 928, .refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1},
29613038bcSCaesar Wang {.mhz = 800, .refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1},
30613038bcSCaesar Wang {.mhz = 732, .refdiv = 1, .fbdiv = 61, .postdiv1 = 2, .postdiv2 = 1},
31613038bcSCaesar Wang {.mhz = 666, .refdiv = 1, .fbdiv = 111, .postdiv1 = 4, .postdiv2 = 1},
32613038bcSCaesar Wang {.mhz = 600, .refdiv = 1, .fbdiv = 50, .postdiv1 = 2, .postdiv2 = 1},
33613038bcSCaesar Wang {.mhz = 528, .refdiv = 1, .fbdiv = 66, .postdiv1 = 3, .postdiv2 = 1},
34613038bcSCaesar Wang {.mhz = 400, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1},
35613038bcSCaesar Wang {.mhz = 300, .refdiv = 1, .fbdiv = 50, .postdiv1 = 4, .postdiv2 = 1},
36613038bcSCaesar Wang {.mhz = 200, .refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 2},
37613038bcSCaesar Wang };
38613038bcSCaesar Wang
39613038bcSCaesar Wang struct rk3399_dram_status {
40613038bcSCaesar Wang uint32_t current_index;
41613038bcSCaesar Wang uint32_t index_freq[2];
424bd1d3faSDerek Basehore uint32_t boot_freq;
43613038bcSCaesar Wang uint32_t low_power_stat;
44613038bcSCaesar Wang struct timing_related_config timing_config;
45613038bcSCaesar Wang struct drv_odt_lp_config drv_odt_lp_cfg;
46613038bcSCaesar Wang };
47613038bcSCaesar Wang
484bd1d3faSDerek Basehore struct rk3399_saved_status {
494bd1d3faSDerek Basehore uint32_t freq;
504bd1d3faSDerek Basehore uint32_t low_power_stat;
514bd1d3faSDerek Basehore uint32_t odt;
524bd1d3faSDerek Basehore };
534bd1d3faSDerek Basehore
54613038bcSCaesar Wang static struct rk3399_dram_status rk3399_dram_status;
554bd1d3faSDerek Basehore static struct rk3399_saved_status rk3399_suspend_status;
569a6376c8SDerek Basehore static uint32_t wrdqs_delay_val[2][2][4];
57a9059b96SLin Huang static uint32_t rddqs_delay_ps;
58613038bcSCaesar Wang
59613038bcSCaesar Wang static struct rk3399_sdram_default_config ddr3_default_config = {
60613038bcSCaesar Wang .bl = 8,
61613038bcSCaesar Wang .ap = 0,
62613038bcSCaesar Wang .burst_ref_cnt = 1,
63613038bcSCaesar Wang .zqcsi = 0
64613038bcSCaesar Wang };
65613038bcSCaesar Wang
66613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr3_default_config = {
67613038bcSCaesar Wang .bl = 8,
68613038bcSCaesar Wang .ap = 0,
69613038bcSCaesar Wang .burst_ref_cnt = 1,
70613038bcSCaesar Wang .zqcsi = 0
71613038bcSCaesar Wang };
72613038bcSCaesar Wang
73613038bcSCaesar Wang static struct rk3399_sdram_default_config lpddr4_default_config = {
74613038bcSCaesar Wang .bl = 16,
75613038bcSCaesar Wang .ap = 0,
76613038bcSCaesar Wang .caodt = 240,
77613038bcSCaesar Wang .burst_ref_cnt = 1,
78613038bcSCaesar Wang .zqcsi = 0
79613038bcSCaesar Wang };
80613038bcSCaesar Wang
get_cs_die_capability(struct rk3399_sdram_params * ram_config,uint8_t channel,uint8_t cs)81b7f6525dSJustin Chadwell static uint32_t get_cs_die_capability(struct rk3399_sdram_params *ram_config,
82613038bcSCaesar Wang uint8_t channel, uint8_t cs)
83613038bcSCaesar Wang {
84b7f6525dSJustin Chadwell struct rk3399_sdram_channel *ch = &ram_config->ch[channel];
85613038bcSCaesar Wang uint32_t bandwidth;
86613038bcSCaesar Wang uint32_t die_bandwidth;
87613038bcSCaesar Wang uint32_t die;
88613038bcSCaesar Wang uint32_t cs_cap;
89613038bcSCaesar Wang uint32_t row;
90613038bcSCaesar Wang
91613038bcSCaesar Wang row = cs == 0 ? ch->cs0_row : ch->cs1_row;
92613038bcSCaesar Wang bandwidth = 8 * (1 << ch->bw);
93613038bcSCaesar Wang die_bandwidth = 8 * (1 << ch->dbw);
94613038bcSCaesar Wang die = bandwidth / die_bandwidth;
95613038bcSCaesar Wang cs_cap = (1 << (row + ((1 << ch->bk) / 4 + 1) + ch->col +
96613038bcSCaesar Wang (bandwidth / 16)));
97613038bcSCaesar Wang if (ch->row_3_4)
98613038bcSCaesar Wang cs_cap = cs_cap * 3 / 4;
99613038bcSCaesar Wang
100613038bcSCaesar Wang return (cs_cap / die);
101613038bcSCaesar Wang }
102613038bcSCaesar Wang
get_dram_drv_odt_val(uint32_t dram_type,struct drv_odt_lp_config * drv_config)103f91b969cSDerek Basehore static void get_dram_drv_odt_val(uint32_t dram_type,
104613038bcSCaesar Wang struct drv_odt_lp_config *drv_config)
105613038bcSCaesar Wang {
106f91b969cSDerek Basehore uint32_t tmp;
107f91b969cSDerek Basehore uint32_t mr1_val, mr3_val, mr11_val;
108613038bcSCaesar Wang
109613038bcSCaesar Wang switch (dram_type) {
110613038bcSCaesar Wang case DDR3:
111f91b969cSDerek Basehore mr1_val = (mmio_read_32(CTL_REG(0, 133)) >> 16) & 0xffff;
112f91b969cSDerek Basehore tmp = ((mr1_val >> 1) & 1) | ((mr1_val >> 4) & 1);
113f91b969cSDerek Basehore if (tmp)
114f91b969cSDerek Basehore drv_config->dram_side_drv = 34;
115f91b969cSDerek Basehore else
116f91b969cSDerek Basehore drv_config->dram_side_drv = 40;
117f91b969cSDerek Basehore tmp = ((mr1_val >> 2) & 1) | ((mr1_val >> 5) & 1) |
118f91b969cSDerek Basehore ((mr1_val >> 7) & 1);
119f91b969cSDerek Basehore if (tmp == 0)
120f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0;
121f91b969cSDerek Basehore else if (tmp == 1)
122f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60;
123f91b969cSDerek Basehore else if (tmp == 3)
124f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 40;
125f91b969cSDerek Basehore else
126f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120;
127613038bcSCaesar Wang break;
128613038bcSCaesar Wang case LPDDR3:
129f91b969cSDerek Basehore mr3_val = mmio_read_32(CTL_REG(0, 138)) & 0xf;
130f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0x3;
131f91b969cSDerek Basehore if (mr3_val == 0xb)
132f91b969cSDerek Basehore drv_config->dram_side_drv = 3448;
133f91b969cSDerek Basehore else if (mr3_val == 0xa)
134f91b969cSDerek Basehore drv_config->dram_side_drv = 4048;
135f91b969cSDerek Basehore else if (mr3_val == 0x9)
136f91b969cSDerek Basehore drv_config->dram_side_drv = 3440;
137f91b969cSDerek Basehore else if (mr3_val == 0x4)
138f91b969cSDerek Basehore drv_config->dram_side_drv = 60;
139f91b969cSDerek Basehore else if (mr3_val == 0x3)
140f91b969cSDerek Basehore drv_config->dram_side_drv = 48;
141f91b969cSDerek Basehore else if (mr3_val == 0x2)
142f91b969cSDerek Basehore drv_config->dram_side_drv = 40;
143f91b969cSDerek Basehore else
144f91b969cSDerek Basehore drv_config->dram_side_drv = 34;
145613038bcSCaesar Wang
146f91b969cSDerek Basehore if (mr11_val == 1)
147f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 60;
148f91b969cSDerek Basehore else if (mr11_val == 2)
149f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 120;
150f91b969cSDerek Basehore else if (mr11_val == 0)
151f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0;
152f91b969cSDerek Basehore else
153f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240;
154613038bcSCaesar Wang break;
155613038bcSCaesar Wang case LPDDR4:
156613038bcSCaesar Wang default:
157f91b969cSDerek Basehore mr3_val = (mmio_read_32(CTL_REG(0, 138)) >> 3) & 0x7;
158f91b969cSDerek Basehore mr11_val = (mmio_read_32(CTL_REG(0, 139)) >> 24) & 0xff;
159613038bcSCaesar Wang
160f91b969cSDerek Basehore if ((mr3_val == 0) || (mr3_val == 7))
161f91b969cSDerek Basehore drv_config->dram_side_drv = 40;
162f91b969cSDerek Basehore else
163f91b969cSDerek Basehore drv_config->dram_side_drv = 240 / mr3_val;
164613038bcSCaesar Wang
165f91b969cSDerek Basehore tmp = mr11_val & 0x7;
166f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0))
167f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 0;
168f91b969cSDerek Basehore else
169f91b969cSDerek Basehore drv_config->dram_side_dq_odt = 240 / tmp;
170613038bcSCaesar Wang
171f91b969cSDerek Basehore tmp = (mr11_val >> 4) & 0x7;
172f91b969cSDerek Basehore if ((tmp == 7) || (tmp == 0))
173f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 0;
174f91b969cSDerek Basehore else
175f91b969cSDerek Basehore drv_config->dram_side_ca_odt = 240 / tmp;
176613038bcSCaesar Wang break;
177613038bcSCaesar Wang }
178613038bcSCaesar Wang }
179613038bcSCaesar Wang
sdram_timing_cfg_init(struct timing_related_config * ptiming_config,struct rk3399_sdram_params * sdram_params,struct drv_odt_lp_config * drv_config)180613038bcSCaesar Wang static void sdram_timing_cfg_init(struct timing_related_config *ptiming_config,
181613038bcSCaesar Wang struct rk3399_sdram_params *sdram_params,
182613038bcSCaesar Wang struct drv_odt_lp_config *drv_config)
183613038bcSCaesar Wang {
184613038bcSCaesar Wang uint32_t i, j;
185613038bcSCaesar Wang
186613038bcSCaesar Wang for (i = 0; i < sdram_params->num_channels; i++) {
187f91b969cSDerek Basehore ptiming_config->dram_info[i].speed_rate = DDR3_DEFAULT;
188613038bcSCaesar Wang ptiming_config->dram_info[i].cs_cnt = sdram_params->ch[i].rank;
189613038bcSCaesar Wang for (j = 0; j < sdram_params->ch[i].rank; j++) {
190613038bcSCaesar Wang ptiming_config->dram_info[i].per_die_capability[j] =
191613038bcSCaesar Wang get_cs_die_capability(sdram_params, i, j);
192613038bcSCaesar Wang }
193613038bcSCaesar Wang }
194613038bcSCaesar Wang ptiming_config->dram_type = sdram_params->dramtype;
195613038bcSCaesar Wang ptiming_config->ch_cnt = sdram_params->num_channels;
196613038bcSCaesar Wang switch (sdram_params->dramtype) {
197613038bcSCaesar Wang case DDR3:
198613038bcSCaesar Wang ptiming_config->bl = ddr3_default_config.bl;
199613038bcSCaesar Wang ptiming_config->ap = ddr3_default_config.ap;
200613038bcSCaesar Wang break;
201613038bcSCaesar Wang case LPDDR3:
202613038bcSCaesar Wang ptiming_config->bl = lpddr3_default_config.bl;
203613038bcSCaesar Wang ptiming_config->ap = lpddr3_default_config.ap;
204613038bcSCaesar Wang break;
205613038bcSCaesar Wang case LPDDR4:
206613038bcSCaesar Wang ptiming_config->bl = lpddr4_default_config.bl;
207613038bcSCaesar Wang ptiming_config->ap = lpddr4_default_config.ap;
208613038bcSCaesar Wang ptiming_config->rdbi = 0;
209613038bcSCaesar Wang ptiming_config->wdbi = 0;
210613038bcSCaesar Wang break;
211649c48f5SJonathan Wright default:
212649c48f5SJonathan Wright /* Do nothing in default case */
213649c48f5SJonathan Wright break;
214613038bcSCaesar Wang }
215613038bcSCaesar Wang ptiming_config->dramds = drv_config->dram_side_drv;
216613038bcSCaesar Wang ptiming_config->dramodt = drv_config->dram_side_dq_odt;
217613038bcSCaesar Wang ptiming_config->caodt = drv_config->dram_side_ca_odt;
2184bd1d3faSDerek Basehore ptiming_config->odt = (mmio_read_32(PHY_REG(0, 5)) >> 16) & 0x1;
219613038bcSCaesar Wang }
220613038bcSCaesar Wang
221613038bcSCaesar Wang struct lat_adj_pair {
222613038bcSCaesar Wang uint32_t cl;
223613038bcSCaesar Wang uint32_t rdlat_adj;
224613038bcSCaesar Wang uint32_t cwl;
225613038bcSCaesar Wang uint32_t wrlat_adj;
226613038bcSCaesar Wang };
227613038bcSCaesar Wang
228613038bcSCaesar Wang const struct lat_adj_pair ddr3_lat_adj[] = {
229613038bcSCaesar Wang {6, 5, 5, 4},
230613038bcSCaesar Wang {8, 7, 6, 5},
231613038bcSCaesar Wang {10, 9, 7, 6},
232613038bcSCaesar Wang {11, 9, 8, 7},
233613038bcSCaesar Wang {13, 0xb, 9, 8},
234613038bcSCaesar Wang {14, 0xb, 0xa, 9}
235613038bcSCaesar Wang };
236613038bcSCaesar Wang
237613038bcSCaesar Wang const struct lat_adj_pair lpddr3_lat_adj[] = {
238613038bcSCaesar Wang {3, 2, 1, 0},
239613038bcSCaesar Wang {6, 5, 3, 2},
240613038bcSCaesar Wang {8, 7, 4, 3},
241613038bcSCaesar Wang {9, 8, 5, 4},
242613038bcSCaesar Wang {10, 9, 6, 5},
243613038bcSCaesar Wang {11, 9, 6, 5},
244613038bcSCaesar Wang {12, 0xa, 6, 5},
245613038bcSCaesar Wang {14, 0xc, 8, 7},
246613038bcSCaesar Wang {16, 0xd, 8, 7}
247613038bcSCaesar Wang };
248613038bcSCaesar Wang
249613038bcSCaesar Wang const struct lat_adj_pair lpddr4_lat_adj[] = {
250613038bcSCaesar Wang {6, 5, 4, 2},
251613038bcSCaesar Wang {10, 9, 6, 4},
252613038bcSCaesar Wang {14, 0xc, 8, 6},
253613038bcSCaesar Wang {20, 0x11, 0xa, 8},
254613038bcSCaesar Wang {24, 0x15, 0xc, 0xa},
255613038bcSCaesar Wang {28, 0x18, 0xe, 0xc},
256613038bcSCaesar Wang {32, 0x1b, 0x10, 0xe},
257613038bcSCaesar Wang {36, 0x1e, 0x12, 0x10}
258613038bcSCaesar Wang };
259613038bcSCaesar Wang
get_rdlat_adj(uint32_t dram_type,uint32_t cl)260613038bcSCaesar Wang static uint32_t get_rdlat_adj(uint32_t dram_type, uint32_t cl)
261613038bcSCaesar Wang {
262613038bcSCaesar Wang const struct lat_adj_pair *p;
263613038bcSCaesar Wang uint32_t cnt;
264613038bcSCaesar Wang uint32_t i;
265613038bcSCaesar Wang
266613038bcSCaesar Wang if (dram_type == DDR3) {
267613038bcSCaesar Wang p = ddr3_lat_adj;
268613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj);
269613038bcSCaesar Wang } else if (dram_type == LPDDR3) {
270613038bcSCaesar Wang p = lpddr3_lat_adj;
271613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj);
272613038bcSCaesar Wang } else {
273613038bcSCaesar Wang p = lpddr4_lat_adj;
274613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj);
275613038bcSCaesar Wang }
276613038bcSCaesar Wang
277613038bcSCaesar Wang for (i = 0; i < cnt; i++) {
278613038bcSCaesar Wang if (cl == p[i].cl)
279613038bcSCaesar Wang return p[i].rdlat_adj;
280613038bcSCaesar Wang }
281613038bcSCaesar Wang /* fail */
282613038bcSCaesar Wang return 0xff;
283613038bcSCaesar Wang }
284613038bcSCaesar Wang
get_wrlat_adj(uint32_t dram_type,uint32_t cwl)285613038bcSCaesar Wang static uint32_t get_wrlat_adj(uint32_t dram_type, uint32_t cwl)
286613038bcSCaesar Wang {
287613038bcSCaesar Wang const struct lat_adj_pair *p;
288613038bcSCaesar Wang uint32_t cnt;
289613038bcSCaesar Wang uint32_t i;
290613038bcSCaesar Wang
291613038bcSCaesar Wang if (dram_type == DDR3) {
292613038bcSCaesar Wang p = ddr3_lat_adj;
293613038bcSCaesar Wang cnt = ARRAY_SIZE(ddr3_lat_adj);
294613038bcSCaesar Wang } else if (dram_type == LPDDR3) {
295613038bcSCaesar Wang p = lpddr3_lat_adj;
296613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr3_lat_adj);
297613038bcSCaesar Wang } else {
298613038bcSCaesar Wang p = lpddr4_lat_adj;
299613038bcSCaesar Wang cnt = ARRAY_SIZE(lpddr4_lat_adj);
300613038bcSCaesar Wang }
301613038bcSCaesar Wang
302613038bcSCaesar Wang for (i = 0; i < cnt; i++) {
303613038bcSCaesar Wang if (cwl == p[i].cwl)
304613038bcSCaesar Wang return p[i].wrlat_adj;
305613038bcSCaesar Wang }
306613038bcSCaesar Wang /* fail */
307613038bcSCaesar Wang return 0xff;
308613038bcSCaesar Wang }
309613038bcSCaesar Wang
310613038bcSCaesar Wang #define PI_REGS_DIMM_SUPPORT (0)
311613038bcSCaesar Wang #define PI_ADD_LATENCY (0)
312613038bcSCaesar Wang #define PI_DOUBLEFREEK (1)
313613038bcSCaesar Wang
314613038bcSCaesar Wang #define PI_PAD_DELAY_PS_VALUE (1000)
315613038bcSCaesar Wang #define PI_IE_ENABLE_VALUE (3000)
316613038bcSCaesar Wang #define PI_TSEL_ENABLE_VALUE (700)
317613038bcSCaesar Wang
get_pi_rdlat_adj(struct dram_timing_t * pdram_timing)318613038bcSCaesar Wang static uint32_t get_pi_rdlat_adj(struct dram_timing_t *pdram_timing)
319613038bcSCaesar Wang {
320613038bcSCaesar Wang /*[DLLSUBTYPE2] == "STD_DENALI_HS" */
321613038bcSCaesar Wang uint32_t rdlat, delay_adder, ie_enable, hs_offset, tsel_adder,
322613038bcSCaesar Wang extra_adder, tsel_enable;
323613038bcSCaesar Wang
324613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE;
325613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE;
326613038bcSCaesar Wang
327613038bcSCaesar Wang rdlat = pdram_timing->cl + PI_ADD_LATENCY;
328613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz);
329613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0)
330613038bcSCaesar Wang delay_adder++;
331613038bcSCaesar Wang hs_offset = 0;
332613038bcSCaesar Wang tsel_adder = 0;
333613038bcSCaesar Wang extra_adder = 0;
334613038bcSCaesar Wang /* rdlat = rdlat - (PREAMBLE_SUPPORT & 0x1); */
335613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz);
336613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0)
337613038bcSCaesar Wang tsel_adder++;
338613038bcSCaesar Wang delay_adder = delay_adder - 1;
339613038bcSCaesar Wang if (tsel_adder > delay_adder)
340613038bcSCaesar Wang extra_adder = tsel_adder - delay_adder;
341613038bcSCaesar Wang else
342613038bcSCaesar Wang extra_adder = 0;
343613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK)
344613038bcSCaesar Wang hs_offset = 2;
345613038bcSCaesar Wang else
346613038bcSCaesar Wang hs_offset = 1;
347613038bcSCaesar Wang
348613038bcSCaesar Wang if (delay_adder > (rdlat - 1 - hs_offset)) {
349613038bcSCaesar Wang rdlat = rdlat - tsel_adder;
350613038bcSCaesar Wang } else {
351613038bcSCaesar Wang if ((rdlat - delay_adder) < 2)
352613038bcSCaesar Wang rdlat = 2;
353613038bcSCaesar Wang else
354613038bcSCaesar Wang rdlat = rdlat - delay_adder - extra_adder;
355613038bcSCaesar Wang }
356613038bcSCaesar Wang
357613038bcSCaesar Wang return rdlat;
358613038bcSCaesar Wang }
359613038bcSCaesar Wang
get_pi_wrlat(struct dram_timing_t * pdram_timing,struct timing_related_config * timing_config)360613038bcSCaesar Wang static uint32_t get_pi_wrlat(struct dram_timing_t *pdram_timing,
361613038bcSCaesar Wang struct timing_related_config *timing_config)
362613038bcSCaesar Wang {
363613038bcSCaesar Wang uint32_t tmp;
364613038bcSCaesar Wang
365613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) {
366613038bcSCaesar Wang tmp = pdram_timing->cl;
367613038bcSCaesar Wang if (tmp >= 14)
368613038bcSCaesar Wang tmp = 8;
369613038bcSCaesar Wang else if (tmp >= 10)
370613038bcSCaesar Wang tmp = 6;
371613038bcSCaesar Wang else if (tmp == 9)
372613038bcSCaesar Wang tmp = 5;
373613038bcSCaesar Wang else if (tmp == 8)
374613038bcSCaesar Wang tmp = 4;
375613038bcSCaesar Wang else if (tmp == 6)
376613038bcSCaesar Wang tmp = 3;
377613038bcSCaesar Wang else
378613038bcSCaesar Wang tmp = 1;
379613038bcSCaesar Wang } else {
380613038bcSCaesar Wang tmp = 1;
381613038bcSCaesar Wang }
382613038bcSCaesar Wang
383613038bcSCaesar Wang return tmp;
384613038bcSCaesar Wang }
385613038bcSCaesar Wang
get_pi_wrlat_adj(struct dram_timing_t * pdram_timing,struct timing_related_config * timing_config)386613038bcSCaesar Wang static uint32_t get_pi_wrlat_adj(struct dram_timing_t *pdram_timing,
387613038bcSCaesar Wang struct timing_related_config *timing_config)
388613038bcSCaesar Wang {
389613038bcSCaesar Wang return get_pi_wrlat(pdram_timing, timing_config) + PI_ADD_LATENCY - 1;
390613038bcSCaesar Wang }
391613038bcSCaesar Wang
get_pi_tdfi_phy_rdlat(struct dram_timing_t * pdram_timing,struct timing_related_config * timing_config)392613038bcSCaesar Wang static uint32_t get_pi_tdfi_phy_rdlat(struct dram_timing_t *pdram_timing,
393613038bcSCaesar Wang struct timing_related_config *timing_config)
394613038bcSCaesar Wang {
395613038bcSCaesar Wang /* [DLLSUBTYPE2] == "STD_DENALI_HS" */
396613038bcSCaesar Wang uint32_t cas_lat, delay_adder, ie_enable, hs_offset, ie_delay_adder;
397613038bcSCaesar Wang uint32_t mem_delay_ps, round_trip_ps;
398613038bcSCaesar Wang uint32_t phy_internal_delay, lpddr_adder, dfi_adder, rdlat_delay;
399613038bcSCaesar Wang
400613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE;
401613038bcSCaesar Wang
402613038bcSCaesar Wang delay_adder = ie_enable / (1000000 / pdram_timing->mhz);
403613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0)
404613038bcSCaesar Wang delay_adder++;
405613038bcSCaesar Wang delay_adder = delay_adder - 1;
406613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK)
407613038bcSCaesar Wang hs_offset = 2;
408613038bcSCaesar Wang else
409613038bcSCaesar Wang hs_offset = 1;
410613038bcSCaesar Wang
411613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY;
412613038bcSCaesar Wang
413613038bcSCaesar Wang if (delay_adder > (cas_lat - 1 - hs_offset)) {
414613038bcSCaesar Wang ie_delay_adder = 0;
415613038bcSCaesar Wang } else {
416613038bcSCaesar Wang ie_delay_adder = ie_enable / (1000000 / pdram_timing->mhz);
417613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0)
418613038bcSCaesar Wang ie_delay_adder++;
419613038bcSCaesar Wang }
420613038bcSCaesar Wang
421613038bcSCaesar Wang if (timing_config->dram_type == DDR3) {
422613038bcSCaesar Wang mem_delay_ps = 0;
423613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) {
424613038bcSCaesar Wang mem_delay_ps = 3600;
425613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) {
426613038bcSCaesar Wang mem_delay_ps = 5500;
427613038bcSCaesar Wang } else {
42801178e82SCaesar Wang NOTICE("get_pi_tdfi_phy_rdlat:dramtype unsupport\n");
429613038bcSCaesar Wang return 0;
430613038bcSCaesar Wang }
431613038bcSCaesar Wang round_trip_ps = 1100 + 500 + mem_delay_ps + 500 + 600;
432613038bcSCaesar Wang delay_adder = round_trip_ps / (1000000 / pdram_timing->mhz);
433613038bcSCaesar Wang if ((round_trip_ps % (1000000 / pdram_timing->mhz)) != 0)
434613038bcSCaesar Wang delay_adder++;
435613038bcSCaesar Wang
436613038bcSCaesar Wang phy_internal_delay = 5 + 2 + 4;
437613038bcSCaesar Wang lpddr_adder = mem_delay_ps / (1000000 / pdram_timing->mhz);
438613038bcSCaesar Wang if ((mem_delay_ps % (1000000 / pdram_timing->mhz)) != 0)
439613038bcSCaesar Wang lpddr_adder++;
440613038bcSCaesar Wang dfi_adder = 0;
441613038bcSCaesar Wang phy_internal_delay = phy_internal_delay + 2;
442613038bcSCaesar Wang rdlat_delay = delay_adder + phy_internal_delay +
443613038bcSCaesar Wang ie_delay_adder + lpddr_adder + dfi_adder;
444613038bcSCaesar Wang
445613038bcSCaesar Wang rdlat_delay = rdlat_delay + 2;
446613038bcSCaesar Wang return rdlat_delay;
447613038bcSCaesar Wang }
448613038bcSCaesar Wang
get_pi_todtoff_min(struct dram_timing_t * pdram_timing,struct timing_related_config * timing_config)449613038bcSCaesar Wang static uint32_t get_pi_todtoff_min(struct dram_timing_t *pdram_timing,
450613038bcSCaesar Wang struct timing_related_config *timing_config)
451613038bcSCaesar Wang {
452613038bcSCaesar Wang uint32_t tmp, todtoff_min_ps;
453613038bcSCaesar Wang
454613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3)
455613038bcSCaesar Wang todtoff_min_ps = 2500;
456613038bcSCaesar Wang else if (timing_config->dram_type == LPDDR4)
457613038bcSCaesar Wang todtoff_min_ps = 1500;
458613038bcSCaesar Wang else
459613038bcSCaesar Wang todtoff_min_ps = 0;
460613038bcSCaesar Wang /* todtoff_min */
461613038bcSCaesar Wang tmp = todtoff_min_ps / (1000000 / pdram_timing->mhz);
462613038bcSCaesar Wang if ((todtoff_min_ps % (1000000 / pdram_timing->mhz)) != 0)
463613038bcSCaesar Wang tmp++;
464613038bcSCaesar Wang return tmp;
465613038bcSCaesar Wang }
466613038bcSCaesar Wang
get_pi_todtoff_max(struct dram_timing_t * pdram_timing,struct timing_related_config * timing_config)467613038bcSCaesar Wang static uint32_t get_pi_todtoff_max(struct dram_timing_t *pdram_timing,
468613038bcSCaesar Wang struct timing_related_config *timing_config)
469613038bcSCaesar Wang {
470613038bcSCaesar Wang uint32_t tmp, todtoff_max_ps;
471613038bcSCaesar Wang
472613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR4)
473613038bcSCaesar Wang || (timing_config->dram_type == LPDDR3))
474613038bcSCaesar Wang todtoff_max_ps = 3500;
475613038bcSCaesar Wang else
476613038bcSCaesar Wang todtoff_max_ps = 0;
477613038bcSCaesar Wang
478613038bcSCaesar Wang /* todtoff_max */
479613038bcSCaesar Wang tmp = todtoff_max_ps / (1000000 / pdram_timing->mhz);
480613038bcSCaesar Wang if ((todtoff_max_ps % (1000000 / pdram_timing->mhz)) != 0)
481613038bcSCaesar Wang tmp++;
482613038bcSCaesar Wang return tmp;
483613038bcSCaesar Wang }
484613038bcSCaesar Wang
gen_rk3399_ctl_params_f0(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)485613038bcSCaesar Wang static void gen_rk3399_ctl_params_f0(struct timing_related_config
486613038bcSCaesar Wang *timing_config,
487613038bcSCaesar Wang struct dram_timing_t *pdram_timing)
488613038bcSCaesar Wang {
489613038bcSCaesar Wang uint32_t i;
490613038bcSCaesar Wang uint32_t tmp, tmp1;
491613038bcSCaesar Wang
492613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) {
493613038bcSCaesar Wang if (timing_config->dram_type == DDR3) {
494613038bcSCaesar Wang tmp = ((700000 + 10) * timing_config->freq +
495613038bcSCaesar Wang 999) / 1000;
496613038bcSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) +
497613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit;
498f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), tmp);
499613038bcSCaesar Wang
500f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 22), 0xffff,
501f9ba21beSCaesar Wang pdram_timing->tdllk);
502613038bcSCaesar Wang
503f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32),
504613038bcSCaesar Wang (pdram_timing->tmod << 8) |
505613038bcSCaesar Wang pdram_timing->tmrd);
506613038bcSCaesar Wang
50779ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 59), 0xffffu << 16,
508613038bcSCaesar Wang (pdram_timing->txsr -
509613038bcSCaesar Wang pdram_timing->trcd) << 16);
510613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) {
511f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1 +
512613038bcSCaesar Wang pdram_timing->tinit3);
513f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32),
514f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) |
515f9ba21beSCaesar Wang pdram_timing->tmrd);
51679ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 59), 0xffffu << 16,
517f9ba21beSCaesar Wang pdram_timing->txsr << 16);
518f9ba21beSCaesar Wang } else {
519f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 5), pdram_timing->tinit1);
520f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 7), pdram_timing->tinit4);
521f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 32),
522f9ba21beSCaesar Wang (pdram_timing->tmrd << 8) |
523f9ba21beSCaesar Wang pdram_timing->tmrd);
52479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 59), 0xffffu << 16,
525f9ba21beSCaesar Wang pdram_timing->txsr << 16);
526f9ba21beSCaesar Wang }
527f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 6), pdram_timing->tinit3);
528f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 8), pdram_timing->tinit5);
529f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x7f << 16),
530613038bcSCaesar Wang ((pdram_timing->cl * 2) << 16));
531f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 23), (0x1f << 24),
532613038bcSCaesar Wang (pdram_timing->cwl << 24));
533f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f, pdram_timing->al);
53479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 26), 0xffffu << 16,
535613038bcSCaesar Wang (pdram_timing->trc << 24) |
536613038bcSCaesar Wang (pdram_timing->trrd << 16));
537f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 27),
538613038bcSCaesar Wang (pdram_timing->tfaw << 24) |
539613038bcSCaesar Wang (pdram_timing->trppb << 16) |
540f9ba21beSCaesar Wang (pdram_timing->twtr << 8) |
541f9ba21beSCaesar Wang pdram_timing->tras_min);
542613038bcSCaesar Wang
54379ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 31), 0xffu << 24,
544613038bcSCaesar Wang max(4, pdram_timing->trtp) << 24);
545f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 33), (pdram_timing->tcke << 24) |
546f9ba21beSCaesar Wang pdram_timing->tras_max);
547f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xff,
548613038bcSCaesar Wang max(1, pdram_timing->tckesr));
549f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 39),
550613038bcSCaesar Wang (0x3f << 16) | (0xff << 8),
551613038bcSCaesar Wang (pdram_timing->twr << 16) |
552613038bcSCaesar Wang (pdram_timing->trcd << 8));
553f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 16,
554613038bcSCaesar Wang pdram_timing->tmrz << 16);
555613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal :
556613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp);
557f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff, tmp);
558f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff, pdram_timing->trp);
559f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 48),
560613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) |
561613038bcSCaesar Wang pdram_timing->trfc);
562f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 52), 0xffff, pdram_timing->txp);
56379ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 53), 0xffffu << 16,
564613038bcSCaesar Wang pdram_timing->txpdll << 16);
565f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xf << 24,
566613038bcSCaesar Wang pdram_timing->tcscke << 24);
567f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff, pdram_timing->tmrri);
568f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 56),
569613038bcSCaesar Wang (pdram_timing->tzqcke << 24) |
570613038bcSCaesar Wang (pdram_timing->tmrwckel << 16) |
571f9ba21beSCaesar Wang (pdram_timing->tckehcs << 8) |
572f9ba21beSCaesar Wang pdram_timing->tckelcs);
573f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 60), 0xffff, pdram_timing->txsnr);
57479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 62), 0xffffu << 16,
575613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) |
576613038bcSCaesar Wang (pdram_timing->tckelcmd << 16));
577f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 63),
578613038bcSCaesar Wang (pdram_timing->tckelpd << 24) |
579613038bcSCaesar Wang (pdram_timing->tescke << 16) |
580f9ba21beSCaesar Wang (pdram_timing->tsr << 8) |
581f9ba21beSCaesar Wang pdram_timing->tckckel);
582f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 64), 0xfff,
583613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) |
584613038bcSCaesar Wang pdram_timing->tcsckeh);
585f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 92), 0xffff << 8,
586613038bcSCaesar Wang (pdram_timing->tcksrx << 16) |
587613038bcSCaesar Wang (pdram_timing->tcksre << 8));
588f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), 0x1 << 24,
589613038bcSCaesar Wang (timing_config->dllbp << 24));
590f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 122), 0x3ff << 16,
591613038bcSCaesar Wang (pdram_timing->tvrcg_enable << 16));
592f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 123), (pdram_timing->tfc_long << 16) |
593613038bcSCaesar Wang pdram_timing->tvrcg_disable);
594f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 124),
595613038bcSCaesar Wang (pdram_timing->tvref_long << 16) |
596613038bcSCaesar Wang (pdram_timing->tckfspx << 8) |
597613038bcSCaesar Wang pdram_timing->tckfspe);
598f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 133), (pdram_timing->mr[1] << 16) |
599f9ba21beSCaesar Wang pdram_timing->mr[0]);
600f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 134), 0xffff,
601613038bcSCaesar Wang pdram_timing->mr[2]);
602f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 138), 0xffff,
603613038bcSCaesar Wang pdram_timing->mr[3]);
60479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 139), 0xffu << 24,
605613038bcSCaesar Wang pdram_timing->mr11 << 24);
606f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 147),
607f9ba21beSCaesar Wang (pdram_timing->mr[1] << 16) |
608f9ba21beSCaesar Wang pdram_timing->mr[0]);
609f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 148), 0xffff,
610613038bcSCaesar Wang pdram_timing->mr[2]);
611f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 152), 0xffff,
612613038bcSCaesar Wang pdram_timing->mr[3]);
61379ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 153), 0xffu << 24,
614613038bcSCaesar Wang pdram_timing->mr11 << 24);
615613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) {
61679ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 140), 0xffffu << 16,
617f9ba21beSCaesar Wang pdram_timing->mr12 << 16);
61879ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 142), 0xffffu << 16,
619f9ba21beSCaesar Wang pdram_timing->mr14 << 16);
62079ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 145), 0xffffu << 16,
621f9ba21beSCaesar Wang pdram_timing->mr22 << 16);
62279ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 154), 0xffffu << 16,
623f9ba21beSCaesar Wang pdram_timing->mr12 << 16);
62479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 156), 0xffffu << 16,
625f9ba21beSCaesar Wang pdram_timing->mr14 << 16);
62679ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 159), 0xffffu << 16,
627f9ba21beSCaesar Wang pdram_timing->mr22 << 16);
628613038bcSCaesar Wang }
629f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 179), 0xfff << 8,
630613038bcSCaesar Wang pdram_timing->tzqinit << 8);
631f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 180), (pdram_timing->tzqcs << 16) |
632613038bcSCaesar Wang (pdram_timing->tzqinit / 2));
633f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 181), (pdram_timing->tzqlat << 16) |
634f9ba21beSCaesar Wang pdram_timing->tzqcal);
635f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 8,
636613038bcSCaesar Wang pdram_timing->todton << 8);
637613038bcSCaesar Wang
638613038bcSCaesar Wang if (timing_config->odt) {
639f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), 1 << 16);
640613038bcSCaesar Wang if (timing_config->freq < 400)
641613038bcSCaesar Wang tmp = 4 << 24;
642613038bcSCaesar Wang else
643613038bcSCaesar Wang tmp = 8 << 24;
644613038bcSCaesar Wang } else {
645f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), 1 << 16);
646613038bcSCaesar Wang tmp = 2 << 24;
647613038bcSCaesar Wang }
648613038bcSCaesar Wang
649f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 216), 0x1f << 24, tmp);
650f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), (0x3 << 16) | (0xf << 8),
651613038bcSCaesar Wang (pdram_timing->tdqsck << 16) |
652613038bcSCaesar Wang (pdram_timing->tdqsck_max << 8));
653613038bcSCaesar Wang tmp =
654613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type, pdram_timing->cwl)
655613038bcSCaesar Wang << 8) | get_rdlat_adj(timing_config->dram_type,
656613038bcSCaesar Wang pdram_timing->cl);
657f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 284), 0xffff, tmp);
65879ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 82), 0xffffu << 16,
659613038bcSCaesar Wang (4 * pdram_timing->trefi) << 16);
660613038bcSCaesar Wang
661f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 83), 0xffff,
662613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff);
663613038bcSCaesar Wang
664613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
665613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) {
666613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config);
667613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config);
668613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0;
669613038bcSCaesar Wang } else {
670613038bcSCaesar Wang tmp = 0;
671613038bcSCaesar Wang }
672f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 16,
673613038bcSCaesar Wang (tmp & 0x3f) << 16);
674613038bcSCaesar Wang
675613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
676613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) {
677613038bcSCaesar Wang /* min_rl_preamble = cl+TDQSCK_MIN -1 */
678613038bcSCaesar Wang tmp = pdram_timing->cl +
679613038bcSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config) - 1;
680613038bcSCaesar Wang /* todtoff_max */
681613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config);
682613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0;
683613038bcSCaesar Wang } else {
684613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl;
685613038bcSCaesar Wang }
686f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 8,
687613038bcSCaesar Wang (tmp & 0x3f) << 8);
688613038bcSCaesar Wang
689f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 275), 0xff << 16,
690f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing,
691f9ba21beSCaesar Wang timing_config) &
692f9ba21beSCaesar Wang 0xff) << 16);
693613038bcSCaesar Wang
694f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 277), 0xffff,
695613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff);
696613038bcSCaesar Wang
697f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 282), 0xffff,
698613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff);
699613038bcSCaesar Wang
700f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 283), 20 * pdram_timing->trefi);
701613038bcSCaesar Wang
702613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CAPTURE_F0:RW:16:10 */
703613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1;
704613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0)
705613038bcSCaesar Wang tmp1++;
706613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5;
707f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff << 16, tmp << 16);
708613038bcSCaesar Wang
709613038bcSCaesar Wang /* CTL_308 TDFI_CALVL_CC_F0:RW:0:10 */
710613038bcSCaesar Wang tmp = tmp + 18;
711f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 308), 0x3ff, tmp);
712613038bcSCaesar Wang
713613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F0:RW:8:8 */
714613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config);
715ad84ad49SDerek Basehore if (timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) {
716613038bcSCaesar Wang if (tmp1 == 0)
717613038bcSCaesar Wang tmp = 0;
718f9ba21beSCaesar Wang else if (tmp1 < 5)
719613038bcSCaesar Wang tmp = tmp1 - 1;
720f9ba21beSCaesar Wang else
721613038bcSCaesar Wang tmp = tmp1 - 5;
722613038bcSCaesar Wang } else {
723613038bcSCaesar Wang tmp = tmp1 - 2;
724613038bcSCaesar Wang }
725f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 8, tmp << 8);
726613038bcSCaesar Wang
727613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F0:RW:0:8 */
728ad84ad49SDerek Basehore if ((timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) &&
729613038bcSCaesar Wang (pdram_timing->cl >= 5))
730613038bcSCaesar Wang tmp = pdram_timing->cl - 5;
731613038bcSCaesar Wang else
732613038bcSCaesar Wang tmp = pdram_timing->cl - 2;
733f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff, tmp);
734613038bcSCaesar Wang }
735613038bcSCaesar Wang }
736613038bcSCaesar Wang
gen_rk3399_ctl_params_f1(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)737613038bcSCaesar Wang static void gen_rk3399_ctl_params_f1(struct timing_related_config
738613038bcSCaesar Wang *timing_config,
739613038bcSCaesar Wang struct dram_timing_t *pdram_timing)
740613038bcSCaesar Wang {
741613038bcSCaesar Wang uint32_t i;
742613038bcSCaesar Wang uint32_t tmp, tmp1;
743613038bcSCaesar Wang
744613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) {
745613038bcSCaesar Wang if (timing_config->dram_type == DDR3) {
746613038bcSCaesar Wang tmp =
747f9ba21beSCaesar Wang ((700000 + 10) * timing_config->freq + 999) / 1000;
748f9ba21beSCaesar Wang tmp += pdram_timing->txsnr + (pdram_timing->tmrd * 3) +
749613038bcSCaesar Wang pdram_timing->tmod + pdram_timing->tzqinit;
750f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), tmp);
75179ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 22), 0xffffu << 16,
752f9ba21beSCaesar Wang pdram_timing->tdllk << 16);
753f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00,
754613038bcSCaesar Wang (pdram_timing->tmod << 24) |
755613038bcSCaesar Wang (pdram_timing->tmrd << 16) |
756613038bcSCaesar Wang (pdram_timing->trtp << 8));
75779ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 60), 0xffffu << 16,
758613038bcSCaesar Wang (pdram_timing->txsr -
759613038bcSCaesar Wang pdram_timing->trcd) << 16);
760613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) {
761f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1 +
762613038bcSCaesar Wang pdram_timing->tinit3);
763f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00,
764f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) |
765f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) |
766f9ba21beSCaesar Wang (pdram_timing->trtp << 8));
76779ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 60), 0xffffu << 16,
768f9ba21beSCaesar Wang pdram_timing->txsr << 16);
769f9ba21beSCaesar Wang } else {
770f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 9), pdram_timing->tinit1);
771f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 11), pdram_timing->tinit4);
772f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 34), 0xffffff00,
773f9ba21beSCaesar Wang (pdram_timing->tmrd << 24) |
774f9ba21beSCaesar Wang (pdram_timing->tmrd << 16) |
775f9ba21beSCaesar Wang (pdram_timing->trtp << 8));
77679ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 60), 0xffffu << 16,
777f9ba21beSCaesar Wang pdram_timing->txsr << 16);
778f9ba21beSCaesar Wang }
779f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 10), pdram_timing->tinit3);
780f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 12), pdram_timing->tinit5);
781f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x7f << 8),
782613038bcSCaesar Wang ((pdram_timing->cl * 2) << 8));
783f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), (0x1f << 16),
784613038bcSCaesar Wang (pdram_timing->cwl << 16));
785f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 24), 0x3f << 24,
786613038bcSCaesar Wang pdram_timing->al << 24);
787f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 28), 0xffffff00,
788613038bcSCaesar Wang (pdram_timing->tras_min << 24) |
789613038bcSCaesar Wang (pdram_timing->trc << 16) |
790613038bcSCaesar Wang (pdram_timing->trrd << 8));
791f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 29), 0xffffff,
792613038bcSCaesar Wang (pdram_timing->tfaw << 16) |
793f9ba21beSCaesar Wang (pdram_timing->trppb << 8) |
794f9ba21beSCaesar Wang pdram_timing->twtr);
795f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 35), (pdram_timing->tcke << 24) |
796f9ba21beSCaesar Wang pdram_timing->tras_max);
797f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 36), 0xff,
798613038bcSCaesar Wang max(1, pdram_timing->tckesr));
79979ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 39), (0xffu << 24),
800f9ba21beSCaesar Wang (pdram_timing->trcd << 24));
801f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 40), 0x3f, pdram_timing->twr);
802f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 42), 0x1f << 24,
803613038bcSCaesar Wang pdram_timing->tmrz << 24);
804613038bcSCaesar Wang tmp = pdram_timing->tdal ? pdram_timing->tdal :
805613038bcSCaesar Wang (pdram_timing->twr + pdram_timing->trp);
806f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 44), 0xff << 8, tmp << 8);
807f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 45), 0xff << 8,
808613038bcSCaesar Wang pdram_timing->trp << 8);
809f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 49),
810613038bcSCaesar Wang ((pdram_timing->trefi - 8) << 16) |
811613038bcSCaesar Wang pdram_timing->trfc);
81279ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 52), 0xffffu << 16,
813613038bcSCaesar Wang pdram_timing->txp << 16);
814f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 54), 0xffff,
815613038bcSCaesar Wang pdram_timing->txpdll);
816f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 55), 0xff << 8,
817613038bcSCaesar Wang pdram_timing->tmrri << 8);
818f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 57), (pdram_timing->tmrwckel << 24) |
819613038bcSCaesar Wang (pdram_timing->tckehcs << 16) |
820f9ba21beSCaesar Wang (pdram_timing->tckelcs << 8) |
821f9ba21beSCaesar Wang pdram_timing->tcscke);
822f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 58), 0xf, pdram_timing->tzqcke);
823f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 61), 0xffff, pdram_timing->txsnr);
82479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 64), 0xffffu << 16,
825613038bcSCaesar Wang (pdram_timing->tckehcmd << 24) |
826613038bcSCaesar Wang (pdram_timing->tckelcmd << 16));
827f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 65), (pdram_timing->tckelpd << 24) |
828613038bcSCaesar Wang (pdram_timing->tescke << 16) |
829f9ba21beSCaesar Wang (pdram_timing->tsr << 8) |
830f9ba21beSCaesar Wang pdram_timing->tckckel);
831f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 66), 0xfff,
832613038bcSCaesar Wang (pdram_timing->tcmdcke << 8) |
833613038bcSCaesar Wang pdram_timing->tcsckeh);
83479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 92), (0xffu << 24),
835613038bcSCaesar Wang (pdram_timing->tcksre << 24));
836f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 93), 0xff,
837613038bcSCaesar Wang pdram_timing->tcksrx);
838f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 108), (0x1 << 25),
839613038bcSCaesar Wang (timing_config->dllbp << 25));
840f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 125),
841613038bcSCaesar Wang (pdram_timing->tvrcg_disable << 16) |
842613038bcSCaesar Wang pdram_timing->tvrcg_enable);
843f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 126), (pdram_timing->tckfspx << 24) |
844613038bcSCaesar Wang (pdram_timing->tckfspe << 16) |
845613038bcSCaesar Wang pdram_timing->tfc_long);
846f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 127), 0xffff,
847613038bcSCaesar Wang pdram_timing->tvref_long);
84879ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 134), 0xffffu << 16,
849f9ba21beSCaesar Wang pdram_timing->mr[0] << 16);
850f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 135), (pdram_timing->mr[2] << 16) |
851f9ba21beSCaesar Wang pdram_timing->mr[1]);
85279ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 138), 0xffffu << 16,
853f9ba21beSCaesar Wang pdram_timing->mr[3] << 16);
854f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 140), 0xff, pdram_timing->mr11);
85579ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 148), 0xffffu << 16,
856f9ba21beSCaesar Wang pdram_timing->mr[0] << 16);
857f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 149), (pdram_timing->mr[2] << 16) |
858f9ba21beSCaesar Wang pdram_timing->mr[1]);
85979ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 152), 0xffffu << 16,
860f9ba21beSCaesar Wang pdram_timing->mr[3] << 16);
861f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 154), 0xff, pdram_timing->mr11);
862613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4) {
863f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 141), 0xffff,
864f9ba21beSCaesar Wang pdram_timing->mr12);
865f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 143), 0xffff,
866f9ba21beSCaesar Wang pdram_timing->mr14);
867f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 146), 0xffff,
868f9ba21beSCaesar Wang pdram_timing->mr22);
869f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 155), 0xffff,
870f9ba21beSCaesar Wang pdram_timing->mr12);
871f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 157), 0xffff,
872f9ba21beSCaesar Wang pdram_timing->mr14);
873f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 160), 0xffff,
874f9ba21beSCaesar Wang pdram_timing->mr22);
875613038bcSCaesar Wang }
876f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 182),
877613038bcSCaesar Wang ((pdram_timing->tzqinit / 2) << 16) |
878613038bcSCaesar Wang pdram_timing->tzqinit);
879f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 183), (pdram_timing->tzqcal << 16) |
880f9ba21beSCaesar Wang pdram_timing->tzqcs);
881f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 184), 0x3f, pdram_timing->tzqlat);
882f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 188), 0xfff,
883613038bcSCaesar Wang pdram_timing->tzqreset);
884f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 212), 0xff << 16,
885613038bcSCaesar Wang pdram_timing->todton << 16);
886613038bcSCaesar Wang
887613038bcSCaesar Wang if (timing_config->odt) {
888f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 213), (1 << 24));
889613038bcSCaesar Wang if (timing_config->freq < 400)
890613038bcSCaesar Wang tmp = 4 << 24;
891613038bcSCaesar Wang else
892613038bcSCaesar Wang tmp = 8 << 24;
893613038bcSCaesar Wang } else {
894f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 213), (1 << 24));
895613038bcSCaesar Wang tmp = 2 << 24;
896613038bcSCaesar Wang }
897f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 217), 0x1f << 24, tmp);
898f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 221), 0xf << 24,
899613038bcSCaesar Wang (pdram_timing->tdqsck_max << 24));
900f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 222), 0x3, pdram_timing->tdqsck);
901f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 291), 0xffff,
902613038bcSCaesar Wang (get_wrlat_adj(timing_config->dram_type,
903613038bcSCaesar Wang pdram_timing->cwl) << 8) |
904613038bcSCaesar Wang get_rdlat_adj(timing_config->dram_type,
905613038bcSCaesar Wang pdram_timing->cl));
906613038bcSCaesar Wang
907f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 84), 0xffff,
908613038bcSCaesar Wang (4 * pdram_timing->trefi) & 0xffff);
909613038bcSCaesar Wang
91079ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 84), 0xffffu << 16,
911613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16);
912613038bcSCaesar Wang
913613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
914613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) {
915613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config);
916613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config);
917613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0;
918613038bcSCaesar Wang } else {
919613038bcSCaesar Wang tmp = 0;
920613038bcSCaesar Wang }
921f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 214), 0x3f << 24,
922613038bcSCaesar Wang (tmp & 0x3f) << 24);
923613038bcSCaesar Wang
924613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
925613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) {
926613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */
927613038bcSCaesar Wang tmp = pdram_timing->cl +
928f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config);
929f9ba21beSCaesar Wang tmp--;
930613038bcSCaesar Wang /* todtoff_max */
931613038bcSCaesar Wang tmp1 = get_pi_todtoff_max(pdram_timing, timing_config);
932613038bcSCaesar Wang tmp = (tmp > tmp1) ? (tmp - tmp1) : 0;
933613038bcSCaesar Wang } else {
934613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl;
935613038bcSCaesar Wang }
936f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 215), 0x3f << 16,
937613038bcSCaesar Wang (tmp & 0x3f) << 16);
938613038bcSCaesar Wang
93979ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 275), 0xffu << 24,
940f9ba21beSCaesar Wang (get_pi_tdfi_phy_rdlat(pdram_timing,
941f9ba21beSCaesar Wang timing_config) &
942f9ba21beSCaesar Wang 0xff) << 24);
943613038bcSCaesar Wang
94479ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 284), 0xffffu << 16,
945613038bcSCaesar Wang ((2 * pdram_timing->trefi) & 0xffff) << 16);
946613038bcSCaesar Wang
947f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 289), 0xffff,
948613038bcSCaesar Wang (2 * pdram_timing->trefi) & 0xffff);
949613038bcSCaesar Wang
950f9ba21beSCaesar Wang mmio_write_32(CTL_REG(i, 290), 20 * pdram_timing->trefi);
951613038bcSCaesar Wang
952613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CAPTURE_F1:RW:16:10 */
953613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1;
954613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0)
955613038bcSCaesar Wang tmp1++;
956613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5;
957f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff << 16, tmp << 16);
958613038bcSCaesar Wang
959613038bcSCaesar Wang /* CTL_309 TDFI_CALVL_CC_F1:RW:0:10 */
960613038bcSCaesar Wang tmp = tmp + 18;
961f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 309), 0x3ff, tmp);
962613038bcSCaesar Wang
963613038bcSCaesar Wang /* CTL_314 TDFI_WRCSLAT_F1:RW:24:8 */
964613038bcSCaesar Wang tmp1 = get_pi_wrlat_adj(pdram_timing, timing_config);
965ad84ad49SDerek Basehore if (timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) {
966613038bcSCaesar Wang if (tmp1 == 0)
967613038bcSCaesar Wang tmp = 0;
968f9ba21beSCaesar Wang else if (tmp1 < 5)
969613038bcSCaesar Wang tmp = tmp1 - 1;
970f9ba21beSCaesar Wang else
971613038bcSCaesar Wang tmp = tmp1 - 5;
972613038bcSCaesar Wang } else {
973613038bcSCaesar Wang tmp = tmp1 - 2;
974613038bcSCaesar Wang }
975613038bcSCaesar Wang
97679ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 314), 0xffu << 24, tmp << 24);
977613038bcSCaesar Wang
978613038bcSCaesar Wang /* CTL_314 TDFI_RDCSLAT_F1:RW:16:8 */
979ad84ad49SDerek Basehore if ((timing_config->freq <= TDFI_LAT_THRESHOLD_FREQ) &&
980613038bcSCaesar Wang (pdram_timing->cl >= 5))
981613038bcSCaesar Wang tmp = pdram_timing->cl - 5;
982613038bcSCaesar Wang else
983613038bcSCaesar Wang tmp = pdram_timing->cl - 2;
984f9ba21beSCaesar Wang mmio_clrsetbits_32(CTL_REG(i, 314), 0xff << 16, tmp << 16);
985613038bcSCaesar Wang }
986613038bcSCaesar Wang }
987613038bcSCaesar Wang
gen_rk3399_enable_training(uint32_t ch_cnt,uint32_t nmhz)9889a6376c8SDerek Basehore static void gen_rk3399_enable_training(uint32_t ch_cnt, uint32_t nmhz)
9899a6376c8SDerek Basehore {
9909a6376c8SDerek Basehore uint32_t i, tmp;
9919a6376c8SDerek Basehore
9929a6376c8SDerek Basehore if (nmhz <= PHY_DLL_BYPASS_FREQ)
9939a6376c8SDerek Basehore tmp = 0;
9949a6376c8SDerek Basehore else
9959a6376c8SDerek Basehore tmp = 1;
9969a6376c8SDerek Basehore
9979a6376c8SDerek Basehore for (i = 0; i < ch_cnt; i++) {
9989a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 305), 1 << 16, tmp << 16);
9999a6376c8SDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 71), 1, tmp);
100046b9dbceSLin Huang mmio_clrsetbits_32(CTL_REG(i, 70), 1 << 8, 1 << 8);
10019a6376c8SDerek Basehore }
10029a6376c8SDerek Basehore }
10039a6376c8SDerek Basehore
gen_rk3399_disable_training(uint32_t ch_cnt)100443f52e92SXing Zheng static void gen_rk3399_disable_training(uint32_t ch_cnt)
100543f52e92SXing Zheng {
100643f52e92SXing Zheng uint32_t i;
100743f52e92SXing Zheng
100843f52e92SXing Zheng for (i = 0; i < ch_cnt; i++) {
100943f52e92SXing Zheng mmio_clrbits_32(CTL_REG(i, 305), 1 << 16);
101043f52e92SXing Zheng mmio_clrbits_32(CTL_REG(i, 71), 1);
101143f52e92SXing Zheng mmio_clrbits_32(CTL_REG(i, 70), 1 << 8);
101243f52e92SXing Zheng }
101343f52e92SXing Zheng }
101443f52e92SXing Zheng
gen_rk3399_ctl_params(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing,uint32_t fn)1015613038bcSCaesar Wang static void gen_rk3399_ctl_params(struct timing_related_config *timing_config,
1016613038bcSCaesar Wang struct dram_timing_t *pdram_timing,
1017613038bcSCaesar Wang uint32_t fn)
1018613038bcSCaesar Wang {
1019613038bcSCaesar Wang if (fn == 0)
1020613038bcSCaesar Wang gen_rk3399_ctl_params_f0(timing_config, pdram_timing);
1021613038bcSCaesar Wang else
1022613038bcSCaesar Wang gen_rk3399_ctl_params_f1(timing_config, pdram_timing);
1023613038bcSCaesar Wang }
1024613038bcSCaesar Wang
gen_rk3399_pi_params_f0(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)1025613038bcSCaesar Wang static void gen_rk3399_pi_params_f0(struct timing_related_config *timing_config,
1026613038bcSCaesar Wang struct dram_timing_t *pdram_timing)
1027613038bcSCaesar Wang {
1028613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2;
1029613038bcSCaesar Wang uint32_t i;
1030613038bcSCaesar Wang
1031613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) {
1032613038bcSCaesar Wang /* PI_02 PI_TDFI_PHYMSTR_MAX_F0:RW:0:32 */
1033613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi;
1034f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 2), tmp);
1035613038bcSCaesar Wang /* PI_03 PI_TDFI_PHYMSTR_RESP_F0:RW:0:16 */
1036613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi;
1037f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 3), 0xffff, tmp);
1038613038bcSCaesar Wang /* PI_07 PI_TDFI_PHYUPD_RESP_F0:RW:16:16 */
103979ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 7), 0xffffu << 16, tmp << 16);
1040613038bcSCaesar Wang
1041613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F0:RW:0:8 */
1042613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4)
1043613038bcSCaesar Wang tmp = 2;
1044613038bcSCaesar Wang else
1045613038bcSCaesar Wang tmp = 0;
1046613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 +
1047613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp +
1048613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config);
1049f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff, tmp);
1050613038bcSCaesar Wang /* PI_43 PI_WRLAT_F0:RW:0:5 */
1051613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) {
1052613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config);
1053f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f, tmp);
1054613038bcSCaesar Wang }
1055613038bcSCaesar Wang /* PI_43 PI_ADDITIVE_LAT_F0:RW:8:6 */
1056f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x3f << 8,
1057613038bcSCaesar Wang PI_ADD_LATENCY << 8);
1058613038bcSCaesar Wang
1059613038bcSCaesar Wang /* PI_43 PI_CASLAT_LIN_F0:RW:16:7 */
1060f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x7f << 16,
1061f9ba21beSCaesar Wang (pdram_timing->cl * 2) << 16);
1062613038bcSCaesar Wang /* PI_46 PI_TREF_F0:RW:16:16 */
106379ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 46), 0xffffu << 16,
1064613038bcSCaesar Wang pdram_timing->trefi << 16);
1065613038bcSCaesar Wang /* PI_46 PI_TRFC_F0:RW:0:10 */
1066f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 46), 0x3ff, pdram_timing->trfc);
1067613038bcSCaesar Wang /* PI_66 PI_TODTL_2CMD_F0:RW:24:8 */
1068613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) {
1069613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config);
107079ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 66), 0xffu << 24,
1071f9ba21beSCaesar Wang tmp << 24);
1072613038bcSCaesar Wang }
1073613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F0:RW:16:6 */
1074613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
1075613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) {
1076613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config);
1077613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config);
1078613038bcSCaesar Wang if (tmp1 > tmp2)
1079613038bcSCaesar Wang tmp = tmp1 - tmp2;
1080613038bcSCaesar Wang else
1081613038bcSCaesar Wang tmp = 0;
1082613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) {
1083613038bcSCaesar Wang tmp = 0;
1084613038bcSCaesar Wang }
1085f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 16, tmp << 16);
1086613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F0:RW:8:6 */
1087613038bcSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
1088613038bcSCaesar Wang (timing_config->dram_type == LPDDR4)) {
1089613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */
1090f9ba21beSCaesar Wang tmp1 = pdram_timing->cl;
1091f9ba21beSCaesar Wang tmp1 += get_pi_todtoff_min(pdram_timing, timing_config);
1092f9ba21beSCaesar Wang tmp1--;
1093613038bcSCaesar Wang /* todtoff_max */
1094613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config);
1095613038bcSCaesar Wang if (tmp1 > tmp2)
1096613038bcSCaesar Wang tmp = tmp1 - tmp2;
1097613038bcSCaesar Wang else
1098613038bcSCaesar Wang tmp = 0;
1099613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) {
1100613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl;
1101613038bcSCaesar Wang }
1102f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 8, tmp << 8);
1103613038bcSCaesar Wang /* PI_89 PI_RDLAT_ADJ_F0:RW:16:8 */
1104613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing);
1105f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 89), 0xff << 16, tmp << 16);
1106613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F0:RW:16:8 */
1107613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config);
1108f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 90), 0xff << 16, tmp << 16);
1109613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F0:RW:16:8 */
1110613038bcSCaesar Wang tmp1 = tmp;
1111613038bcSCaesar Wang if (tmp1 == 0)
1112613038bcSCaesar Wang tmp = 0;
1113f9ba21beSCaesar Wang else if (tmp1 < 5)
1114613038bcSCaesar Wang tmp = tmp1 - 1;
1115f9ba21beSCaesar Wang else
1116613038bcSCaesar Wang tmp = tmp1 - 5;
1117f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 91), 0xff << 16, tmp << 16);
1118613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CAPTURE_F0:RW:16:10 */
1119613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1;
1120613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0)
1121613038bcSCaesar Wang tmp1++;
1122613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5;
1123f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff << 16, tmp << 16);
1124613038bcSCaesar Wang /* PI_95 PI_TDFI_CALVL_CC_F0:RW:0:10 */
1125f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 95), 0x3ff, tmp + 18);
1126613038bcSCaesar Wang /* PI_102 PI_TMRZ_F0:RW:8:5 */
1127f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 102), 0x1f << 8,
1128613038bcSCaesar Wang pdram_timing->tmrz << 8);
1129613038bcSCaesar Wang /* PI_111 PI_TDFI_CALVL_STROBE_F0:RW:8:4 */
1130613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz);
1131613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0)
1132613038bcSCaesar Wang tmp1++;
1133613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */
1134613038bcSCaesar Wang tmp = tmp1 + 5;
1135f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 8, tmp << 8);
1136613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F0:RW:16:6 */
1137613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz);
1138613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0)
1139613038bcSCaesar Wang tmp++;
1140613038bcSCaesar Wang if (pdram_timing->mhz <= 100)
1141613038bcSCaesar Wang tmp = tmp + 1;
1142613038bcSCaesar Wang else
1143613038bcSCaesar Wang tmp = tmp + 8;
1144f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 16, tmp << 16);
1145613038bcSCaesar Wang /* PI_125 PI_MR1_DATA_F0_0:RW+:8:16 */
1146f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 125), 0xffff << 8,
1147613038bcSCaesar Wang pdram_timing->mr[1] << 8);
1148613038bcSCaesar Wang /* PI_133 PI_MR1_DATA_F0_1:RW+:0:16 */
1149f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 133), 0xffff, pdram_timing->mr[1]);
1150613038bcSCaesar Wang /* PI_140 PI_MR1_DATA_F0_2:RW+:16:16 */
115179ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 140), 0xffffu << 16,
1152613038bcSCaesar Wang pdram_timing->mr[1] << 16);
1153613038bcSCaesar Wang /* PI_148 PI_MR1_DATA_F0_3:RW+:0:16 */
1154f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 148), 0xffff, pdram_timing->mr[1]);
1155613038bcSCaesar Wang /* PI_126 PI_MR2_DATA_F0_0:RW+:0:16 */
1156f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 126), 0xffff, pdram_timing->mr[2]);
1157613038bcSCaesar Wang /* PI_133 PI_MR2_DATA_F0_1:RW+:16:16 */
115879ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 133), 0xffffu << 16,
1159613038bcSCaesar Wang pdram_timing->mr[2] << 16);
1160613038bcSCaesar Wang /* PI_141 PI_MR2_DATA_F0_2:RW+:0:16 */
1161f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 141), 0xffff, pdram_timing->mr[2]);
1162613038bcSCaesar Wang /* PI_148 PI_MR2_DATA_F0_3:RW+:16:16 */
116379ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 148), 0xffffu << 16,
1164613038bcSCaesar Wang pdram_timing->mr[2] << 16);
1165613038bcSCaesar Wang /* PI_156 PI_TFC_F0:RW:0:10 */
1166cdb6d5e5SDerek Basehore mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff,
1167cdb6d5e5SDerek Basehore pdram_timing->tfc_long);
1168613038bcSCaesar Wang /* PI_158 PI_TWR_F0:RW:24:6 */
1169f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 24,
1170613038bcSCaesar Wang pdram_timing->twr << 24);
1171613038bcSCaesar Wang /* PI_158 PI_TWTR_F0:RW:16:6 */
1172f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0x3f << 16,
1173613038bcSCaesar Wang pdram_timing->twtr << 16);
1174613038bcSCaesar Wang /* PI_158 PI_TRCD_F0:RW:8:8 */
1175f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff << 8,
1176613038bcSCaesar Wang pdram_timing->trcd << 8);
1177613038bcSCaesar Wang /* PI_158 PI_TRP_F0:RW:0:8 */
1178f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 158), 0xff, pdram_timing->trp);
1179613038bcSCaesar Wang /* PI_157 PI_TRTP_F0:RW:24:8 */
118079ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 157), 0xffu << 24,
1181613038bcSCaesar Wang pdram_timing->trtp << 24);
1182613038bcSCaesar Wang /* PI_159 PI_TRAS_MIN_F0:RW:24:8 */
118379ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 159), 0xffu << 24,
1184613038bcSCaesar Wang pdram_timing->tras_min << 24);
1185613038bcSCaesar Wang /* PI_159 PI_TRAS_MAX_F0:RW:0:17 */
1186613038bcSCaesar Wang tmp = pdram_timing->tras_max * 99 / 100;
1187f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 159), 0x1ffff, tmp);
1188613038bcSCaesar Wang /* PI_160 PI_TMRD_F0:RW:16:6 */
1189f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0x3f << 16,
1190613038bcSCaesar Wang pdram_timing->tmrd << 16);
1191613038bcSCaesar Wang /*PI_160 PI_TDQSCK_MAX_F0:RW:0:4 */
1192f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 160), 0xf,
1193613038bcSCaesar Wang pdram_timing->tdqsck_max);
1194613038bcSCaesar Wang /* PI_187 PI_TDFI_CTRLUPD_MAX_F0:RW:8:16 */
1195f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 187), 0xffff << 8,
1196f9ba21beSCaesar Wang (2 * pdram_timing->trefi) << 8);
1197613038bcSCaesar Wang /* PI_188 PI_TDFI_CTRLUPD_INTERVAL_F0:RW:0:32 */
1198f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 188), 0xffffffff,
1199f9ba21beSCaesar Wang 20 * pdram_timing->trefi);
1200613038bcSCaesar Wang }
1201613038bcSCaesar Wang }
1202613038bcSCaesar Wang
gen_rk3399_pi_params_f1(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing)1203613038bcSCaesar Wang static void gen_rk3399_pi_params_f1(struct timing_related_config *timing_config,
1204613038bcSCaesar Wang struct dram_timing_t *pdram_timing)
1205613038bcSCaesar Wang {
1206613038bcSCaesar Wang uint32_t tmp, tmp1, tmp2;
1207613038bcSCaesar Wang uint32_t i;
1208613038bcSCaesar Wang
1209613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) {
1210613038bcSCaesar Wang /* PI_04 PI_TDFI_PHYMSTR_MAX_F1:RW:0:32 */
1211613038bcSCaesar Wang tmp = 4 * pdram_timing->trefi;
1212f9ba21beSCaesar Wang mmio_write_32(PI_REG(i, 4), tmp);
1213613038bcSCaesar Wang /* PI_05 PI_TDFI_PHYMSTR_RESP_F1:RW:0:16 */
1214613038bcSCaesar Wang tmp = 2 * pdram_timing->trefi;
1215f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 5), 0xffff, tmp);
1216613038bcSCaesar Wang /* PI_12 PI_TDFI_PHYUPD_RESP_F1:RW:0:16 */
1217f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 12), 0xffff, tmp);
1218613038bcSCaesar Wang
1219613038bcSCaesar Wang /* PI_42 PI_TDELAY_RDWR_2_BUS_IDLE_F1:RW:8:8 */
1220613038bcSCaesar Wang if (timing_config->dram_type == LPDDR4)
1221613038bcSCaesar Wang tmp = 2;
1222613038bcSCaesar Wang else
1223613038bcSCaesar Wang tmp = 0;
1224613038bcSCaesar Wang tmp = (pdram_timing->bl / 2) + 4 +
1225613038bcSCaesar Wang (get_pi_rdlat_adj(pdram_timing) - 2) + tmp +
1226613038bcSCaesar Wang get_pi_tdfi_phy_rdlat(pdram_timing, timing_config);
1227f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 42), 0xff << 8, tmp << 8);
1228613038bcSCaesar Wang /* PI_43 PI_WRLAT_F1:RW:24:5 */
1229613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) {
1230613038bcSCaesar Wang tmp = get_pi_wrlat(pdram_timing, timing_config);
1231f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 43), 0x1f << 24,
1232f9ba21beSCaesar Wang tmp << 24);
1233613038bcSCaesar Wang }
1234613038bcSCaesar Wang /* PI_44 PI_ADDITIVE_LAT_F1:RW:0:6 */
1235f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x3f, PI_ADD_LATENCY);
1236613038bcSCaesar Wang /* PI_44 PI_CASLAT_LIN_F1:RW:8:7:=0x18 */
1237f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 44), 0x7f << 8,
12385a5dc617SDerek Basehore (pdram_timing->cl * 2) << 8);
1239613038bcSCaesar Wang /* PI_47 PI_TREF_F1:RW:16:16 */
124079ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 47), 0xffffu << 16,
1241613038bcSCaesar Wang pdram_timing->trefi << 16);
1242613038bcSCaesar Wang /* PI_47 PI_TRFC_F1:RW:0:10 */
1243f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 47), 0x3ff, pdram_timing->trfc);
1244613038bcSCaesar Wang /* PI_67 PI_TODTL_2CMD_F1:RW:8:8 */
1245613038bcSCaesar Wang if (timing_config->dram_type == LPDDR3) {
1246613038bcSCaesar Wang tmp = get_pi_todtoff_max(pdram_timing, timing_config);
1247f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 67), 0xff << 8, tmp << 8);
1248613038bcSCaesar Wang }
1249613038bcSCaesar Wang /* PI_72 PI_WR_TO_ODTH_F1:RW:24:6 */
1250f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
1251f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) {
1252613038bcSCaesar Wang tmp1 = get_pi_wrlat(pdram_timing, timing_config);
1253613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config);
1254613038bcSCaesar Wang if (tmp1 > tmp2)
1255613038bcSCaesar Wang tmp = tmp1 - tmp2;
1256613038bcSCaesar Wang else
1257613038bcSCaesar Wang tmp = 0;
1258613038bcSCaesar Wang } else if (timing_config->dram_type == DDR3) {
1259613038bcSCaesar Wang tmp = 0;
1260613038bcSCaesar Wang }
1261f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 72), 0x3f << 24, tmp << 24);
1262613038bcSCaesar Wang /* PI_73 PI_RD_TO_ODTH_F1:RW:16:6 */
1263f9ba21beSCaesar Wang if ((timing_config->dram_type == LPDDR3) ||
1264f9ba21beSCaesar Wang (timing_config->dram_type == LPDDR4)) {
1265613038bcSCaesar Wang /* min_rl_preamble = cl + TDQSCK_MIN - 1 */
1266f9ba21beSCaesar Wang tmp1 = pdram_timing->cl +
1267f9ba21beSCaesar Wang get_pi_todtoff_min(pdram_timing, timing_config);
1268f9ba21beSCaesar Wang tmp1--;
1269613038bcSCaesar Wang /* todtoff_max */
1270613038bcSCaesar Wang tmp2 = get_pi_todtoff_max(pdram_timing, timing_config);
1271613038bcSCaesar Wang if (tmp1 > tmp2)
1272613038bcSCaesar Wang tmp = tmp1 - tmp2;
1273613038bcSCaesar Wang else
1274613038bcSCaesar Wang tmp = 0;
1275f9ba21beSCaesar Wang } else if (timing_config->dram_type == DDR3)
1276613038bcSCaesar Wang tmp = pdram_timing->cl - pdram_timing->cwl;
1277f9ba21beSCaesar Wang
1278f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 73), 0x3f << 16, tmp << 16);
1279613038bcSCaesar Wang /*P I_89 PI_RDLAT_ADJ_F1:RW:24:8 */
1280613038bcSCaesar Wang tmp = get_pi_rdlat_adj(pdram_timing);
128179ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 89), 0xffu << 24, tmp << 24);
1282613038bcSCaesar Wang /* PI_90 PI_WRLAT_ADJ_F1:RW:24:8 */
1283613038bcSCaesar Wang tmp = get_pi_wrlat_adj(pdram_timing, timing_config);
128479ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 90), 0xffu << 24, tmp << 24);
1285613038bcSCaesar Wang /* PI_91 PI_TDFI_WRCSLAT_F1:RW:24:8 */
1286613038bcSCaesar Wang tmp1 = tmp;
1287613038bcSCaesar Wang if (tmp1 == 0)
1288613038bcSCaesar Wang tmp = 0;
1289f9ba21beSCaesar Wang else if (tmp1 < 5)
1290613038bcSCaesar Wang tmp = tmp1 - 1;
1291f9ba21beSCaesar Wang else
1292613038bcSCaesar Wang tmp = tmp1 - 5;
129379ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 91), 0xffu << 24, tmp << 24);
1294613038bcSCaesar Wang /*PI_96 PI_TDFI_CALVL_CAPTURE_F1:RW:16:10 */
1295613038bcSCaesar Wang /* tadr=20ns */
1296613038bcSCaesar Wang tmp1 = 20000 / (1000000 / pdram_timing->mhz) + 1;
1297613038bcSCaesar Wang if ((20000 % (1000000 / pdram_timing->mhz)) != 0)
1298613038bcSCaesar Wang tmp1++;
1299613038bcSCaesar Wang tmp = (tmp1 >> 1) + (tmp1 % 2) + 5;
1300f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff << 16, tmp << 16);
1301613038bcSCaesar Wang /* PI_96 PI_TDFI_CALVL_CC_F1:RW:0:10 */
1302613038bcSCaesar Wang tmp = tmp + 18;
1303f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 96), 0x3ff, tmp);
1304613038bcSCaesar Wang /*PI_103 PI_TMRZ_F1:RW:0:5 */
1305f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 103), 0x1f, pdram_timing->tmrz);
1306613038bcSCaesar Wang /*PI_111 PI_TDFI_CALVL_STROBE_F1:RW:16:4 */
1307613038bcSCaesar Wang /* tds_train=ceil(2/ns) */
1308613038bcSCaesar Wang tmp1 = 2 * 1000 / (1000000 / pdram_timing->mhz);
1309613038bcSCaesar Wang if ((2 * 1000 % (1000000 / pdram_timing->mhz)) != 0)
1310613038bcSCaesar Wang tmp1++;
1311613038bcSCaesar Wang /* pi_tdfi_calvl_strobe=tds_train+5 */
1312613038bcSCaesar Wang tmp = tmp1 + 5;
1313f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 111), 0xf << 16,
1314613038bcSCaesar Wang tmp << 16);
1315613038bcSCaesar Wang /* PI_116 PI_TCKEHDQS_F1:RW:24:6 */
1316613038bcSCaesar Wang tmp = 10000 / (1000000 / pdram_timing->mhz);
1317613038bcSCaesar Wang if ((10000 % (1000000 / pdram_timing->mhz)) != 0)
1318613038bcSCaesar Wang tmp++;
1319613038bcSCaesar Wang if (pdram_timing->mhz <= 100)
1320613038bcSCaesar Wang tmp = tmp + 1;
1321613038bcSCaesar Wang else
1322613038bcSCaesar Wang tmp = tmp + 8;
1323f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 116), 0x3f << 24,
1324613038bcSCaesar Wang tmp << 24);
1325613038bcSCaesar Wang /* PI_128 PI_MR1_DATA_F1_0:RW+:0:16 */
1326f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 128), 0xffff, pdram_timing->mr[1]);
1327613038bcSCaesar Wang /* PI_135 PI_MR1_DATA_F1_1:RW+:8:16 */
1328f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 135), 0xffff << 8,
1329613038bcSCaesar Wang pdram_timing->mr[1] << 8);
1330613038bcSCaesar Wang /* PI_143 PI_MR1_DATA_F1_2:RW+:0:16 */
1331f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 143), 0xffff, pdram_timing->mr[1]);
1332613038bcSCaesar Wang /* PI_150 PI_MR1_DATA_F1_3:RW+:8:16 */
1333f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 150), 0xffff << 8,
1334613038bcSCaesar Wang pdram_timing->mr[1] << 8);
1335613038bcSCaesar Wang /* PI_128 PI_MR2_DATA_F1_0:RW+:16:16 */
133679ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 128), 0xffffu << 16,
1337613038bcSCaesar Wang pdram_timing->mr[2] << 16);
1338613038bcSCaesar Wang /* PI_136 PI_MR2_DATA_F1_1:RW+:0:16 */
1339f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 136), 0xffff, pdram_timing->mr[2]);
1340613038bcSCaesar Wang /* PI_143 PI_MR2_DATA_F1_2:RW+:16:16 */
134179ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 143), 0xffffu << 16,
1342613038bcSCaesar Wang pdram_timing->mr[2] << 16);
1343613038bcSCaesar Wang /* PI_151 PI_MR2_DATA_F1_3:RW+:0:16 */
1344f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 151), 0xffff, pdram_timing->mr[2]);
1345613038bcSCaesar Wang /* PI_156 PI_TFC_F1:RW:16:10 */
1346f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 156), 0x3ff << 16,
1347cdb6d5e5SDerek Basehore pdram_timing->tfc_long << 16);
1348613038bcSCaesar Wang /* PI_162 PI_TWR_F1:RW:8:6 */
1349f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f << 8,
1350613038bcSCaesar Wang pdram_timing->twr << 8);
1351613038bcSCaesar Wang /* PI_162 PI_TWTR_F1:RW:0:6 */
1352f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 162), 0x3f, pdram_timing->twtr);
1353613038bcSCaesar Wang /* PI_161 PI_TRCD_F1:RW:24:8 */
135479ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 161), 0xffu << 24,
1355613038bcSCaesar Wang pdram_timing->trcd << 24);
1356613038bcSCaesar Wang /* PI_161 PI_TRP_F1:RW:16:8 */
1357f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 16,
1358613038bcSCaesar Wang pdram_timing->trp << 16);
1359613038bcSCaesar Wang /* PI_161 PI_TRTP_F1:RW:8:8 */
1360f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 161), 0xff << 8,
1361613038bcSCaesar Wang pdram_timing->trtp << 8);
1362613038bcSCaesar Wang /* PI_163 PI_TRAS_MIN_F1:RW:24:8 */
136379ca7807SJustin Chadwell mmio_clrsetbits_32(PI_REG(i, 163), 0xffu << 24,
1364613038bcSCaesar Wang pdram_timing->tras_min << 24);
1365613038bcSCaesar Wang /* PI_163 PI_TRAS_MAX_F1:RW:0:17 */
1366f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 163), 0x1ffff,
1367f9ba21beSCaesar Wang pdram_timing->tras_max * 99 / 100);
1368613038bcSCaesar Wang /* PI_164 PI_TMRD_F1:RW:16:6 */
1369f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0x3f << 16,
1370613038bcSCaesar Wang pdram_timing->tmrd << 16);
1371613038bcSCaesar Wang /* PI_164 PI_TDQSCK_MAX_F1:RW:0:4 */
1372f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 164), 0xf,
1373613038bcSCaesar Wang pdram_timing->tdqsck_max);
1374613038bcSCaesar Wang /* PI_189 PI_TDFI_CTRLUPD_MAX_F1:RW:0:16 */
1375f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 189), 0xffff,
1376f9ba21beSCaesar Wang 2 * pdram_timing->trefi);
1377613038bcSCaesar Wang /* PI_190 PI_TDFI_CTRLUPD_INTERVAL_F1:RW:0:32 */
1378f9ba21beSCaesar Wang mmio_clrsetbits_32(PI_REG(i, 190), 0xffffffff,
1379f9ba21beSCaesar Wang 20 * pdram_timing->trefi);
1380613038bcSCaesar Wang }
1381613038bcSCaesar Wang }
1382613038bcSCaesar Wang
gen_rk3399_pi_params(struct timing_related_config * timing_config,struct dram_timing_t * pdram_timing,uint32_t fn)1383613038bcSCaesar Wang static void gen_rk3399_pi_params(struct timing_related_config *timing_config,
1384613038bcSCaesar Wang struct dram_timing_t *pdram_timing,
1385613038bcSCaesar Wang uint32_t fn)
1386613038bcSCaesar Wang {
1387613038bcSCaesar Wang if (fn == 0)
1388613038bcSCaesar Wang gen_rk3399_pi_params_f0(timing_config, pdram_timing);
1389613038bcSCaesar Wang else
1390613038bcSCaesar Wang gen_rk3399_pi_params_f1(timing_config, pdram_timing);
1391613038bcSCaesar Wang }
1392613038bcSCaesar Wang
gen_rk3399_set_odt(uint32_t odt_en)1393613038bcSCaesar Wang static void gen_rk3399_set_odt(uint32_t odt_en)
1394613038bcSCaesar Wang {
1395613038bcSCaesar Wang uint32_t drv_odt_val;
1396613038bcSCaesar Wang uint32_t i;
1397613038bcSCaesar Wang
1398613038bcSCaesar Wang for (i = 0; i < rk3399_dram_status.timing_config.ch_cnt; i++) {
1399613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 16;
1400f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 5), 0x7 << 16, drv_odt_val);
1401f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 133), 0x7 << 16, drv_odt_val);
1402f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 261), 0x7 << 16, drv_odt_val);
1403f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 389), 0x7 << 16, drv_odt_val);
1404613038bcSCaesar Wang drv_odt_val = (odt_en | (0 << 1) | (0 << 2)) << 24;
1405f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 6), 0x7 << 24, drv_odt_val);
1406f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 134), 0x7 << 24, drv_odt_val);
1407f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 262), 0x7 << 24, drv_odt_val);
1408f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 390), 0x7 << 24, drv_odt_val);
1409613038bcSCaesar Wang }
1410613038bcSCaesar Wang }
1411613038bcSCaesar Wang
gen_rk3399_phy_dll_bypass(uint32_t mhz,uint32_t ch,uint32_t index,uint32_t dram_type)14129a6376c8SDerek Basehore static void gen_rk3399_phy_dll_bypass(uint32_t mhz, uint32_t ch,
14139a6376c8SDerek Basehore uint32_t index, uint32_t dram_type)
14149a6376c8SDerek Basehore {
14159a6376c8SDerek Basehore uint32_t sw_master_mode = 0;
14169a6376c8SDerek Basehore uint32_t rddqs_gate_delay, rddqs_latency, total_delay;
14179a6376c8SDerek Basehore uint32_t i;
14189a6376c8SDerek Basehore
14199a6376c8SDerek Basehore if (dram_type == DDR3)
14209a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE;
14219a6376c8SDerek Basehore else if (dram_type == LPDDR3)
14229a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 2500;
14239a6376c8SDerek Basehore else
14249a6376c8SDerek Basehore total_delay = PI_PAD_DELAY_PS_VALUE + 1500;
14259a6376c8SDerek Basehore /* total_delay + 0.55tck */
14269a6376c8SDerek Basehore total_delay += (55 * 10000)/mhz;
14279a6376c8SDerek Basehore rddqs_latency = total_delay * mhz / 1000000;
14289a6376c8SDerek Basehore total_delay -= rddqs_latency * 1000000 / mhz;
14299a6376c8SDerek Basehore rddqs_gate_delay = total_delay * 0x200 * mhz / 1000000;
14309a6376c8SDerek Basehore if (mhz <= PHY_DLL_BYPASS_FREQ) {
14319a6376c8SDerek Basehore sw_master_mode = 0xc;
14329a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 514), 1);
14339a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 642), 1);
14349a6376c8SDerek Basehore mmio_setbits_32(PHY_REG(ch, 770), 1);
14359a6376c8SDerek Basehore
14369a6376c8SDerek Basehore /* setting bypass mode slave delay */
14379a6376c8SDerek Basehore for (i = 0; i < 4; i++) {
14389a6376c8SDerek Basehore /* wr dq delay = -180deg + (0x60 / 4) * 20ps */
14399a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 1 + 128 * i), 0x7ff << 8,
14409a6376c8SDerek Basehore 0x4a0 << 8);
14419a6376c8SDerek Basehore /* rd dqs/dq delay = (0x60 / 4) * 20ps */
14429a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 11 + 128 * i), 0x3ff,
14439a6376c8SDerek Basehore 0xa0);
14449a6376c8SDerek Basehore /* rd rddqs_gate delay */
14459a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 2 + 128 * i), 0x3ff,
14469a6376c8SDerek Basehore rddqs_gate_delay);
14479a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + 128 * i), 0xf,
14489a6376c8SDerek Basehore rddqs_latency);
14499a6376c8SDerek Basehore }
14509a6376c8SDerek Basehore for (i = 0; i < 3; i++)
14519a6376c8SDerek Basehore /* adr delay */
14529a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 513 + 128 * i),
14539a6376c8SDerek Basehore 0x7ff << 16, 0x80 << 16);
14549a6376c8SDerek Basehore
14559a6376c8SDerek Basehore if ((mmio_read_32(PHY_REG(ch, 86)) & 0xc00) == 0) {
14569a6376c8SDerek Basehore /*
14579a6376c8SDerek Basehore * old status is normal mode,
14589a6376c8SDerek Basehore * and saving the wrdqs slave delay
14599a6376c8SDerek Basehore */
14609a6376c8SDerek Basehore for (i = 0; i < 4; i++) {
14619a6376c8SDerek Basehore /* save and clear wr dqs slave delay */
14629a6376c8SDerek Basehore wrdqs_delay_val[ch][index][i] = 0x3ff &
14639a6376c8SDerek Basehore (mmio_read_32(PHY_REG(ch, 63 + i * 128))
14649a6376c8SDerek Basehore >> 16);
14659a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128),
14669a6376c8SDerek Basehore 0x03ff << 16, 0 << 16);
14679a6376c8SDerek Basehore /*
14689a6376c8SDerek Basehore * in normal mode the cmd may delay 1cycle by
14699a6376c8SDerek Basehore * wrlvl and in bypass mode making dqs also
14709a6376c8SDerek Basehore * delay 1cycle.
14719a6376c8SDerek Basehore */
14729a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 78 + i * 128),
14739a6376c8SDerek Basehore 0x07 << 8, 0x1 << 8);
14749a6376c8SDerek Basehore }
14759a6376c8SDerek Basehore }
14769a6376c8SDerek Basehore } else if (mmio_read_32(PHY_REG(ch, 86)) & 0xc00) {
14779a6376c8SDerek Basehore /* old status is bypass mode and restore wrlvl resume */
14789a6376c8SDerek Basehore for (i = 0; i < 4; i++) {
14799a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 63 + i * 128),
14809a6376c8SDerek Basehore 0x03ff << 16,
14819a6376c8SDerek Basehore (wrdqs_delay_val[ch][index][i] &
14829a6376c8SDerek Basehore 0x3ff) << 16);
14839a6376c8SDerek Basehore /* resume phy_write_path_lat_add */
14849a6376c8SDerek Basehore mmio_clrbits_32(PHY_REG(ch, 78 + i * 128), 0x07 << 8);
14859a6376c8SDerek Basehore }
14869a6376c8SDerek Basehore }
14879a6376c8SDerek Basehore
14889a6376c8SDerek Basehore /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
14899a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 86), 0xf << 8, sw_master_mode << 8);
14909a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 214), 0xf << 8, sw_master_mode << 8);
14919a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 342), 0xf << 8, sw_master_mode << 8);
14929a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 470), 0xf << 8, sw_master_mode << 8);
14939a6376c8SDerek Basehore
14949a6376c8SDerek Basehore /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
14959a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 547), 0xf << 16, sw_master_mode << 16);
14969a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 675), 0xf << 16, sw_master_mode << 16);
14979a6376c8SDerek Basehore mmio_clrsetbits_32(PHY_REG(ch, 803), 0xf << 16, sw_master_mode << 16);
14989a6376c8SDerek Basehore }
14999a6376c8SDerek Basehore
gen_rk3399_phy_params(struct timing_related_config * timing_config,struct drv_odt_lp_config * drv_config,struct dram_timing_t * pdram_timing,uint32_t fn)1500613038bcSCaesar Wang static void gen_rk3399_phy_params(struct timing_related_config *timing_config,
1501613038bcSCaesar Wang struct drv_odt_lp_config *drv_config,
1502613038bcSCaesar Wang struct dram_timing_t *pdram_timing,
1503613038bcSCaesar Wang uint32_t fn)
1504613038bcSCaesar Wang {
1505613038bcSCaesar Wang uint32_t tmp, i, div, j;
1506613038bcSCaesar Wang uint32_t mem_delay_ps, pad_delay_ps, total_delay_ps, delay_frac_ps;
1507613038bcSCaesar Wang uint32_t trpre_min_ps, gate_delay_ps, gate_delay_frac_ps;
1508613038bcSCaesar Wang uint32_t ie_enable, tsel_enable, cas_lat, rddata_en_ie_dly, tsel_adder;
1509613038bcSCaesar Wang uint32_t extra_adder, delta, hs_offset;
1510613038bcSCaesar Wang
1511613038bcSCaesar Wang for (i = 0; i < timing_config->ch_cnt; i++) {
1512613038bcSCaesar Wang
1513613038bcSCaesar Wang pad_delay_ps = PI_PAD_DELAY_PS_VALUE;
1514613038bcSCaesar Wang ie_enable = PI_IE_ENABLE_VALUE;
1515613038bcSCaesar Wang tsel_enable = PI_TSEL_ENABLE_VALUE;
1516613038bcSCaesar Wang
1517f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 896), (0x3 << 8) | 1, fn << 8);
1518613038bcSCaesar Wang
1519613038bcSCaesar Wang /* PHY_LOW_FREQ_SEL */
1520613038bcSCaesar Wang /* DENALI_PHY_913 1bit offset_0 */
1521613038bcSCaesar Wang if (timing_config->freq > 400)
1522f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 913), 1);
1523613038bcSCaesar Wang else
1524f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 913), 1);
1525613038bcSCaesar Wang
1526613038bcSCaesar Wang /* PHY_RPTR_UPDATE_x */
1527613038bcSCaesar Wang /* DENALI_PHY_87/215/343/471 4bit offset_16 */
1528613038bcSCaesar Wang tmp = 2500 / (1000000 / pdram_timing->mhz) + 3;
1529613038bcSCaesar Wang if ((2500 % (1000000 / pdram_timing->mhz)) != 0)
1530613038bcSCaesar Wang tmp++;
1531f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 87), 0xf << 16, tmp << 16);
1532f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 215), 0xf << 16, tmp << 16);
1533f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 343), 0xf << 16, tmp << 16);
1534f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 471), 0xf << 16, tmp << 16);
1535613038bcSCaesar Wang
1536613038bcSCaesar Wang /* PHY_PLL_CTRL */
1537613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_0 */
1538613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL */
1539613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_0 */
154009f41f8eSLin Huang tmp = (1 << 12) | (2 << 7) | (1 << 1);
1541f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff, tmp);
1542f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff, tmp);
1543613038bcSCaesar Wang
1544613038bcSCaesar Wang /* PHY_PLL_CTRL_CA */
1545613038bcSCaesar Wang /* DENALI_PHY_911 13bits offset_16 */
1546613038bcSCaesar Wang /* PHY_LP4_BOOT_PLL_CTRL_CA */
1547613038bcSCaesar Wang /* DENALI_PHY_919 13bits offset_16 */
154809f41f8eSLin Huang tmp = (2 << 7) | (1 << 5) | (1 << 1);
1549f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 911), 0x1fff << 16, tmp << 16);
1550f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 919), 0x1fff << 16, tmp << 16);
1551613038bcSCaesar Wang
1552613038bcSCaesar Wang /* PHY_TCKSRE_WAIT */
1553613038bcSCaesar Wang /* DENALI_PHY_922 4bits offset_24 */
1554613038bcSCaesar Wang if (pdram_timing->mhz <= 400)
1555613038bcSCaesar Wang tmp = 1;
1556613038bcSCaesar Wang else if (pdram_timing->mhz <= 800)
1557613038bcSCaesar Wang tmp = 3;
1558613038bcSCaesar Wang else if (pdram_timing->mhz <= 1000)
1559613038bcSCaesar Wang tmp = 4;
1560613038bcSCaesar Wang else
1561613038bcSCaesar Wang tmp = 5;
1562f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 922), 0xf << 24, tmp << 24);
1563613038bcSCaesar Wang /* PHY_CAL_CLK_SELECT_0:RW8:3 */
1564613038bcSCaesar Wang div = pdram_timing->mhz / (2 * 20);
1565613038bcSCaesar Wang for (j = 2, tmp = 1; j <= 128; j <<= 1, tmp++) {
1566613038bcSCaesar Wang if (div < j)
1567613038bcSCaesar Wang break;
1568613038bcSCaesar Wang }
1569f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 947), 0x7 << 8, tmp << 8);
1570613038bcSCaesar Wang
1571613038bcSCaesar Wang if (timing_config->dram_type == DDR3) {
1572613038bcSCaesar Wang mem_delay_ps = 0;
1573613038bcSCaesar Wang trpre_min_ps = 1000;
1574613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR4) {
1575613038bcSCaesar Wang mem_delay_ps = 1500;
1576613038bcSCaesar Wang trpre_min_ps = 900;
1577613038bcSCaesar Wang } else if (timing_config->dram_type == LPDDR3) {
1578613038bcSCaesar Wang mem_delay_ps = 2500;
1579613038bcSCaesar Wang trpre_min_ps = 900;
1580613038bcSCaesar Wang } else {
1581613038bcSCaesar Wang ERROR("gen_rk3399_phy_params:dramtype unsupport\n");
1582613038bcSCaesar Wang return;
1583613038bcSCaesar Wang }
1584613038bcSCaesar Wang total_delay_ps = mem_delay_ps + pad_delay_ps;
1585f9ba21beSCaesar Wang delay_frac_ps = 1000 * total_delay_ps /
1586f9ba21beSCaesar Wang (1000000 / pdram_timing->mhz);
1587613038bcSCaesar Wang gate_delay_ps = delay_frac_ps + 1000 - (trpre_min_ps / 2);
1588f9ba21beSCaesar Wang gate_delay_frac_ps = gate_delay_ps % 1000;
1589613038bcSCaesar Wang tmp = gate_delay_frac_ps * 0x200 / 1000;
1590613038bcSCaesar Wang /* PHY_RDDQS_GATE_SLAVE_DELAY */
1591613038bcSCaesar Wang /* DENALI_PHY_77/205/333/461 10bits offset_16 */
1592f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 77), 0x2ff << 16, tmp << 16);
1593f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 205), 0x2ff << 16, tmp << 16);
1594f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 333), 0x2ff << 16, tmp << 16);
1595f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 461), 0x2ff << 16, tmp << 16);
1596613038bcSCaesar Wang
1597613038bcSCaesar Wang tmp = gate_delay_ps / 1000;
1598613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST */
1599613038bcSCaesar Wang /* DENALI_PHY_10/138/266/394 4bit offset_0 */
1600f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 10), 0xf, tmp);
1601f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 138), 0xf, tmp);
1602f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 266), 0xf, tmp);
1603f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 394), 0xf, tmp);
1604613038bcSCaesar Wang /* PHY_GTLVL_LAT_ADJ_START */
1605613038bcSCaesar Wang /* DENALI_PHY_80/208/336/464 4bits offset_16 */
1606a9059b96SLin Huang tmp = rddqs_delay_ps / (1000000 / pdram_timing->mhz) + 2;
1607f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 80), 0xf << 16, tmp << 16);
1608f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 208), 0xf << 16, tmp << 16);
1609f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 336), 0xf << 16, tmp << 16);
1610f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 464), 0xf << 16, tmp << 16);
1611613038bcSCaesar Wang
1612613038bcSCaesar Wang cas_lat = pdram_timing->cl + PI_ADD_LATENCY;
1613613038bcSCaesar Wang rddata_en_ie_dly = ie_enable / (1000000 / pdram_timing->mhz);
1614613038bcSCaesar Wang if ((ie_enable % (1000000 / pdram_timing->mhz)) != 0)
1615613038bcSCaesar Wang rddata_en_ie_dly++;
1616613038bcSCaesar Wang rddata_en_ie_dly = rddata_en_ie_dly - 1;
1617613038bcSCaesar Wang tsel_adder = tsel_enable / (1000000 / pdram_timing->mhz);
1618613038bcSCaesar Wang if ((tsel_enable % (1000000 / pdram_timing->mhz)) != 0)
1619613038bcSCaesar Wang tsel_adder++;
1620613038bcSCaesar Wang if (rddata_en_ie_dly > tsel_adder)
1621613038bcSCaesar Wang extra_adder = rddata_en_ie_dly - tsel_adder;
1622613038bcSCaesar Wang else
1623613038bcSCaesar Wang extra_adder = 0;
1624613038bcSCaesar Wang delta = cas_lat - rddata_en_ie_dly;
1625613038bcSCaesar Wang if (PI_REGS_DIMM_SUPPORT && PI_DOUBLEFREEK)
1626613038bcSCaesar Wang hs_offset = 2;
1627613038bcSCaesar Wang else
1628613038bcSCaesar Wang hs_offset = 1;
1629f9ba21beSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset))
1630613038bcSCaesar Wang tmp = 0;
1631f9ba21beSCaesar Wang else if ((delta == 2) || (delta == 1))
1632613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 - extra_adder;
1633613038bcSCaesar Wang else
1634613038bcSCaesar Wang tmp = extra_adder;
1635613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY */
1636613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_16 */
1637f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 16, tmp << 16);
1638f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 16, tmp << 16);
1639f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 16, tmp << 16);
1640f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 16, tmp << 16);
1641613038bcSCaesar Wang /* PHY_RDDATA_EN_TSEL_DLY */
1642613038bcSCaesar Wang /* DENALI_PHY_86/214/342/470 4bit offset_0 */
1643f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 86), 0xf, tmp);
1644f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 214), 0xf, tmp);
1645f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 342), 0xf, tmp);
1646f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 470), 0xf, tmp);
1647613038bcSCaesar Wang
1648613038bcSCaesar Wang if (tsel_adder > rddata_en_ie_dly)
1649613038bcSCaesar Wang extra_adder = tsel_adder - rddata_en_ie_dly;
1650613038bcSCaesar Wang else
1651613038bcSCaesar Wang extra_adder = 0;
1652613038bcSCaesar Wang if (rddata_en_ie_dly > (cas_lat - 1 - hs_offset))
1653613038bcSCaesar Wang tmp = tsel_adder;
1654613038bcSCaesar Wang else
1655613038bcSCaesar Wang tmp = rddata_en_ie_dly - 0 + extra_adder;
1656613038bcSCaesar Wang /* PHY_LP4_BOOT_RDDATA_EN_DLY */
1657613038bcSCaesar Wang /* DENALI_PHY_9/137/265/393 4bit offset_8 */
1658f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 9), 0xf << 8, tmp << 8);
1659f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 137), 0xf << 8, tmp << 8);
1660f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 265), 0xf << 8, tmp << 8);
1661f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 393), 0xf << 8, tmp << 8);
1662613038bcSCaesar Wang /* PHY_RDDATA_EN_DLY */
1663613038bcSCaesar Wang /* DENALI_PHY_85/213/341/469 4bit offset_24 */
1664f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 85), 0xf << 24, tmp << 24);
1665f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 213), 0xf << 24, tmp << 24);
1666f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 341), 0xf << 24, tmp << 24);
1667f9ba21beSCaesar Wang mmio_clrsetbits_32(PHY_REG(i, 469), 0xf << 24, tmp << 24);
1668613038bcSCaesar Wang
1669613038bcSCaesar Wang if (pdram_timing->mhz <= ENPER_CS_TRAINING_FREQ) {
1670613038bcSCaesar Wang /*
1671613038bcSCaesar Wang * Note:Per-CS Training is not compatible at speeds
1672613038bcSCaesar Wang * under 533 MHz. If the PHY is running at a speed
1673613038bcSCaesar Wang * less than 533MHz, all phy_per_cs_training_en_X
1674613038bcSCaesar Wang * parameters must be cleared to 0.
1675613038bcSCaesar Wang */
1676613038bcSCaesar Wang
1677613038bcSCaesar Wang /*DENALI_PHY_84/212/340/468 1bit offset_16 */
1678f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 84), 0x1 << 16);
1679f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 212), 0x1 << 16);
1680f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 340), 0x1 << 16);
1681f9ba21beSCaesar Wang mmio_clrbits_32(PHY_REG(i, 468), 0x1 << 16);
1682613038bcSCaesar Wang } else {
1683f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 84), 0x1 << 16);
1684f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 212), 0x1 << 16);
1685f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 340), 0x1 << 16);
1686f9ba21beSCaesar Wang mmio_setbits_32(PHY_REG(i, 468), 0x1 << 16);
1687613038bcSCaesar Wang }
16889a6376c8SDerek Basehore gen_rk3399_phy_dll_bypass(pdram_timing->mhz, i, fn,
16899a6376c8SDerek Basehore timing_config->dram_type);
1690613038bcSCaesar Wang }
1691613038bcSCaesar Wang }
1692613038bcSCaesar Wang
to_get_clk_index(unsigned int mhz)1693613038bcSCaesar Wang static int to_get_clk_index(unsigned int mhz)
1694613038bcSCaesar Wang {
1695613038bcSCaesar Wang int pll_cnt, i;
1696613038bcSCaesar Wang
1697613038bcSCaesar Wang pll_cnt = ARRAY_SIZE(dpll_rates_table);
1698613038bcSCaesar Wang
1699*1b491eeaSElyes Haouas /* Assuming rate_table is in descending order */
1700613038bcSCaesar Wang for (i = 0; i < pll_cnt; i++) {
1701613038bcSCaesar Wang if (mhz >= dpll_rates_table[i].mhz)
1702613038bcSCaesar Wang break;
1703613038bcSCaesar Wang }
1704613038bcSCaesar Wang
1705613038bcSCaesar Wang /* if mhz lower than lowest frequency in table, use lowest frequency */
1706613038bcSCaesar Wang if (i == pll_cnt)
1707613038bcSCaesar Wang i = pll_cnt - 1;
1708613038bcSCaesar Wang
1709613038bcSCaesar Wang return i;
1710613038bcSCaesar Wang }
1711613038bcSCaesar Wang
ddr_get_rate(void)1712613038bcSCaesar Wang uint32_t ddr_get_rate(void)
1713613038bcSCaesar Wang {
1714613038bcSCaesar Wang uint32_t refdiv, postdiv1, fbdiv, postdiv2;
1715613038bcSCaesar Wang
1716613038bcSCaesar Wang refdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) & 0x3f;
1717613038bcSCaesar Wang fbdiv = mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 0)) & 0xfff;
1718613038bcSCaesar Wang postdiv1 =
1719613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 8) & 0x7;
1720613038bcSCaesar Wang postdiv2 =
1721613038bcSCaesar Wang (mmio_read_32(CRU_BASE + CRU_PLL_CON(DPLL_ID, 1)) >> 12) & 0x7;
1722613038bcSCaesar Wang
1723613038bcSCaesar Wang return (24 / refdiv * fbdiv / postdiv1 / postdiv2) * 1000 * 1000;
1724613038bcSCaesar Wang }
1725613038bcSCaesar Wang
1726613038bcSCaesar Wang /*
1727613038bcSCaesar Wang * return: bit12: channel 1, external self-refresh
1728613038bcSCaesar Wang * bit11: channel 1, stdby_mode
1729613038bcSCaesar Wang * bit10: channel 1, self-refresh with controller and memory clock gate
1730613038bcSCaesar Wang * bit9: channel 1, self-refresh
1731613038bcSCaesar Wang * bit8: channel 1, power-down
1732613038bcSCaesar Wang *
1733613038bcSCaesar Wang * bit4: channel 1, external self-refresh
1734613038bcSCaesar Wang * bit3: channel 0, stdby_mode
1735613038bcSCaesar Wang * bit2: channel 0, self-refresh with controller and memory clock gate
1736613038bcSCaesar Wang * bit1: channel 0, self-refresh
1737613038bcSCaesar Wang * bit0: channel 0, power-down
1738613038bcSCaesar Wang */
exit_low_power(void)1739613038bcSCaesar Wang uint32_t exit_low_power(void)
1740613038bcSCaesar Wang {
1741613038bcSCaesar Wang uint32_t low_power = 0;
1742613038bcSCaesar Wang uint32_t channel_mask;
1743f9ba21beSCaesar Wang uint32_t tmp, i;
1744613038bcSCaesar Wang
1745f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) &
1746f9ba21beSCaesar Wang 0x3;
1747f9ba21beSCaesar Wang for (i = 0; i < 2; i++) {
1748f9ba21beSCaesar Wang if (!(channel_mask & (1 << i)))
1749613038bcSCaesar Wang continue;
1750613038bcSCaesar Wang
1751613038bcSCaesar Wang /* exit stdby mode */
1752f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1,
1753f9ba21beSCaesar Wang (1 << (i + 16)) | (0 << i));
1754613038bcSCaesar Wang /* exit external self-refresh */
1755f9ba21beSCaesar Wang tmp = i ? 12 : 8;
1756f9ba21beSCaesar Wang low_power |= ((mmio_read_32(PMU_BASE + PMU_SFT_CON) >> tmp) &
1757f9ba21beSCaesar Wang 0x1) << (4 + 8 * i);
1758f9ba21beSCaesar Wang mmio_clrbits_32(PMU_BASE + PMU_SFT_CON, 1 << tmp);
1759f9ba21beSCaesar Wang while (!(mmio_read_32(PMU_BASE + PMU_DDR_SREF_ST) & (1 << i)))
1760613038bcSCaesar Wang ;
1761613038bcSCaesar Wang /* exit auto low-power */
1762f9ba21beSCaesar Wang mmio_clrbits_32(CTL_REG(i, 101), 0x7);
1763613038bcSCaesar Wang /* lp_cmd to exit */
1764f9ba21beSCaesar Wang if (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) !=
1765f9ba21beSCaesar Wang 0x40) {
1766f9ba21beSCaesar Wang while (mmio_read_32(CTL_REG(i, 200)) & 0x1)
1767613038bcSCaesar Wang ;
176879ca7807SJustin Chadwell mmio_clrsetbits_32(CTL_REG(i, 93), 0xffu << 24,
1769f9ba21beSCaesar Wang 0x69 << 24);
1770f9ba21beSCaesar Wang while (((mmio_read_32(CTL_REG(i, 100)) >> 24) & 0x7f) !=
1771f9ba21beSCaesar Wang 0x40)
1772613038bcSCaesar Wang ;
1773613038bcSCaesar Wang }
1774613038bcSCaesar Wang }
1775613038bcSCaesar Wang return low_power;
1776613038bcSCaesar Wang }
1777613038bcSCaesar Wang
resume_low_power(uint32_t low_power)1778613038bcSCaesar Wang void resume_low_power(uint32_t low_power)
1779613038bcSCaesar Wang {
1780613038bcSCaesar Wang uint32_t channel_mask;
1781f9ba21beSCaesar Wang uint32_t tmp, i, val;
1782613038bcSCaesar Wang
1783f9ba21beSCaesar Wang channel_mask = (mmio_read_32(PMUGRF_BASE + PMUGRF_OSREG(2)) >> 28) &
1784f9ba21beSCaesar Wang 0x3;
1785f9ba21beSCaesar Wang for (i = 0; i < 2; i++) {
1786f9ba21beSCaesar Wang if (!(channel_mask & (1 << i)))
1787613038bcSCaesar Wang continue;
1788613038bcSCaesar Wang
1789613038bcSCaesar Wang /* resume external self-refresh */
1790f9ba21beSCaesar Wang tmp = i ? 12 : 8;
1791f9ba21beSCaesar Wang val = (low_power >> (4 + 8 * i)) & 0x1;
1792f9ba21beSCaesar Wang mmio_setbits_32(PMU_BASE + PMU_SFT_CON, val << tmp);
1793613038bcSCaesar Wang /* resume auto low-power */
1794f9ba21beSCaesar Wang val = (low_power >> (8 * i)) & 0x7;
1795f9ba21beSCaesar Wang mmio_setbits_32(CTL_REG(i, 101), val);
1796613038bcSCaesar Wang /* resume stdby mode */
1797f9ba21beSCaesar Wang val = (low_power >> (3 + 8 * i)) & 0x1;
1798f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CTRL1,
1799f9ba21beSCaesar Wang (1 << (i + 16)) | (val << i));
1800613038bcSCaesar Wang }
1801613038bcSCaesar Wang }
1802613038bcSCaesar Wang
dram_low_power_config(void)1803f91b969cSDerek Basehore static void dram_low_power_config(void)
1804613038bcSCaesar Wang {
1805f91b969cSDerek Basehore uint32_t tmp, i;
1806613038bcSCaesar Wang uint32_t ch_cnt = rk3399_dram_status.timing_config.ch_cnt;
1807613038bcSCaesar Wang uint32_t dram_type = rk3399_dram_status.timing_config.dram_type;
1808613038bcSCaesar Wang
1809613038bcSCaesar Wang if (dram_type == DDR3)
1810f91b969cSDerek Basehore tmp = (2 << 16) | (0x7 << 8);
1811613038bcSCaesar Wang else
1812f91b969cSDerek Basehore tmp = (3 << 16) | (0x7 << 8);
1813613038bcSCaesar Wang
1814f91b969cSDerek Basehore for (i = 0; i < ch_cnt; i++)
1815f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 101), 0x70f0f, tmp);
1816613038bcSCaesar Wang
1817613038bcSCaesar Wang /* standby idle */
1818f9ba21beSCaesar Wang mmio_write_32(CIC_BASE + CIC_CG_WAIT_TH, 0x640008);
1819613038bcSCaesar Wang
1820613038bcSCaesar Wang if (ch_cnt == 2) {
1821f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC1_CON1,
1822f9ba21beSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) |
1823f9ba21beSCaesar Wang (0x1<<7)) << 16) |
1824613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7)));
1825f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x002a0028);
1826613038bcSCaesar Wang }
1827613038bcSCaesar Wang
1828f9ba21beSCaesar Wang mmio_write_32(GRF_BASE + GRF_DDRC0_CON1,
1829613038bcSCaesar Wang (((0x1<<4) | (0x1<<5) | (0x1<<6) | (0x1<<7)) << 16) |
1830613038bcSCaesar Wang ((0x1<<4) | (0x0<<5) | (0x1<<6) | (0x1<<7)));
1831f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_CTRL1, 0x00150014);
1832613038bcSCaesar Wang }
1833613038bcSCaesar Wang
dram_dfs_init(void)1834f91b969cSDerek Basehore void dram_dfs_init(void)
1835613038bcSCaesar Wang {
18364bd1d3faSDerek Basehore uint32_t trefi0, trefi1, boot_freq;
1837a9059b96SLin Huang uint32_t rddqs_adjust, rddqs_slave;
1838613038bcSCaesar Wang
1839613038bcSCaesar Wang /* get sdram config for os reg */
1840f91b969cSDerek Basehore get_dram_drv_odt_val(sdram_config.dramtype,
1841613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg);
1842613038bcSCaesar Wang sdram_timing_cfg_init(&rk3399_dram_status.timing_config,
1843613038bcSCaesar Wang &sdram_config,
1844613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg);
1845613038bcSCaesar Wang
1846f9ba21beSCaesar Wang trefi0 = ((mmio_read_32(CTL_REG(0, 48)) >> 16) & 0xffff) + 8;
1847f9ba21beSCaesar Wang trefi1 = ((mmio_read_32(CTL_REG(0, 49)) >> 16) & 0xffff) + 8;
1848613038bcSCaesar Wang
1849613038bcSCaesar Wang rk3399_dram_status.index_freq[0] = trefi0 * 10 / 39;
1850613038bcSCaesar Wang rk3399_dram_status.index_freq[1] = trefi1 * 10 / 39;
1851613038bcSCaesar Wang rk3399_dram_status.current_index =
1852f9ba21beSCaesar Wang (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3;
1853613038bcSCaesar Wang if (rk3399_dram_status.timing_config.dram_type == DDR3) {
1854613038bcSCaesar Wang rk3399_dram_status.index_freq[0] /= 2;
1855613038bcSCaesar Wang rk3399_dram_status.index_freq[1] /= 2;
1856613038bcSCaesar Wang }
18574bd1d3faSDerek Basehore boot_freq =
18584bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index];
18594bd1d3faSDerek Basehore boot_freq = dpll_rates_table[to_get_clk_index(boot_freq)].mhz;
18604bd1d3faSDerek Basehore rk3399_dram_status.boot_freq = boot_freq;
18614bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index] =
18624bd1d3faSDerek Basehore boot_freq;
18634bd1d3faSDerek Basehore rk3399_dram_status.index_freq[(rk3399_dram_status.current_index + 1) &
18644bd1d3faSDerek Basehore 0x1] = 0;
18654bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 0;
1866977001aaSXing Zheng /*
1867977001aaSXing Zheng * following register decide if NOC stall the access request
1868977001aaSXing Zheng * or return error when NOC being idled. when doing ddr frequency
1869977001aaSXing Zheng * scaling in M0 or DCF, we need to make sure noc stall the access
1870977001aaSXing Zheng * request, if return error cpu may data abort when ddr frequency
1871977001aaSXing Zheng * changing. it don't need to set this register every times,
1872977001aaSXing Zheng * so we init this register in function dram_dfs_init().
1873977001aaSXing Zheng */
1874977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(0), 0xffffffff);
1875977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(1), 0xffffffff);
1876977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(2), 0xffffffff);
1877977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(3), 0xffffffff);
1878977001aaSXing Zheng mmio_write_32(GRF_BASE + GRF_SOC_CON(4), 0x70007000);
1879977001aaSXing Zheng
18804bd1d3faSDerek Basehore /* Disable multicast */
18814bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(0, 896), 1);
18824bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(1, 896), 1);
1883f91b969cSDerek Basehore dram_low_power_config();
1884a9059b96SLin Huang
1885a9059b96SLin Huang /*
1886a9059b96SLin Huang * If boot_freq isn't in the bypass mode, it can get the
1887a9059b96SLin Huang * rddqs_delay_ps from the result of gate training
1888a9059b96SLin Huang */
1889a9059b96SLin Huang if (((mmio_read_32(PHY_REG(0, 86)) >> 8) & 0xf) != 0xc) {
1890a9059b96SLin Huang
1891a9059b96SLin Huang /*
1892a9059b96SLin Huang * Select PHY's frequency set to current_index
1893a9059b96SLin Huang * index for get the result of gate Training
1894a9059b96SLin Huang * from registers
1895a9059b96SLin Huang */
1896a9059b96SLin Huang mmio_clrsetbits_32(PHY_REG(0, 896), 0x3 << 8,
1897a9059b96SLin Huang rk3399_dram_status.current_index << 8);
1898a9059b96SLin Huang rddqs_slave = (mmio_read_32(PHY_REG(0, 77)) >> 16) & 0x3ff;
1899a9059b96SLin Huang rddqs_slave = rddqs_slave * 1000000 / boot_freq / 512;
1900a9059b96SLin Huang
1901a9059b96SLin Huang rddqs_adjust = mmio_read_32(PHY_REG(0, 78)) & 0xf;
1902a9059b96SLin Huang rddqs_adjust = rddqs_adjust * 1000000 / boot_freq;
1903a9059b96SLin Huang rddqs_delay_ps = rddqs_slave + rddqs_adjust -
1904a9059b96SLin Huang (1000000 / boot_freq / 2);
1905a9059b96SLin Huang } else {
1906a9059b96SLin Huang rddqs_delay_ps = 3500;
1907a9059b96SLin Huang }
1908613038bcSCaesar Wang }
1909613038bcSCaesar Wang
1910f91b969cSDerek Basehore /*
1911f91b969cSDerek Basehore * arg0: bit0-7: sr_idle; bit8-15:sr_mc_gate_idle; bit16-31: standby idle
1912f91b969cSDerek Basehore * arg1: bit0-11: pd_idle; bit 16-27: srpd_lite_idle
1913f91b969cSDerek Basehore * arg2: bit0: if odt en
1914f91b969cSDerek Basehore */
dram_set_odt_pd(uint32_t arg0,uint32_t arg1,uint32_t arg2)1915f91b969cSDerek Basehore uint32_t dram_set_odt_pd(uint32_t arg0, uint32_t arg1, uint32_t arg2)
1916f91b969cSDerek Basehore {
1917f91b969cSDerek Basehore struct drv_odt_lp_config *lp_cfg = &rk3399_dram_status.drv_odt_lp_cfg;
1918f91b969cSDerek Basehore uint32_t *low_power = &rk3399_dram_status.low_power_stat;
1919f91b969cSDerek Basehore uint32_t dram_type, ch_count, pd_tmp, sr_tmp, i;
1920f91b969cSDerek Basehore
1921f91b969cSDerek Basehore dram_type = rk3399_dram_status.timing_config.dram_type;
1922f91b969cSDerek Basehore ch_count = rk3399_dram_status.timing_config.ch_cnt;
1923f91b969cSDerek Basehore
1924f91b969cSDerek Basehore lp_cfg->sr_idle = arg0 & 0xff;
1925f91b969cSDerek Basehore lp_cfg->sr_mc_gate_idle = (arg0 >> 8) & 0xff;
1926f91b969cSDerek Basehore lp_cfg->standby_idle = (arg0 >> 16) & 0xffff;
1927f91b969cSDerek Basehore lp_cfg->pd_idle = arg1 & 0xfff;
1928f91b969cSDerek Basehore lp_cfg->srpd_lite_idle = (arg1 >> 16) & 0xfff;
1929f91b969cSDerek Basehore
1930f91b969cSDerek Basehore rk3399_dram_status.timing_config.odt = arg2 & 0x1;
1931f91b969cSDerek Basehore
1932f91b969cSDerek Basehore exit_low_power();
1933f91b969cSDerek Basehore
1934f91b969cSDerek Basehore *low_power = 0;
1935f91b969cSDerek Basehore
1936f91b969cSDerek Basehore /* pd_idle en */
1937f91b969cSDerek Basehore if (lp_cfg->pd_idle)
1938f91b969cSDerek Basehore *low_power |= ((1 << 0) | (1 << 8));
1939f91b969cSDerek Basehore /* sr_idle en srpd_lite_idle */
1940f91b969cSDerek Basehore if (lp_cfg->sr_idle | lp_cfg->srpd_lite_idle)
1941f91b969cSDerek Basehore *low_power |= ((1 << 1) | (1 << 9));
1942f91b969cSDerek Basehore /* sr_mc_gate_idle */
1943f91b969cSDerek Basehore if (lp_cfg->sr_mc_gate_idle)
1944f91b969cSDerek Basehore *low_power |= ((1 << 2) | (1 << 10));
1945f91b969cSDerek Basehore /* standbyidle */
1946f91b969cSDerek Basehore if (lp_cfg->standby_idle) {
1947f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.ch_cnt == 2)
1948f91b969cSDerek Basehore *low_power |= ((1 << 3) | (1 << 11));
1949613038bcSCaesar Wang else
1950f91b969cSDerek Basehore *low_power |= (1 << 3);
1951f91b969cSDerek Basehore }
1952f91b969cSDerek Basehore
1953f91b969cSDerek Basehore pd_tmp = arg1;
1954f91b969cSDerek Basehore if (dram_type != LPDDR4)
1955f91b969cSDerek Basehore pd_tmp = arg1 & 0xfff;
1956f91b969cSDerek Basehore sr_tmp = arg0 & 0xffff;
1957f91b969cSDerek Basehore for (i = 0; i < ch_count; i++) {
1958f91b969cSDerek Basehore mmio_write_32(CTL_REG(i, 102), pd_tmp);
1959f91b969cSDerek Basehore mmio_clrsetbits_32(CTL_REG(i, 103), 0xffff, sr_tmp);
1960f91b969cSDerek Basehore }
1961f91b969cSDerek Basehore mmio_write_32(CIC_BASE + CIC_IDLE_TH, (arg0 >> 16) & 0xffff);
1962f91b969cSDerek Basehore
1963f91b969cSDerek Basehore return 0;
1964613038bcSCaesar Wang }
1965613038bcSCaesar Wang
m0_configure_ddr(struct pll_div pll_div,uint32_t ddr_index)1966977001aaSXing Zheng static void m0_configure_ddr(struct pll_div pll_div, uint32_t ddr_index)
1967977001aaSXing Zheng {
1968977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DPLL_CON0, FBDIV(pll_div.fbdiv));
1969977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DPLL_CON1,
1970977001aaSXing Zheng POSTDIV2(pll_div.postdiv2) | POSTDIV1(pll_div.postdiv1) |
1971977001aaSXing Zheng REFDIV(pll_div.refdiv));
1972977001aaSXing Zheng
1973977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_DRAM_FREQ, pll_div.mhz);
1974977001aaSXing Zheng
1975977001aaSXing Zheng mmio_write_32(M0_PARAM_ADDR + PARAM_FREQ_SELECT, ddr_index << 4);
1976ca9286c6SLin Huang dmbst();
1977ff4735cfSLin Huang m0_configure_execute_addr(M0_BINCODE_BASE);
1978977001aaSXing Zheng }
1979977001aaSXing Zheng
prepare_ddr_timing(uint32_t mhz)1980613038bcSCaesar Wang static uint32_t prepare_ddr_timing(uint32_t mhz)
1981613038bcSCaesar Wang {
1982613038bcSCaesar Wang uint32_t index;
1983613038bcSCaesar Wang struct dram_timing_t dram_timing;
1984613038bcSCaesar Wang
1985613038bcSCaesar Wang rk3399_dram_status.timing_config.freq = mhz;
1986613038bcSCaesar Wang
1987f91b969cSDerek Basehore if (mhz < 300)
1988613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 1;
1989613038bcSCaesar Wang else
1990613038bcSCaesar Wang rk3399_dram_status.timing_config.dllbp = 0;
1991f91b969cSDerek Basehore
1992f91b969cSDerek Basehore if (rk3399_dram_status.timing_config.odt == 1)
1993613038bcSCaesar Wang gen_rk3399_set_odt(1);
1994613038bcSCaesar Wang
1995613038bcSCaesar Wang index = (rk3399_dram_status.current_index + 1) & 0x1;
1996613038bcSCaesar Wang
1997613038bcSCaesar Wang /*
1998613038bcSCaesar Wang * checking if having available gate traiing timing for
1999613038bcSCaesar Wang * target freq.
2000613038bcSCaesar Wang */
2001613038bcSCaesar Wang dram_get_parameter(&rk3399_dram_status.timing_config, &dram_timing);
2002613038bcSCaesar Wang gen_rk3399_ctl_params(&rk3399_dram_status.timing_config,
2003613038bcSCaesar Wang &dram_timing, index);
2004613038bcSCaesar Wang gen_rk3399_pi_params(&rk3399_dram_status.timing_config,
2005613038bcSCaesar Wang &dram_timing, index);
2006613038bcSCaesar Wang gen_rk3399_phy_params(&rk3399_dram_status.timing_config,
2007613038bcSCaesar Wang &rk3399_dram_status.drv_odt_lp_cfg,
2008613038bcSCaesar Wang &dram_timing, index);
2009613038bcSCaesar Wang rk3399_dram_status.index_freq[index] = mhz;
2010613038bcSCaesar Wang
2011613038bcSCaesar Wang return index;
2012613038bcSCaesar Wang }
2013613038bcSCaesar Wang
ddr_set_rate(uint32_t hz)2014613038bcSCaesar Wang uint32_t ddr_set_rate(uint32_t hz)
2015613038bcSCaesar Wang {
2016977001aaSXing Zheng uint32_t low_power, index, ddr_index;
2017613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000);
2018613038bcSCaesar Wang
2019613038bcSCaesar Wang if (mhz ==
2020613038bcSCaesar Wang rk3399_dram_status.index_freq[rk3399_dram_status.current_index])
202143f52e92SXing Zheng return mhz;
2022613038bcSCaesar Wang
2023613038bcSCaesar Wang index = to_get_clk_index(mhz);
2024613038bcSCaesar Wang mhz = dpll_rates_table[index].mhz;
2025613038bcSCaesar Wang
2026977001aaSXing Zheng ddr_index = prepare_ddr_timing(mhz);
20274bd1d3faSDerek Basehore gen_rk3399_enable_training(rk3399_dram_status.timing_config.ch_cnt,
20284bd1d3faSDerek Basehore mhz);
2029977001aaSXing Zheng if (ddr_index > 1)
2030613038bcSCaesar Wang goto out;
2031613038bcSCaesar Wang
2032ca9286c6SLin Huang /*
2033ca9286c6SLin Huang * Make sure the clock is enabled. The M0 clocks should be on all of the
2034ca9286c6SLin Huang * time during S0.
2035ca9286c6SLin Huang */
2036977001aaSXing Zheng m0_configure_ddr(dpll_rates_table[index], ddr_index);
2037977001aaSXing Zheng m0_start();
2038977001aaSXing Zheng m0_wait_done();
2039977001aaSXing Zheng m0_stop();
2040977001aaSXing Zheng
2041613038bcSCaesar Wang if (rk3399_dram_status.timing_config.odt == 0)
2042613038bcSCaesar Wang gen_rk3399_set_odt(0);
2043613038bcSCaesar Wang
2044977001aaSXing Zheng rk3399_dram_status.current_index = ddr_index;
2045f91b969cSDerek Basehore low_power = rk3399_dram_status.low_power_stat;
2046613038bcSCaesar Wang resume_low_power(low_power);
2047613038bcSCaesar Wang out:
204843f52e92SXing Zheng gen_rk3399_disable_training(rk3399_dram_status.timing_config.ch_cnt);
2049613038bcSCaesar Wang return mhz;
2050613038bcSCaesar Wang }
2051613038bcSCaesar Wang
ddr_round_rate(uint32_t hz)2052613038bcSCaesar Wang uint32_t ddr_round_rate(uint32_t hz)
2053613038bcSCaesar Wang {
2054613038bcSCaesar Wang int index;
2055613038bcSCaesar Wang uint32_t mhz = hz / (1000 * 1000);
2056613038bcSCaesar Wang
2057613038bcSCaesar Wang index = to_get_clk_index(mhz);
2058613038bcSCaesar Wang
2059613038bcSCaesar Wang return dpll_rates_table[index].mhz * 1000 * 1000;
2060613038bcSCaesar Wang }
20614bd1d3faSDerek Basehore
ddr_prepare_for_sys_suspend(void)20624bd1d3faSDerek Basehore void ddr_prepare_for_sys_suspend(void)
20634bd1d3faSDerek Basehore {
20644bd1d3faSDerek Basehore uint32_t mhz =
20654bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index];
20664bd1d3faSDerek Basehore
20674bd1d3faSDerek Basehore /*
20684bd1d3faSDerek Basehore * If we're not currently at the boot (assumed highest) frequency, we
20694bd1d3faSDerek Basehore * need to change frequencies to configure out current index.
20704bd1d3faSDerek Basehore */
20714bd1d3faSDerek Basehore rk3399_suspend_status.freq = mhz;
20724bd1d3faSDerek Basehore exit_low_power();
20734bd1d3faSDerek Basehore rk3399_suspend_status.low_power_stat =
20744bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat;
20754bd1d3faSDerek Basehore rk3399_suspend_status.odt = rk3399_dram_status.timing_config.odt;
20764bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat = 0;
20774bd1d3faSDerek Basehore rk3399_dram_status.timing_config.odt = 1;
20784bd1d3faSDerek Basehore if (mhz != rk3399_dram_status.boot_freq)
20794bd1d3faSDerek Basehore ddr_set_rate(rk3399_dram_status.boot_freq * 1000 * 1000);
20804bd1d3faSDerek Basehore
20814bd1d3faSDerek Basehore /*
20824bd1d3faSDerek Basehore * This will configure the other index to be the same frequency as the
20834bd1d3faSDerek Basehore * current one. We retrain both indices on resume, so both have to be
20844bd1d3faSDerek Basehore * setup for the same frequency.
20854bd1d3faSDerek Basehore */
20864bd1d3faSDerek Basehore prepare_ddr_timing(rk3399_dram_status.boot_freq);
20874bd1d3faSDerek Basehore }
20884bd1d3faSDerek Basehore
ddr_prepare_for_sys_resume(void)20894bd1d3faSDerek Basehore void ddr_prepare_for_sys_resume(void)
20904bd1d3faSDerek Basehore {
20914bd1d3faSDerek Basehore /* Disable multicast */
20924bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(0, 896), 1);
20934bd1d3faSDerek Basehore mmio_clrbits_32(PHY_REG(1, 896), 1);
20944bd1d3faSDerek Basehore
20954bd1d3faSDerek Basehore /* The suspend code changes the current index, so reset it now. */
20964bd1d3faSDerek Basehore rk3399_dram_status.current_index =
20974bd1d3faSDerek Basehore (mmio_read_32(CTL_REG(0, 111)) >> 16) & 0x3;
20984bd1d3faSDerek Basehore rk3399_dram_status.low_power_stat =
20994bd1d3faSDerek Basehore rk3399_suspend_status.low_power_stat;
21004bd1d3faSDerek Basehore rk3399_dram_status.timing_config.odt = rk3399_suspend_status.odt;
21014bd1d3faSDerek Basehore
21024bd1d3faSDerek Basehore /*
21034bd1d3faSDerek Basehore * Set the saved frequency from suspend if it's different than the
21044bd1d3faSDerek Basehore * current frequency.
21054bd1d3faSDerek Basehore */
21064bd1d3faSDerek Basehore if (rk3399_suspend_status.freq !=
21074bd1d3faSDerek Basehore rk3399_dram_status.index_freq[rk3399_dram_status.current_index]) {
21084bd1d3faSDerek Basehore ddr_set_rate(rk3399_suspend_status.freq * 1000 * 1000);
21094bd1d3faSDerek Basehore return;
21104bd1d3faSDerek Basehore }
21114bd1d3faSDerek Basehore
21124bd1d3faSDerek Basehore gen_rk3399_set_odt(rk3399_dram_status.timing_config.odt);
21134bd1d3faSDerek Basehore resume_low_power(rk3399_dram_status.low_power_stat);
21144bd1d3faSDerek Basehore }
2115