Home
last modified time | relevance | path

Searched refs:PPLL_REF_DIV (Results 1 – 7 of 7) sorted by relevance

/OK3568_Linux_fs/u-boot/drivers/video/
H A Dati_radeon_fb.c215 if ((mode->ppll_ref_div == (INPLL(PPLL_REF_DIV) & PPLL_REF_DIV_MASK)) && in radeon_write_pll_regs()
254 OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, 0); in radeon_write_pll_regs()
257 OUTPLLP(PPLL_REF_DIV, in radeon_write_pll_regs()
262 OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, ~PPLL_REF_DIV_MASK); in radeon_write_pll_regs()
269 while (INPLL(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R) in radeon_write_pll_regs()
271 OUTPLLP(PPLL_REF_DIV, PPLL_ATOMIC_UPDATE_W, ~PPLL_ATOMIC_UPDATE_W); in radeon_write_pll_regs()
278 for (i = 0; (i < 10000 && INPLL(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R); i++) in radeon_write_pll_regs()
/OK3568_Linux_fs/kernel/drivers/video/fbdev/aty/
H A Dradeon_base.c622 switch((INPLL(PPLL_REF_DIV) & 0x30000) >> 16) { in radeon_probe_pll_params()
646 m = (INPLL(PPLL_REF_DIV) & 0x3ff); in radeon_probe_pll_params()
688 ref_div = INPLL(PPLL_REF_DIV) & 0x3ff; in radeon_probe_pll_params()
767 rinfo->pll.ref_div = INPLL(PPLL_REF_DIV) & PPLL_REF_DIV_MASK; in radeon_get_pllinfo()
1342 save->ppll_ref_div = INPLL(PPLL_REF_DIV); in radeon_save_state()
1361 if ((mode->ppll_ref_div == (INPLL(PPLL_REF_DIV) & PPLL_REF_DIV_MASK)) && in radeon_write_pll_regs()
1400 OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, 0); in radeon_write_pll_regs()
1403 OUTPLLP(PPLL_REF_DIV, in radeon_write_pll_regs()
1408 OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, ~PPLL_REF_DIV_MASK); in radeon_write_pll_regs()
1415 while (INPLL(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R) in radeon_write_pll_regs()
[all …]
H A Daty128fb.c580 return !(aty_ld_pll(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R); in aty_pll_readupdate()
605 aty_st_pll(PPLL_REF_DIV, in aty_pll_writeupdate()
606 aty_ld_pll(PPLL_REF_DIV) | PPLL_ATOMIC_UPDATE_W); in aty_pll_writeupdate()
971 aty_ld_pll(PPLL_REF_DIV) & PPLL_REF_DIV_MASK; in aty128_timings()
980 aty_st_pll(PPLL_REF_DIV, par->constants.ref_divider); in aty128_timings()
1336 aty_st_pll(PPLL_REF_DIV, par->constants.ref_divider & 0x3ff); in aty128_set_pll()
H A Dradeon_pm.c2450 tmp = INPLL(PPLL_REF_DIV);
2452 OUTPLL(PPLL_REF_DIV, tmp);
2453 INPLL(PPLL_REF_DIV);
/OK3568_Linux_fs/kernel/include/video/
H A Daty128.h244 #define PPLL_REF_DIV 0x0003 macro
H A Dradeon.h431 #define PPLL_REF_DIV 0x0003 macro
/OK3568_Linux_fs/u-boot/include/
H A Dradeon.h433 #define PPLL_REF_DIV 0x0003 macro