1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * drivers/video/aty/radeon_base.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * framebuffer driver for ATI Radeon chipset video boards
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2003 Ben. Herrenschmidt <benh@kernel.crashing.org>
7*4882a593Smuzhiyun * Copyright 2000 Ani Joshi <ajoshi@kernel.crashing.org>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * i2c bits from Luca Tettamanti <kronos@kronoz.cjb.net>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Special thanks to ATI DevRel team for their hardware donations.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * ...Insert GPL boilerplate here...
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * Significant portions of this driver apdated from XFree86 Radeon
16*4882a593Smuzhiyun * driver which has the following copyright notice:
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
19*4882a593Smuzhiyun * VA Linux Systems Inc., Fremont, California.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * All Rights Reserved.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining
24*4882a593Smuzhiyun * a copy of this software and associated documentation files (the
25*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
26*4882a593Smuzhiyun * without limitation on the rights to use, copy, modify, merge,
27*4882a593Smuzhiyun * publish, distribute, sublicense, and/or sell copies of the Software,
28*4882a593Smuzhiyun * and to permit persons to whom the Software is furnished to do so,
29*4882a593Smuzhiyun * subject to the following conditions:
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
32*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial
33*4882a593Smuzhiyun * portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
37*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun * NON-INFRINGEMENT. IN NO EVENT SHALL ATI, VA LINUX SYSTEMS AND/OR
39*4882a593Smuzhiyun * THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
41*4882a593Smuzhiyun * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
42*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * XFree86 driver authors:
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * Kevin E. Martin <martin@xfree86.org>
47*4882a593Smuzhiyun * Rickard E. Faith <faith@valinux.com>
48*4882a593Smuzhiyun * Alan Hourihane <alanh@fairlite.demon.co.uk>
49*4882a593Smuzhiyun *
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define RADEON_VERSION "0.2.0"
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #include "radeonfb.h"
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #include <linux/module.h>
58*4882a593Smuzhiyun #include <linux/moduleparam.h>
59*4882a593Smuzhiyun #include <linux/kernel.h>
60*4882a593Smuzhiyun #include <linux/errno.h>
61*4882a593Smuzhiyun #include <linux/string.h>
62*4882a593Smuzhiyun #include <linux/ctype.h>
63*4882a593Smuzhiyun #include <linux/mm.h>
64*4882a593Smuzhiyun #include <linux/slab.h>
65*4882a593Smuzhiyun #include <linux/delay.h>
66*4882a593Smuzhiyun #include <linux/time.h>
67*4882a593Smuzhiyun #include <linux/fb.h>
68*4882a593Smuzhiyun #include <linux/ioport.h>
69*4882a593Smuzhiyun #include <linux/init.h>
70*4882a593Smuzhiyun #include <linux/pci.h>
71*4882a593Smuzhiyun #include <linux/vmalloc.h>
72*4882a593Smuzhiyun #include <linux/device.h>
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #include <asm/io.h>
75*4882a593Smuzhiyun #include <linux/uaccess.h>
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_PPC
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #include "../macmodes.h"
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef CONFIG_BOOTX_TEXT
82*4882a593Smuzhiyun #include <asm/btext.h>
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #endif /* CONFIG_PPC */
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #include <video/radeon.h>
88*4882a593Smuzhiyun #include <linux/radeonfb.h>
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #include "../edid.h" // MOVE THAT TO include/video
91*4882a593Smuzhiyun #include "ati_ids.h"
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define MAX_MAPPED_VRAM (2048*2048*4)
94*4882a593Smuzhiyun #define MIN_MAPPED_VRAM (1024*768*1)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define CHIP_DEF(id, family, flags) \
97*4882a593Smuzhiyun { PCI_VENDOR_ID_ATI, id, PCI_ANY_ID, PCI_ANY_ID, 0, 0, (flags) | (CHIP_FAMILY_##family) }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static const struct pci_device_id radeonfb_pci_table[] = {
100*4882a593Smuzhiyun /* Radeon Xpress 200m */
101*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS480_5955, RS480, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
102*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS482_5975, RS480, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
103*4882a593Smuzhiyun /* Mobility M6 */
104*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_LY, RV100, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
105*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_LZ, RV100, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
106*4882a593Smuzhiyun /* Radeon VE/7000 */
107*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV100_QY, RV100, CHIP_HAS_CRTC2),
108*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV100_QZ, RV100, CHIP_HAS_CRTC2),
109*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RN50, RV100, CHIP_HAS_CRTC2),
110*4882a593Smuzhiyun /* Radeon IGP320M (U1) */
111*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS100_4336, RS100, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
112*4882a593Smuzhiyun /* Radeon IGP320 (A3) */
113*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS100_4136, RS100, CHIP_HAS_CRTC2 | CHIP_IS_IGP),
114*4882a593Smuzhiyun /* IGP330M/340M/350M (U2) */
115*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS200_4337, RS200, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
116*4882a593Smuzhiyun /* IGP330/340/350 (A4) */
117*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS200_4137, RS200, CHIP_HAS_CRTC2 | CHIP_IS_IGP),
118*4882a593Smuzhiyun /* Mobility 7000 IGP */
119*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS250_4437, RS200, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
120*4882a593Smuzhiyun /* 7000 IGP (A4+) */
121*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS250_4237, RS200, CHIP_HAS_CRTC2 | CHIP_IS_IGP),
122*4882a593Smuzhiyun /* 8500 AIW */
123*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R200_BB, R200, CHIP_HAS_CRTC2),
124*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R200_BC, R200, CHIP_HAS_CRTC2),
125*4882a593Smuzhiyun /* 8700/8800 */
126*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R200_QH, R200, CHIP_HAS_CRTC2),
127*4882a593Smuzhiyun /* 8500 */
128*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R200_QL, R200, CHIP_HAS_CRTC2),
129*4882a593Smuzhiyun /* 9100 */
130*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R200_QM, R200, CHIP_HAS_CRTC2),
131*4882a593Smuzhiyun /* Mobility M7 */
132*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_LW, RV200, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
133*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_LX, RV200, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
134*4882a593Smuzhiyun /* 7500 */
135*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV200_QW, RV200, CHIP_HAS_CRTC2),
136*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV200_QX, RV200, CHIP_HAS_CRTC2),
137*4882a593Smuzhiyun /* Mobility M9 */
138*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV250_Ld, RV250, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
139*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV250_Le, RV250, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
140*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV250_Lf, RV250, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
141*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV250_Lg, RV250, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
142*4882a593Smuzhiyun /* 9000/Pro */
143*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV250_If, RV250, CHIP_HAS_CRTC2),
144*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV250_Ig, RV250, CHIP_HAS_CRTC2),
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RC410_5A62, RC410, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
147*4882a593Smuzhiyun /* Mobility 9100 IGP (U3) */
148*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS300_5835, RS300, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
149*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS350_7835, RS300, CHIP_HAS_CRTC2 | CHIP_IS_IGP | CHIP_IS_MOBILITY),
150*4882a593Smuzhiyun /* 9100 IGP (A5) */
151*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS300_5834, RS300, CHIP_HAS_CRTC2 | CHIP_IS_IGP),
152*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RS350_7834, RS300, CHIP_HAS_CRTC2 | CHIP_IS_IGP),
153*4882a593Smuzhiyun /* Mobility 9200 (M9+) */
154*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV280_5C61, RV280, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
155*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV280_5C63, RV280, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
156*4882a593Smuzhiyun /* 9200 */
157*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV280_5960, RV280, CHIP_HAS_CRTC2),
158*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV280_5961, RV280, CHIP_HAS_CRTC2),
159*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV280_5962, RV280, CHIP_HAS_CRTC2),
160*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV280_5964, RV280, CHIP_HAS_CRTC2),
161*4882a593Smuzhiyun /* 9500 */
162*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_AD, R300, CHIP_HAS_CRTC2),
163*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_AE, R300, CHIP_HAS_CRTC2),
164*4882a593Smuzhiyun /* 9600TX / FireGL Z1 */
165*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_AF, R300, CHIP_HAS_CRTC2),
166*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_AG, R300, CHIP_HAS_CRTC2),
167*4882a593Smuzhiyun /* 9700/9500/Pro/FireGL X1 */
168*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_ND, R300, CHIP_HAS_CRTC2),
169*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_NE, R300, CHIP_HAS_CRTC2),
170*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_NF, R300, CHIP_HAS_CRTC2),
171*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R300_NG, R300, CHIP_HAS_CRTC2),
172*4882a593Smuzhiyun /* Mobility M10/M11 */
173*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_NP, RV350, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
174*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_NQ, RV350, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
175*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_NR, RV350, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
176*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_NS, RV350, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
177*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_NT, RV350, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
178*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_NV, RV350, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
179*4882a593Smuzhiyun /* 9600/FireGL T2 */
180*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_AP, RV350, CHIP_HAS_CRTC2),
181*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_AQ, RV350, CHIP_HAS_CRTC2),
182*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV360_AR, RV350, CHIP_HAS_CRTC2),
183*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_AS, RV350, CHIP_HAS_CRTC2),
184*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_AT, RV350, CHIP_HAS_CRTC2),
185*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV350_AV, RV350, CHIP_HAS_CRTC2),
186*4882a593Smuzhiyun /* 9800/Pro/FileGL X2 */
187*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_AH, R350, CHIP_HAS_CRTC2),
188*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_AI, R350, CHIP_HAS_CRTC2),
189*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_AJ, R350, CHIP_HAS_CRTC2),
190*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_AK, R350, CHIP_HAS_CRTC2),
191*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_NH, R350, CHIP_HAS_CRTC2),
192*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_NI, R350, CHIP_HAS_CRTC2),
193*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R360_NJ, R350, CHIP_HAS_CRTC2),
194*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R350_NK, R350, CHIP_HAS_CRTC2),
195*4882a593Smuzhiyun /* Newer stuff */
196*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV380_3E50, RV380, CHIP_HAS_CRTC2),
197*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV380_3E54, RV380, CHIP_HAS_CRTC2),
198*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV380_3150, RV380, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
199*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV380_3154, RV380, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
200*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5B60, RV380, CHIP_HAS_CRTC2),
201*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5B62, RV380, CHIP_HAS_CRTC2),
202*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5B63, RV380, CHIP_HAS_CRTC2),
203*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5B64, RV380, CHIP_HAS_CRTC2),
204*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5B65, RV380, CHIP_HAS_CRTC2),
205*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5460, RV380, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
206*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RV370_5464, RV380, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
207*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JH, R420, CHIP_HAS_CRTC2),
208*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JI, R420, CHIP_HAS_CRTC2),
209*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JJ, R420, CHIP_HAS_CRTC2),
210*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JK, R420, CHIP_HAS_CRTC2),
211*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JL, R420, CHIP_HAS_CRTC2),
212*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JM, R420, CHIP_HAS_CRTC2),
213*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JN, R420, CHIP_HAS_CRTC2 | CHIP_IS_MOBILITY),
214*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R420_JP, R420, CHIP_HAS_CRTC2),
215*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UH, R420, CHIP_HAS_CRTC2),
216*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UI, R420, CHIP_HAS_CRTC2),
217*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UJ, R420, CHIP_HAS_CRTC2),
218*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UK, R420, CHIP_HAS_CRTC2),
219*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UQ, R420, CHIP_HAS_CRTC2),
220*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UR, R420, CHIP_HAS_CRTC2),
221*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_UT, R420, CHIP_HAS_CRTC2),
222*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_R423_5D57, R420, CHIP_HAS_CRTC2),
223*4882a593Smuzhiyun /* Original Radeon/7200 */
224*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_QD, RADEON, 0),
225*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_QE, RADEON, 0),
226*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_QF, RADEON, 0),
227*4882a593Smuzhiyun CHIP_DEF(PCI_CHIP_RADEON_QG, RADEON, 0),
228*4882a593Smuzhiyun { 0, }
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, radeonfb_pci_table);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun typedef struct {
234*4882a593Smuzhiyun u16 reg;
235*4882a593Smuzhiyun u32 val;
236*4882a593Smuzhiyun } reg_val;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* these common regs are cleared before mode setting so they do not
240*4882a593Smuzhiyun * interfere with anything
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun static reg_val common_regs[] = {
243*4882a593Smuzhiyun { OVR_CLR, 0 },
244*4882a593Smuzhiyun { OVR_WID_LEFT_RIGHT, 0 },
245*4882a593Smuzhiyun { OVR_WID_TOP_BOTTOM, 0 },
246*4882a593Smuzhiyun { OV0_SCALE_CNTL, 0 },
247*4882a593Smuzhiyun { SUBPIC_CNTL, 0 },
248*4882a593Smuzhiyun { VIPH_CONTROL, 0 },
249*4882a593Smuzhiyun { I2C_CNTL_1, 0 },
250*4882a593Smuzhiyun { GEN_INT_CNTL, 0 },
251*4882a593Smuzhiyun { CAP0_TRIG_CNTL, 0 },
252*4882a593Smuzhiyun { CAP1_TRIG_CNTL, 0 },
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * globals
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static char *mode_option;
260*4882a593Smuzhiyun static char *monitor_layout;
261*4882a593Smuzhiyun static bool noaccel = 0;
262*4882a593Smuzhiyun static int default_dynclk = -2;
263*4882a593Smuzhiyun static bool nomodeset = 0;
264*4882a593Smuzhiyun static bool ignore_edid = 0;
265*4882a593Smuzhiyun static bool mirror = 0;
266*4882a593Smuzhiyun static int panel_yres = 0;
267*4882a593Smuzhiyun static bool force_dfp = 0;
268*4882a593Smuzhiyun static bool force_measure_pll = 0;
269*4882a593Smuzhiyun static bool nomtrr = 0;
270*4882a593Smuzhiyun static bool force_sleep;
271*4882a593Smuzhiyun static bool ignore_devlist;
272*4882a593Smuzhiyun static int backlight = IS_BUILTIN(CONFIG_PMAC_BACKLIGHT);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Note about this function: we have some rare cases where we must not schedule,
275*4882a593Smuzhiyun * this typically happen with our special "wake up early" hook which allows us to
276*4882a593Smuzhiyun * wake up the graphic chip (and thus get the console back) before everything else
277*4882a593Smuzhiyun * on some machines that support that mechanism. At this point, interrupts are off
278*4882a593Smuzhiyun * and scheduling is not permitted
279*4882a593Smuzhiyun */
_radeon_msleep(struct radeonfb_info * rinfo,unsigned long ms)280*4882a593Smuzhiyun void _radeon_msleep(struct radeonfb_info *rinfo, unsigned long ms)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (rinfo->no_schedule || oops_in_progress)
283*4882a593Smuzhiyun mdelay(ms);
284*4882a593Smuzhiyun else
285*4882a593Smuzhiyun msleep(ms);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
radeon_pll_errata_after_index_slow(struct radeonfb_info * rinfo)288*4882a593Smuzhiyun void radeon_pll_errata_after_index_slow(struct radeonfb_info *rinfo)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun /* Called if (rinfo->errata & CHIP_ERRATA_PLL_DUMMYREADS) is set */
291*4882a593Smuzhiyun (void)INREG(CLOCK_CNTL_DATA);
292*4882a593Smuzhiyun (void)INREG(CRTC_GEN_CNTL);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
radeon_pll_errata_after_data_slow(struct radeonfb_info * rinfo)295*4882a593Smuzhiyun void radeon_pll_errata_after_data_slow(struct radeonfb_info *rinfo)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun if (rinfo->errata & CHIP_ERRATA_PLL_DELAY) {
298*4882a593Smuzhiyun /* we can't deal with posted writes here ... */
299*4882a593Smuzhiyun _radeon_msleep(rinfo, 5);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun if (rinfo->errata & CHIP_ERRATA_R300_CG) {
302*4882a593Smuzhiyun u32 save, tmp;
303*4882a593Smuzhiyun save = INREG(CLOCK_CNTL_INDEX);
304*4882a593Smuzhiyun tmp = save & ~(0x3f | PLL_WR_EN);
305*4882a593Smuzhiyun OUTREG(CLOCK_CNTL_INDEX, tmp);
306*4882a593Smuzhiyun tmp = INREG(CLOCK_CNTL_DATA);
307*4882a593Smuzhiyun OUTREG(CLOCK_CNTL_INDEX, save);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
_OUTREGP(struct radeonfb_info * rinfo,u32 addr,u32 val,u32 mask)311*4882a593Smuzhiyun void _OUTREGP(struct radeonfb_info *rinfo, u32 addr, u32 val, u32 mask)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun unsigned long flags;
314*4882a593Smuzhiyun unsigned int tmp;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun spin_lock_irqsave(&rinfo->reg_lock, flags);
317*4882a593Smuzhiyun tmp = INREG(addr);
318*4882a593Smuzhiyun tmp &= (mask);
319*4882a593Smuzhiyun tmp |= (val);
320*4882a593Smuzhiyun OUTREG(addr, tmp);
321*4882a593Smuzhiyun spin_unlock_irqrestore(&rinfo->reg_lock, flags);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
__INPLL(struct radeonfb_info * rinfo,u32 addr)324*4882a593Smuzhiyun u32 __INPLL(struct radeonfb_info *rinfo, u32 addr)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun u32 data;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, addr & 0x0000003f);
329*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
330*4882a593Smuzhiyun data = INREG(CLOCK_CNTL_DATA);
331*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
332*4882a593Smuzhiyun return data;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
__OUTPLL(struct radeonfb_info * rinfo,unsigned int index,u32 val)335*4882a593Smuzhiyun void __OUTPLL(struct radeonfb_info *rinfo, unsigned int index, u32 val)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, (index & 0x0000003f) | 0x00000080);
338*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
339*4882a593Smuzhiyun OUTREG(CLOCK_CNTL_DATA, val);
340*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
__OUTPLLP(struct radeonfb_info * rinfo,unsigned int index,u32 val,u32 mask)343*4882a593Smuzhiyun void __OUTPLLP(struct radeonfb_info *rinfo, unsigned int index,
344*4882a593Smuzhiyun u32 val, u32 mask)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun unsigned int tmp;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun tmp = __INPLL(rinfo, index);
349*4882a593Smuzhiyun tmp &= (mask);
350*4882a593Smuzhiyun tmp |= (val);
351*4882a593Smuzhiyun __OUTPLL(rinfo, index, tmp);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
_radeon_fifo_wait(struct radeonfb_info * rinfo,int entries)354*4882a593Smuzhiyun void _radeon_fifo_wait(struct radeonfb_info *rinfo, int entries)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun int i;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun for (i=0; i<2000000; i++) {
359*4882a593Smuzhiyun if ((INREG(RBBM_STATUS) & 0x7f) >= entries)
360*4882a593Smuzhiyun return;
361*4882a593Smuzhiyun udelay(1);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun printk(KERN_ERR "radeonfb: FIFO Timeout !\n");
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
radeon_engine_flush(struct radeonfb_info * rinfo)366*4882a593Smuzhiyun void radeon_engine_flush(struct radeonfb_info *rinfo)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun int i;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Initiate flush */
371*4882a593Smuzhiyun OUTREGP(DSTCACHE_CTLSTAT, RB2D_DC_FLUSH_ALL,
372*4882a593Smuzhiyun ~RB2D_DC_FLUSH_ALL);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Ensure FIFO is empty, ie, make sure the flush commands
375*4882a593Smuzhiyun * has reached the cache
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun _radeon_fifo_wait(rinfo, 64);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* Wait for the flush to complete */
380*4882a593Smuzhiyun for (i=0; i < 2000000; i++) {
381*4882a593Smuzhiyun if (!(INREG(DSTCACHE_CTLSTAT) & RB2D_DC_BUSY))
382*4882a593Smuzhiyun return;
383*4882a593Smuzhiyun udelay(1);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun printk(KERN_ERR "radeonfb: Flush Timeout !\n");
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
_radeon_engine_idle(struct radeonfb_info * rinfo)388*4882a593Smuzhiyun void _radeon_engine_idle(struct radeonfb_info *rinfo)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun int i;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* ensure FIFO is empty before waiting for idle */
393*4882a593Smuzhiyun _radeon_fifo_wait(rinfo, 64);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun for (i=0; i<2000000; i++) {
396*4882a593Smuzhiyun if (((INREG(RBBM_STATUS) & GUI_ACTIVE)) == 0) {
397*4882a593Smuzhiyun radeon_engine_flush(rinfo);
398*4882a593Smuzhiyun return;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun udelay(1);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun printk(KERN_ERR "radeonfb: Idle Timeout !\n");
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun
radeon_unmap_ROM(struct radeonfb_info * rinfo,struct pci_dev * dev)407*4882a593Smuzhiyun static void radeon_unmap_ROM(struct radeonfb_info *rinfo, struct pci_dev *dev)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun if (!rinfo->bios_seg)
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun pci_unmap_rom(dev, rinfo->bios_seg);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
radeon_map_ROM(struct radeonfb_info * rinfo,struct pci_dev * dev)414*4882a593Smuzhiyun static int radeon_map_ROM(struct radeonfb_info *rinfo, struct pci_dev *dev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun void __iomem *rom;
417*4882a593Smuzhiyun u16 dptr;
418*4882a593Smuzhiyun u8 rom_type;
419*4882a593Smuzhiyun size_t rom_size;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* If this is a primary card, there is a shadow copy of the
422*4882a593Smuzhiyun * ROM somewhere in the first meg. We will just ignore the copy
423*4882a593Smuzhiyun * and use the ROM directly.
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Fix from ATI for problem with Radeon hardware not leaving ROM enabled */
427*4882a593Smuzhiyun unsigned int temp;
428*4882a593Smuzhiyun temp = INREG(MPP_TB_CONFIG);
429*4882a593Smuzhiyun temp &= 0x00ffffffu;
430*4882a593Smuzhiyun temp |= 0x04 << 24;
431*4882a593Smuzhiyun OUTREG(MPP_TB_CONFIG, temp);
432*4882a593Smuzhiyun temp = INREG(MPP_TB_CONFIG);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun rom = pci_map_rom(dev, &rom_size);
435*4882a593Smuzhiyun if (!rom) {
436*4882a593Smuzhiyun printk(KERN_ERR "radeonfb (%s): ROM failed to map\n",
437*4882a593Smuzhiyun pci_name(rinfo->pdev));
438*4882a593Smuzhiyun return -ENOMEM;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun rinfo->bios_seg = rom;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* Very simple test to make sure it appeared */
444*4882a593Smuzhiyun if (BIOS_IN16(0) != 0xaa55) {
445*4882a593Smuzhiyun printk(KERN_DEBUG "radeonfb (%s): Invalid ROM signature %x "
446*4882a593Smuzhiyun "should be 0xaa55\n",
447*4882a593Smuzhiyun pci_name(rinfo->pdev), BIOS_IN16(0));
448*4882a593Smuzhiyun goto failed;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun /* Look for the PCI data to check the ROM type */
451*4882a593Smuzhiyun dptr = BIOS_IN16(0x18);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Check the PCI data signature. If it's wrong, we still assume a normal x86 ROM
454*4882a593Smuzhiyun * for now, until I've verified this works everywhere. The goal here is more
455*4882a593Smuzhiyun * to phase out Open Firmware images.
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * Currently, we only look at the first PCI data, we could iteratre and deal with
458*4882a593Smuzhiyun * them all, and we should use fb_bios_start relative to start of image and not
459*4882a593Smuzhiyun * relative start of ROM, but so far, I never found a dual-image ATI card
460*4882a593Smuzhiyun *
461*4882a593Smuzhiyun * typedef struct {
462*4882a593Smuzhiyun * u32 signature; + 0x00
463*4882a593Smuzhiyun * u16 vendor; + 0x04
464*4882a593Smuzhiyun * u16 device; + 0x06
465*4882a593Smuzhiyun * u16 reserved_1; + 0x08
466*4882a593Smuzhiyun * u16 dlen; + 0x0a
467*4882a593Smuzhiyun * u8 drevision; + 0x0c
468*4882a593Smuzhiyun * u8 class_hi; + 0x0d
469*4882a593Smuzhiyun * u16 class_lo; + 0x0e
470*4882a593Smuzhiyun * u16 ilen; + 0x10
471*4882a593Smuzhiyun * u16 irevision; + 0x12
472*4882a593Smuzhiyun * u8 type; + 0x14
473*4882a593Smuzhiyun * u8 indicator; + 0x15
474*4882a593Smuzhiyun * u16 reserved_2; + 0x16
475*4882a593Smuzhiyun * } pci_data_t;
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun if (BIOS_IN32(dptr) != (('R' << 24) | ('I' << 16) | ('C' << 8) | 'P')) {
478*4882a593Smuzhiyun printk(KERN_WARNING "radeonfb (%s): PCI DATA signature in ROM"
479*4882a593Smuzhiyun "incorrect: %08x\n", pci_name(rinfo->pdev), BIOS_IN32(dptr));
480*4882a593Smuzhiyun goto anyway;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun rom_type = BIOS_IN8(dptr + 0x14);
483*4882a593Smuzhiyun switch(rom_type) {
484*4882a593Smuzhiyun case 0:
485*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Found Intel x86 BIOS ROM Image\n");
486*4882a593Smuzhiyun break;
487*4882a593Smuzhiyun case 1:
488*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Found Open Firmware ROM Image\n");
489*4882a593Smuzhiyun goto failed;
490*4882a593Smuzhiyun case 2:
491*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Found HP PA-RISC ROM Image\n");
492*4882a593Smuzhiyun goto failed;
493*4882a593Smuzhiyun default:
494*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Found unknown type %d ROM Image\n", rom_type);
495*4882a593Smuzhiyun goto failed;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun anyway:
498*4882a593Smuzhiyun /* Locate the flat panel infos, do some sanity checking !!! */
499*4882a593Smuzhiyun rinfo->fp_bios_start = BIOS_IN16(0x48);
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun failed:
503*4882a593Smuzhiyun rinfo->bios_seg = NULL;
504*4882a593Smuzhiyun radeon_unmap_ROM(rinfo, dev);
505*4882a593Smuzhiyun return -ENXIO;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #ifdef CONFIG_X86
radeon_find_mem_vbios(struct radeonfb_info * rinfo)509*4882a593Smuzhiyun static int radeon_find_mem_vbios(struct radeonfb_info *rinfo)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun /* I simplified this code as we used to miss the signatures in
512*4882a593Smuzhiyun * a lot of case. It's now closer to XFree, we just don't check
513*4882a593Smuzhiyun * for signatures at all... Something better will have to be done
514*4882a593Smuzhiyun * if we end up having conflicts
515*4882a593Smuzhiyun */
516*4882a593Smuzhiyun u32 segstart;
517*4882a593Smuzhiyun void __iomem *rom_base = NULL;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun for(segstart=0x000c0000; segstart<0x000f0000; segstart+=0x00001000) {
520*4882a593Smuzhiyun rom_base = ioremap(segstart, 0x10000);
521*4882a593Smuzhiyun if (rom_base == NULL)
522*4882a593Smuzhiyun return -ENOMEM;
523*4882a593Smuzhiyun if (readb(rom_base) == 0x55 && readb(rom_base + 1) == 0xaa)
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun iounmap(rom_base);
526*4882a593Smuzhiyun rom_base = NULL;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun if (rom_base == NULL)
529*4882a593Smuzhiyun return -ENXIO;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Locate the flat panel infos, do some sanity checking !!! */
532*4882a593Smuzhiyun rinfo->bios_seg = rom_base;
533*4882a593Smuzhiyun rinfo->fp_bios_start = BIOS_IN16(0x48);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun #if defined(CONFIG_PPC) || defined(CONFIG_SPARC)
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * Read XTAL (ref clock), SCLK and MCLK from Open Firmware device
542*4882a593Smuzhiyun * tree. Hopefully, ATI OF driver is kind enough to fill these
543*4882a593Smuzhiyun */
radeon_read_xtal_OF(struct radeonfb_info * rinfo)544*4882a593Smuzhiyun static int radeon_read_xtal_OF(struct radeonfb_info *rinfo)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct device_node *dp = rinfo->of_node;
547*4882a593Smuzhiyun const u32 *val;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (dp == NULL)
550*4882a593Smuzhiyun return -ENODEV;
551*4882a593Smuzhiyun val = of_get_property(dp, "ATY,RefCLK", NULL);
552*4882a593Smuzhiyun if (!val || !*val) {
553*4882a593Smuzhiyun printk(KERN_WARNING "radeonfb: No ATY,RefCLK property !\n");
554*4882a593Smuzhiyun return -EINVAL;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun rinfo->pll.ref_clk = (*val) / 10;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun val = of_get_property(dp, "ATY,SCLK", NULL);
560*4882a593Smuzhiyun if (val && *val)
561*4882a593Smuzhiyun rinfo->pll.sclk = (*val) / 10;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun val = of_get_property(dp, "ATY,MCLK", NULL);
564*4882a593Smuzhiyun if (val && *val)
565*4882a593Smuzhiyun rinfo->pll.mclk = (*val) / 10;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun #endif /* CONFIG_PPC || CONFIG_SPARC */
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * Read PLL infos from chip registers
573*4882a593Smuzhiyun */
radeon_probe_pll_params(struct radeonfb_info * rinfo)574*4882a593Smuzhiyun static int radeon_probe_pll_params(struct radeonfb_info *rinfo)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun unsigned char ppll_div_sel;
577*4882a593Smuzhiyun unsigned Ns, Nm, M;
578*4882a593Smuzhiyun unsigned sclk, mclk, tmp, ref_div;
579*4882a593Smuzhiyun int hTotal, vTotal, num, denom, m, n;
580*4882a593Smuzhiyun unsigned long long hz, vclk;
581*4882a593Smuzhiyun long xtal;
582*4882a593Smuzhiyun ktime_t start_time, stop_time;
583*4882a593Smuzhiyun u64 total_usecs;
584*4882a593Smuzhiyun int i;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Ugh, we cut interrupts, bad bad bad, but we want some precision
587*4882a593Smuzhiyun * here, so... --BenH
588*4882a593Smuzhiyun */
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Flush PCI buffers ? */
591*4882a593Smuzhiyun tmp = INREG16(DEVICE_ID);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun local_irq_disable();
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun for(i=0; i<1000000; i++)
596*4882a593Smuzhiyun if (((INREG(CRTC_VLINE_CRNT_VLINE) >> 16) & 0x3ff) == 0)
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun start_time = ktime_get();
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun for(i=0; i<1000000; i++)
602*4882a593Smuzhiyun if (((INREG(CRTC_VLINE_CRNT_VLINE) >> 16) & 0x3ff) != 0)
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun for(i=0; i<1000000; i++)
606*4882a593Smuzhiyun if (((INREG(CRTC_VLINE_CRNT_VLINE) >> 16) & 0x3ff) == 0)
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun stop_time = ktime_get();
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun local_irq_enable();
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun total_usecs = ktime_us_delta(stop_time, start_time);
614*4882a593Smuzhiyun if (total_usecs >= 10 * USEC_PER_SEC || total_usecs == 0)
615*4882a593Smuzhiyun return -1;
616*4882a593Smuzhiyun hz = USEC_PER_SEC/(u32)total_usecs;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun hTotal = ((INREG(CRTC_H_TOTAL_DISP) & 0x1ff) + 1) * 8;
619*4882a593Smuzhiyun vTotal = ((INREG(CRTC_V_TOTAL_DISP) & 0x3ff) + 1);
620*4882a593Smuzhiyun vclk = (long long)hTotal * (long long)vTotal * hz;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun switch((INPLL(PPLL_REF_DIV) & 0x30000) >> 16) {
623*4882a593Smuzhiyun case 0:
624*4882a593Smuzhiyun default:
625*4882a593Smuzhiyun num = 1;
626*4882a593Smuzhiyun denom = 1;
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun case 1:
629*4882a593Smuzhiyun n = ((INPLL(M_SPLL_REF_FB_DIV) >> 16) & 0xff);
630*4882a593Smuzhiyun m = (INPLL(M_SPLL_REF_FB_DIV) & 0xff);
631*4882a593Smuzhiyun num = 2*n;
632*4882a593Smuzhiyun denom = 2*m;
633*4882a593Smuzhiyun break;
634*4882a593Smuzhiyun case 2:
635*4882a593Smuzhiyun n = ((INPLL(M_SPLL_REF_FB_DIV) >> 8) & 0xff);
636*4882a593Smuzhiyun m = (INPLL(M_SPLL_REF_FB_DIV) & 0xff);
637*4882a593Smuzhiyun num = 2*n;
638*4882a593Smuzhiyun denom = 2*m;
639*4882a593Smuzhiyun break;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun ppll_div_sel = INREG8(CLOCK_CNTL_INDEX + 1) & 0x3;
643*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun n = (INPLL(PPLL_DIV_0 + ppll_div_sel) & 0x7ff);
646*4882a593Smuzhiyun m = (INPLL(PPLL_REF_DIV) & 0x3ff);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun num *= n;
649*4882a593Smuzhiyun denom *= m;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun switch ((INPLL(PPLL_DIV_0 + ppll_div_sel) >> 16) & 0x7) {
652*4882a593Smuzhiyun case 1:
653*4882a593Smuzhiyun denom *= 2;
654*4882a593Smuzhiyun break;
655*4882a593Smuzhiyun case 2:
656*4882a593Smuzhiyun denom *= 4;
657*4882a593Smuzhiyun break;
658*4882a593Smuzhiyun case 3:
659*4882a593Smuzhiyun denom *= 8;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun case 4:
662*4882a593Smuzhiyun denom *= 3;
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun case 6:
665*4882a593Smuzhiyun denom *= 6;
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun case 7:
668*4882a593Smuzhiyun denom *= 12;
669*4882a593Smuzhiyun break;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun vclk *= denom;
673*4882a593Smuzhiyun do_div(vclk, 1000 * num);
674*4882a593Smuzhiyun xtal = vclk;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if ((xtal > 26900) && (xtal < 27100))
677*4882a593Smuzhiyun xtal = 2700;
678*4882a593Smuzhiyun else if ((xtal > 14200) && (xtal < 14400))
679*4882a593Smuzhiyun xtal = 1432;
680*4882a593Smuzhiyun else if ((xtal > 29400) && (xtal < 29600))
681*4882a593Smuzhiyun xtal = 2950;
682*4882a593Smuzhiyun else {
683*4882a593Smuzhiyun printk(KERN_WARNING "xtal calculation failed: %ld\n", xtal);
684*4882a593Smuzhiyun return -1;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun tmp = INPLL(M_SPLL_REF_FB_DIV);
688*4882a593Smuzhiyun ref_div = INPLL(PPLL_REF_DIV) & 0x3ff;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun Ns = (tmp & 0xff0000) >> 16;
691*4882a593Smuzhiyun Nm = (tmp & 0xff00) >> 8;
692*4882a593Smuzhiyun M = (tmp & 0xff);
693*4882a593Smuzhiyun sclk = round_div((2 * Ns * xtal), (2 * M));
694*4882a593Smuzhiyun mclk = round_div((2 * Nm * xtal), (2 * M));
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* we're done, hopefully these are sane values */
697*4882a593Smuzhiyun rinfo->pll.ref_clk = xtal;
698*4882a593Smuzhiyun rinfo->pll.ref_div = ref_div;
699*4882a593Smuzhiyun rinfo->pll.sclk = sclk;
700*4882a593Smuzhiyun rinfo->pll.mclk = mclk;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun * Retrieve PLL infos by different means (BIOS, Open Firmware, register probing...)
707*4882a593Smuzhiyun */
radeon_get_pllinfo(struct radeonfb_info * rinfo)708*4882a593Smuzhiyun static void radeon_get_pllinfo(struct radeonfb_info *rinfo)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun * In the case nothing works, these are defaults; they are mostly
712*4882a593Smuzhiyun * incomplete, however. It does provide ppll_max and _min values
713*4882a593Smuzhiyun * even for most other methods, however.
714*4882a593Smuzhiyun */
715*4882a593Smuzhiyun switch (rinfo->chipset) {
716*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QW:
717*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QX:
718*4882a593Smuzhiyun rinfo->pll.ppll_max = 35000;
719*4882a593Smuzhiyun rinfo->pll.ppll_min = 12000;
720*4882a593Smuzhiyun rinfo->pll.mclk = 23000;
721*4882a593Smuzhiyun rinfo->pll.sclk = 23000;
722*4882a593Smuzhiyun rinfo->pll.ref_clk = 2700;
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QL:
725*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QN:
726*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QO:
727*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_Ql:
728*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_BB:
729*4882a593Smuzhiyun rinfo->pll.ppll_max = 35000;
730*4882a593Smuzhiyun rinfo->pll.ppll_min = 12000;
731*4882a593Smuzhiyun rinfo->pll.mclk = 27500;
732*4882a593Smuzhiyun rinfo->pll.sclk = 27500;
733*4882a593Smuzhiyun rinfo->pll.ref_clk = 2700;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_Id:
736*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_Ie:
737*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_If:
738*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_Ig:
739*4882a593Smuzhiyun rinfo->pll.ppll_max = 35000;
740*4882a593Smuzhiyun rinfo->pll.ppll_min = 12000;
741*4882a593Smuzhiyun rinfo->pll.mclk = 25000;
742*4882a593Smuzhiyun rinfo->pll.sclk = 25000;
743*4882a593Smuzhiyun rinfo->pll.ref_clk = 2700;
744*4882a593Smuzhiyun break;
745*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_ND:
746*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_NE:
747*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_NF:
748*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_NG:
749*4882a593Smuzhiyun rinfo->pll.ppll_max = 40000;
750*4882a593Smuzhiyun rinfo->pll.ppll_min = 20000;
751*4882a593Smuzhiyun rinfo->pll.mclk = 27000;
752*4882a593Smuzhiyun rinfo->pll.sclk = 27000;
753*4882a593Smuzhiyun rinfo->pll.ref_clk = 2700;
754*4882a593Smuzhiyun break;
755*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QD:
756*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QE:
757*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QF:
758*4882a593Smuzhiyun case PCI_DEVICE_ID_ATI_RADEON_QG:
759*4882a593Smuzhiyun default:
760*4882a593Smuzhiyun rinfo->pll.ppll_max = 35000;
761*4882a593Smuzhiyun rinfo->pll.ppll_min = 12000;
762*4882a593Smuzhiyun rinfo->pll.mclk = 16600;
763*4882a593Smuzhiyun rinfo->pll.sclk = 16600;
764*4882a593Smuzhiyun rinfo->pll.ref_clk = 2700;
765*4882a593Smuzhiyun break;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun rinfo->pll.ref_div = INPLL(PPLL_REF_DIV) & PPLL_REF_DIV_MASK;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun #if defined(CONFIG_PPC) || defined(CONFIG_SPARC)
771*4882a593Smuzhiyun /*
772*4882a593Smuzhiyun * Retrieve PLL infos from Open Firmware first
773*4882a593Smuzhiyun */
774*4882a593Smuzhiyun if (!force_measure_pll && radeon_read_xtal_OF(rinfo) == 0) {
775*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Retrieved PLL infos from Open Firmware\n");
776*4882a593Smuzhiyun goto found;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun #endif /* CONFIG_PPC || CONFIG_SPARC */
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /*
781*4882a593Smuzhiyun * Check out if we have an X86 which gave us some PLL informations
782*4882a593Smuzhiyun * and if yes, retrieve them
783*4882a593Smuzhiyun */
784*4882a593Smuzhiyun if (!force_measure_pll && rinfo->bios_seg) {
785*4882a593Smuzhiyun u16 pll_info_block = BIOS_IN16(rinfo->fp_bios_start + 0x30);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun rinfo->pll.sclk = BIOS_IN16(pll_info_block + 0x08);
788*4882a593Smuzhiyun rinfo->pll.mclk = BIOS_IN16(pll_info_block + 0x0a);
789*4882a593Smuzhiyun rinfo->pll.ref_clk = BIOS_IN16(pll_info_block + 0x0e);
790*4882a593Smuzhiyun rinfo->pll.ref_div = BIOS_IN16(pll_info_block + 0x10);
791*4882a593Smuzhiyun rinfo->pll.ppll_min = BIOS_IN32(pll_info_block + 0x12);
792*4882a593Smuzhiyun rinfo->pll.ppll_max = BIOS_IN32(pll_info_block + 0x16);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Retrieved PLL infos from BIOS\n");
795*4882a593Smuzhiyun goto found;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun /*
799*4882a593Smuzhiyun * We didn't get PLL parameters from either OF or BIOS, we try to
800*4882a593Smuzhiyun * probe them
801*4882a593Smuzhiyun */
802*4882a593Smuzhiyun if (radeon_probe_pll_params(rinfo) == 0) {
803*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Retrieved PLL infos from registers\n");
804*4882a593Smuzhiyun goto found;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /*
808*4882a593Smuzhiyun * Fall back to already-set defaults...
809*4882a593Smuzhiyun */
810*4882a593Smuzhiyun printk(KERN_INFO "radeonfb: Used default PLL infos\n");
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun found:
813*4882a593Smuzhiyun /*
814*4882a593Smuzhiyun * Some methods fail to retrieve SCLK and MCLK values, we apply default
815*4882a593Smuzhiyun * settings in this case (200Mhz). If that really happens often, we
816*4882a593Smuzhiyun * could fetch from registers instead...
817*4882a593Smuzhiyun */
818*4882a593Smuzhiyun if (rinfo->pll.mclk == 0)
819*4882a593Smuzhiyun rinfo->pll.mclk = 20000;
820*4882a593Smuzhiyun if (rinfo->pll.sclk == 0)
821*4882a593Smuzhiyun rinfo->pll.sclk = 20000;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun printk("radeonfb: Reference=%d.%02d MHz (RefDiv=%d) Memory=%d.%02d Mhz, System=%d.%02d MHz\n",
824*4882a593Smuzhiyun rinfo->pll.ref_clk / 100, rinfo->pll.ref_clk % 100,
825*4882a593Smuzhiyun rinfo->pll.ref_div,
826*4882a593Smuzhiyun rinfo->pll.mclk / 100, rinfo->pll.mclk % 100,
827*4882a593Smuzhiyun rinfo->pll.sclk / 100, rinfo->pll.sclk % 100);
828*4882a593Smuzhiyun printk("radeonfb: PLL min %d max %d\n", rinfo->pll.ppll_min, rinfo->pll.ppll_max);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
radeonfb_check_var(struct fb_var_screeninfo * var,struct fb_info * info)831*4882a593Smuzhiyun static int radeonfb_check_var (struct fb_var_screeninfo *var, struct fb_info *info)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
834*4882a593Smuzhiyun struct fb_var_screeninfo v;
835*4882a593Smuzhiyun int nom, den;
836*4882a593Smuzhiyun unsigned int pitch;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (radeon_match_mode(rinfo, &v, var))
839*4882a593Smuzhiyun return -EINVAL;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun switch (v.bits_per_pixel) {
842*4882a593Smuzhiyun case 0 ... 8:
843*4882a593Smuzhiyun v.bits_per_pixel = 8;
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun case 9 ... 16:
846*4882a593Smuzhiyun v.bits_per_pixel = 16;
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun case 25 ... 32:
849*4882a593Smuzhiyun v.bits_per_pixel = 32;
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun default:
852*4882a593Smuzhiyun return -EINVAL;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun switch (var_to_depth(&v)) {
856*4882a593Smuzhiyun case 8:
857*4882a593Smuzhiyun nom = den = 1;
858*4882a593Smuzhiyun v.red.offset = v.green.offset = v.blue.offset = 0;
859*4882a593Smuzhiyun v.red.length = v.green.length = v.blue.length = 8;
860*4882a593Smuzhiyun v.transp.offset = v.transp.length = 0;
861*4882a593Smuzhiyun break;
862*4882a593Smuzhiyun case 15:
863*4882a593Smuzhiyun nom = 2;
864*4882a593Smuzhiyun den = 1;
865*4882a593Smuzhiyun v.red.offset = 10;
866*4882a593Smuzhiyun v.green.offset = 5;
867*4882a593Smuzhiyun v.blue.offset = 0;
868*4882a593Smuzhiyun v.red.length = v.green.length = v.blue.length = 5;
869*4882a593Smuzhiyun v.transp.offset = v.transp.length = 0;
870*4882a593Smuzhiyun break;
871*4882a593Smuzhiyun case 16:
872*4882a593Smuzhiyun nom = 2;
873*4882a593Smuzhiyun den = 1;
874*4882a593Smuzhiyun v.red.offset = 11;
875*4882a593Smuzhiyun v.green.offset = 5;
876*4882a593Smuzhiyun v.blue.offset = 0;
877*4882a593Smuzhiyun v.red.length = 5;
878*4882a593Smuzhiyun v.green.length = 6;
879*4882a593Smuzhiyun v.blue.length = 5;
880*4882a593Smuzhiyun v.transp.offset = v.transp.length = 0;
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun case 24:
883*4882a593Smuzhiyun nom = 4;
884*4882a593Smuzhiyun den = 1;
885*4882a593Smuzhiyun v.red.offset = 16;
886*4882a593Smuzhiyun v.green.offset = 8;
887*4882a593Smuzhiyun v.blue.offset = 0;
888*4882a593Smuzhiyun v.red.length = v.blue.length = v.green.length = 8;
889*4882a593Smuzhiyun v.transp.offset = v.transp.length = 0;
890*4882a593Smuzhiyun break;
891*4882a593Smuzhiyun case 32:
892*4882a593Smuzhiyun nom = 4;
893*4882a593Smuzhiyun den = 1;
894*4882a593Smuzhiyun v.red.offset = 16;
895*4882a593Smuzhiyun v.green.offset = 8;
896*4882a593Smuzhiyun v.blue.offset = 0;
897*4882a593Smuzhiyun v.red.length = v.blue.length = v.green.length = 8;
898*4882a593Smuzhiyun v.transp.offset = 24;
899*4882a593Smuzhiyun v.transp.length = 8;
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun default:
902*4882a593Smuzhiyun printk ("radeonfb: mode %dx%dx%d rejected, color depth invalid\n",
903*4882a593Smuzhiyun var->xres, var->yres, var->bits_per_pixel);
904*4882a593Smuzhiyun return -EINVAL;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (v.yres_virtual < v.yres)
908*4882a593Smuzhiyun v.yres_virtual = v.yres;
909*4882a593Smuzhiyun if (v.xres_virtual < v.xres)
910*4882a593Smuzhiyun v.xres_virtual = v.xres;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* XXX I'm adjusting xres_virtual to the pitch, that may help XFree
914*4882a593Smuzhiyun * with some panels, though I don't quite like this solution
915*4882a593Smuzhiyun */
916*4882a593Smuzhiyun if (rinfo->info->flags & FBINFO_HWACCEL_DISABLED) {
917*4882a593Smuzhiyun v.xres_virtual = v.xres_virtual & ~7ul;
918*4882a593Smuzhiyun } else {
919*4882a593Smuzhiyun pitch = ((v.xres_virtual * ((v.bits_per_pixel + 1) / 8) + 0x3f)
920*4882a593Smuzhiyun & ~(0x3f)) >> 6;
921*4882a593Smuzhiyun v.xres_virtual = (pitch << 6) / ((v.bits_per_pixel + 1) / 8);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (((v.xres_virtual * v.yres_virtual * nom) / den) > rinfo->mapped_vram)
925*4882a593Smuzhiyun return -EINVAL;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (v.xres_virtual < v.xres)
928*4882a593Smuzhiyun v.xres = v.xres_virtual;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (v.xoffset > v.xres_virtual - v.xres)
931*4882a593Smuzhiyun v.xoffset = v.xres_virtual - v.xres - 1;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun if (v.yoffset > v.yres_virtual - v.yres)
934*4882a593Smuzhiyun v.yoffset = v.yres_virtual - v.yres - 1;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun v.red.msb_right = v.green.msb_right = v.blue.msb_right =
937*4882a593Smuzhiyun v.transp.offset = v.transp.length =
938*4882a593Smuzhiyun v.transp.msb_right = 0;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun memcpy(var, &v, sizeof(v));
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun
radeonfb_pan_display(struct fb_var_screeninfo * var,struct fb_info * info)946*4882a593Smuzhiyun static int radeonfb_pan_display (struct fb_var_screeninfo *var,
947*4882a593Smuzhiyun struct fb_info *info)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun if ((var->xoffset + info->var.xres > info->var.xres_virtual)
952*4882a593Smuzhiyun || (var->yoffset + info->var.yres > info->var.yres_virtual))
953*4882a593Smuzhiyun return -EINVAL;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (rinfo->asleep)
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun radeon_fifo_wait(2);
959*4882a593Smuzhiyun OUTREG(CRTC_OFFSET, (var->yoffset * info->fix.line_length +
960*4882a593Smuzhiyun var->xoffset * info->var.bits_per_pixel / 8) & ~7);
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun
radeonfb_ioctl(struct fb_info * info,unsigned int cmd,unsigned long arg)965*4882a593Smuzhiyun static int radeonfb_ioctl (struct fb_info *info, unsigned int cmd,
966*4882a593Smuzhiyun unsigned long arg)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
969*4882a593Smuzhiyun unsigned int tmp;
970*4882a593Smuzhiyun u32 value = 0;
971*4882a593Smuzhiyun int rc;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun switch (cmd) {
974*4882a593Smuzhiyun /*
975*4882a593Smuzhiyun * TODO: set mirror accordingly for non-Mobility chipsets with 2 CRTC's
976*4882a593Smuzhiyun * and do something better using 2nd CRTC instead of just hackish
977*4882a593Smuzhiyun * routing to second output
978*4882a593Smuzhiyun */
979*4882a593Smuzhiyun case FBIO_RADEON_SET_MIRROR:
980*4882a593Smuzhiyun if (!rinfo->is_mobility)
981*4882a593Smuzhiyun return -EINVAL;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun rc = get_user(value, (__u32 __user *)arg);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (rc)
986*4882a593Smuzhiyun return rc;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun radeon_fifo_wait(2);
989*4882a593Smuzhiyun if (value & 0x01) {
990*4882a593Smuzhiyun tmp = INREG(LVDS_GEN_CNTL);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun tmp |= (LVDS_ON | LVDS_BLON);
993*4882a593Smuzhiyun } else {
994*4882a593Smuzhiyun tmp = INREG(LVDS_GEN_CNTL);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun tmp &= ~(LVDS_ON | LVDS_BLON);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, tmp);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (value & 0x02) {
1002*4882a593Smuzhiyun tmp = INREG(CRTC_EXT_CNTL);
1003*4882a593Smuzhiyun tmp |= CRTC_CRT_ON;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun mirror = 1;
1006*4882a593Smuzhiyun } else {
1007*4882a593Smuzhiyun tmp = INREG(CRTC_EXT_CNTL);
1008*4882a593Smuzhiyun tmp &= ~CRTC_CRT_ON;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun mirror = 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun OUTREG(CRTC_EXT_CNTL, tmp);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun return 0;
1016*4882a593Smuzhiyun case FBIO_RADEON_GET_MIRROR:
1017*4882a593Smuzhiyun if (!rinfo->is_mobility)
1018*4882a593Smuzhiyun return -EINVAL;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun tmp = INREG(LVDS_GEN_CNTL);
1021*4882a593Smuzhiyun if ((LVDS_ON | LVDS_BLON) & tmp)
1022*4882a593Smuzhiyun value |= 0x01;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun tmp = INREG(CRTC_EXT_CNTL);
1025*4882a593Smuzhiyun if (CRTC_CRT_ON & tmp)
1026*4882a593Smuzhiyun value |= 0x02;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun return put_user(value, (__u32 __user *)arg);
1029*4882a593Smuzhiyun default:
1030*4882a593Smuzhiyun return -EINVAL;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return -EINVAL;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun
radeon_screen_blank(struct radeonfb_info * rinfo,int blank,int mode_switch)1037*4882a593Smuzhiyun int radeon_screen_blank(struct radeonfb_info *rinfo, int blank, int mode_switch)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun u32 val;
1040*4882a593Smuzhiyun u32 tmp_pix_clks;
1041*4882a593Smuzhiyun int unblank = 0;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun if (rinfo->lock_blank)
1044*4882a593Smuzhiyun return 0;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun radeon_engine_idle();
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun val = INREG(CRTC_EXT_CNTL);
1049*4882a593Smuzhiyun val &= ~(CRTC_DISPLAY_DIS | CRTC_HSYNC_DIS |
1050*4882a593Smuzhiyun CRTC_VSYNC_DIS);
1051*4882a593Smuzhiyun switch (blank) {
1052*4882a593Smuzhiyun case FB_BLANK_VSYNC_SUSPEND:
1053*4882a593Smuzhiyun val |= (CRTC_DISPLAY_DIS | CRTC_VSYNC_DIS);
1054*4882a593Smuzhiyun break;
1055*4882a593Smuzhiyun case FB_BLANK_HSYNC_SUSPEND:
1056*4882a593Smuzhiyun val |= (CRTC_DISPLAY_DIS | CRTC_HSYNC_DIS);
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun case FB_BLANK_POWERDOWN:
1059*4882a593Smuzhiyun val |= (CRTC_DISPLAY_DIS | CRTC_VSYNC_DIS |
1060*4882a593Smuzhiyun CRTC_HSYNC_DIS);
1061*4882a593Smuzhiyun break;
1062*4882a593Smuzhiyun case FB_BLANK_NORMAL:
1063*4882a593Smuzhiyun val |= CRTC_DISPLAY_DIS;
1064*4882a593Smuzhiyun break;
1065*4882a593Smuzhiyun case FB_BLANK_UNBLANK:
1066*4882a593Smuzhiyun default:
1067*4882a593Smuzhiyun unblank = 1;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun OUTREG(CRTC_EXT_CNTL, val);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun switch (rinfo->mon1_type) {
1073*4882a593Smuzhiyun case MT_DFP:
1074*4882a593Smuzhiyun if (unblank)
1075*4882a593Smuzhiyun OUTREGP(FP_GEN_CNTL, (FP_FPON | FP_TMDS_EN),
1076*4882a593Smuzhiyun ~(FP_FPON | FP_TMDS_EN));
1077*4882a593Smuzhiyun else {
1078*4882a593Smuzhiyun if (mode_switch || blank == FB_BLANK_NORMAL)
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun OUTREGP(FP_GEN_CNTL, 0, ~(FP_FPON | FP_TMDS_EN));
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun break;
1083*4882a593Smuzhiyun case MT_LCD:
1084*4882a593Smuzhiyun del_timer_sync(&rinfo->lvds_timer);
1085*4882a593Smuzhiyun val = INREG(LVDS_GEN_CNTL);
1086*4882a593Smuzhiyun if (unblank) {
1087*4882a593Smuzhiyun u32 target_val = (val & ~LVDS_DISPLAY_DIS) | LVDS_BLON | LVDS_ON
1088*4882a593Smuzhiyun | LVDS_EN | (rinfo->init_state.lvds_gen_cntl
1089*4882a593Smuzhiyun & (LVDS_DIGON | LVDS_BL_MOD_EN));
1090*4882a593Smuzhiyun if ((val ^ target_val) == LVDS_DISPLAY_DIS)
1091*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, target_val);
1092*4882a593Smuzhiyun else if ((val ^ target_val) != 0) {
1093*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, target_val
1094*4882a593Smuzhiyun & ~(LVDS_ON | LVDS_BL_MOD_EN));
1095*4882a593Smuzhiyun rinfo->init_state.lvds_gen_cntl &= ~LVDS_STATE_MASK;
1096*4882a593Smuzhiyun rinfo->init_state.lvds_gen_cntl |=
1097*4882a593Smuzhiyun target_val & LVDS_STATE_MASK;
1098*4882a593Smuzhiyun if (mode_switch) {
1099*4882a593Smuzhiyun radeon_msleep(rinfo->panel_info.pwr_delay);
1100*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, target_val);
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun else {
1103*4882a593Smuzhiyun rinfo->pending_lvds_gen_cntl = target_val;
1104*4882a593Smuzhiyun mod_timer(&rinfo->lvds_timer,
1105*4882a593Smuzhiyun jiffies +
1106*4882a593Smuzhiyun msecs_to_jiffies(rinfo->panel_info.pwr_delay));
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun } else {
1110*4882a593Smuzhiyun val |= LVDS_DISPLAY_DIS;
1111*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, val);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun /* We don't do a full switch-off on a simple mode switch */
1114*4882a593Smuzhiyun if (mode_switch || blank == FB_BLANK_NORMAL)
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* Asic bug, when turning off LVDS_ON, we have to make sure
1118*4882a593Smuzhiyun * RADEON_PIXCLK_LVDS_ALWAYS_ON bit is off
1119*4882a593Smuzhiyun */
1120*4882a593Smuzhiyun tmp_pix_clks = INPLL(PIXCLKS_CNTL);
1121*4882a593Smuzhiyun if (rinfo->is_mobility || rinfo->is_IGP)
1122*4882a593Smuzhiyun OUTPLLP(PIXCLKS_CNTL, 0, ~PIXCLK_LVDS_ALWAYS_ONb);
1123*4882a593Smuzhiyun val &= ~(LVDS_BL_MOD_EN);
1124*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, val);
1125*4882a593Smuzhiyun udelay(100);
1126*4882a593Smuzhiyun val &= ~(LVDS_ON | LVDS_EN);
1127*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, val);
1128*4882a593Smuzhiyun val &= ~LVDS_DIGON;
1129*4882a593Smuzhiyun rinfo->pending_lvds_gen_cntl = val;
1130*4882a593Smuzhiyun mod_timer(&rinfo->lvds_timer,
1131*4882a593Smuzhiyun jiffies +
1132*4882a593Smuzhiyun msecs_to_jiffies(rinfo->panel_info.pwr_delay));
1133*4882a593Smuzhiyun rinfo->init_state.lvds_gen_cntl &= ~LVDS_STATE_MASK;
1134*4882a593Smuzhiyun rinfo->init_state.lvds_gen_cntl |= val & LVDS_STATE_MASK;
1135*4882a593Smuzhiyun if (rinfo->is_mobility || rinfo->is_IGP)
1136*4882a593Smuzhiyun OUTPLL(PIXCLKS_CNTL, tmp_pix_clks);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun break;
1139*4882a593Smuzhiyun case MT_CRT:
1140*4882a593Smuzhiyun // todo: powerdown DAC
1141*4882a593Smuzhiyun default:
1142*4882a593Smuzhiyun break;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
radeonfb_blank(int blank,struct fb_info * info)1148*4882a593Smuzhiyun static int radeonfb_blank (int blank, struct fb_info *info)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun if (rinfo->asleep)
1153*4882a593Smuzhiyun return 0;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return radeon_screen_blank(rinfo, blank, 0);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
radeon_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct radeonfb_info * rinfo)1158*4882a593Smuzhiyun static int radeon_setcolreg (unsigned regno, unsigned red, unsigned green,
1159*4882a593Smuzhiyun unsigned blue, unsigned transp,
1160*4882a593Smuzhiyun struct radeonfb_info *rinfo)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun u32 pindex;
1163*4882a593Smuzhiyun unsigned int i;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (regno > 255)
1167*4882a593Smuzhiyun return -EINVAL;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun red >>= 8;
1170*4882a593Smuzhiyun green >>= 8;
1171*4882a593Smuzhiyun blue >>= 8;
1172*4882a593Smuzhiyun rinfo->palette[regno].red = red;
1173*4882a593Smuzhiyun rinfo->palette[regno].green = green;
1174*4882a593Smuzhiyun rinfo->palette[regno].blue = blue;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* default */
1177*4882a593Smuzhiyun pindex = regno;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (!rinfo->asleep) {
1180*4882a593Smuzhiyun radeon_fifo_wait(9);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun if (rinfo->bpp == 16) {
1183*4882a593Smuzhiyun pindex = regno * 8;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun if (rinfo->depth == 16 && regno > 63)
1186*4882a593Smuzhiyun return -EINVAL;
1187*4882a593Smuzhiyun if (rinfo->depth == 15 && regno > 31)
1188*4882a593Smuzhiyun return -EINVAL;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* For 565, the green component is mixed one order
1191*4882a593Smuzhiyun * below
1192*4882a593Smuzhiyun */
1193*4882a593Smuzhiyun if (rinfo->depth == 16) {
1194*4882a593Smuzhiyun OUTREG(PALETTE_INDEX, pindex>>1);
1195*4882a593Smuzhiyun OUTREG(PALETTE_DATA,
1196*4882a593Smuzhiyun (rinfo->palette[regno>>1].red << 16) |
1197*4882a593Smuzhiyun (green << 8) |
1198*4882a593Smuzhiyun (rinfo->palette[regno>>1].blue));
1199*4882a593Smuzhiyun green = rinfo->palette[regno<<1].green;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun if (rinfo->depth != 16 || regno < 32) {
1204*4882a593Smuzhiyun OUTREG(PALETTE_INDEX, pindex);
1205*4882a593Smuzhiyun OUTREG(PALETTE_DATA, (red << 16) |
1206*4882a593Smuzhiyun (green << 8) | blue);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun if (regno < 16) {
1210*4882a593Smuzhiyun u32 *pal = rinfo->info->pseudo_palette;
1211*4882a593Smuzhiyun switch (rinfo->depth) {
1212*4882a593Smuzhiyun case 15:
1213*4882a593Smuzhiyun pal[regno] = (regno << 10) | (regno << 5) | regno;
1214*4882a593Smuzhiyun break;
1215*4882a593Smuzhiyun case 16:
1216*4882a593Smuzhiyun pal[regno] = (regno << 11) | (regno << 5) | regno;
1217*4882a593Smuzhiyun break;
1218*4882a593Smuzhiyun case 24:
1219*4882a593Smuzhiyun pal[regno] = (regno << 16) | (regno << 8) | regno;
1220*4882a593Smuzhiyun break;
1221*4882a593Smuzhiyun case 32:
1222*4882a593Smuzhiyun i = (regno << 8) | regno;
1223*4882a593Smuzhiyun pal[regno] = (i << 16) | i;
1224*4882a593Smuzhiyun break;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun return 0;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
radeonfb_setcolreg(unsigned regno,unsigned red,unsigned green,unsigned blue,unsigned transp,struct fb_info * info)1230*4882a593Smuzhiyun static int radeonfb_setcolreg (unsigned regno, unsigned red, unsigned green,
1231*4882a593Smuzhiyun unsigned blue, unsigned transp,
1232*4882a593Smuzhiyun struct fb_info *info)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
1235*4882a593Smuzhiyun u32 dac_cntl2, vclk_cntl = 0;
1236*4882a593Smuzhiyun int rc;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if (!rinfo->asleep) {
1239*4882a593Smuzhiyun if (rinfo->is_mobility) {
1240*4882a593Smuzhiyun vclk_cntl = INPLL(VCLK_ECP_CNTL);
1241*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL,
1242*4882a593Smuzhiyun vclk_cntl & ~PIXCLK_DAC_ALWAYS_ONb);
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* Make sure we are on first palette */
1246*4882a593Smuzhiyun if (rinfo->has_CRTC2) {
1247*4882a593Smuzhiyun dac_cntl2 = INREG(DAC_CNTL2);
1248*4882a593Smuzhiyun dac_cntl2 &= ~DAC2_PALETTE_ACCESS_CNTL;
1249*4882a593Smuzhiyun OUTREG(DAC_CNTL2, dac_cntl2);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun rc = radeon_setcolreg (regno, red, green, blue, transp, rinfo);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun if (!rinfo->asleep && rinfo->is_mobility)
1256*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, vclk_cntl);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun return rc;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
radeonfb_setcmap(struct fb_cmap * cmap,struct fb_info * info)1261*4882a593Smuzhiyun static int radeonfb_setcmap(struct fb_cmap *cmap, struct fb_info *info)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
1264*4882a593Smuzhiyun u16 *red, *green, *blue, *transp;
1265*4882a593Smuzhiyun u32 dac_cntl2, vclk_cntl = 0;
1266*4882a593Smuzhiyun int i, start, rc = 0;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun if (!rinfo->asleep) {
1269*4882a593Smuzhiyun if (rinfo->is_mobility) {
1270*4882a593Smuzhiyun vclk_cntl = INPLL(VCLK_ECP_CNTL);
1271*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL,
1272*4882a593Smuzhiyun vclk_cntl & ~PIXCLK_DAC_ALWAYS_ONb);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* Make sure we are on first palette */
1276*4882a593Smuzhiyun if (rinfo->has_CRTC2) {
1277*4882a593Smuzhiyun dac_cntl2 = INREG(DAC_CNTL2);
1278*4882a593Smuzhiyun dac_cntl2 &= ~DAC2_PALETTE_ACCESS_CNTL;
1279*4882a593Smuzhiyun OUTREG(DAC_CNTL2, dac_cntl2);
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun red = cmap->red;
1284*4882a593Smuzhiyun green = cmap->green;
1285*4882a593Smuzhiyun blue = cmap->blue;
1286*4882a593Smuzhiyun transp = cmap->transp;
1287*4882a593Smuzhiyun start = cmap->start;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun for (i = 0; i < cmap->len; i++) {
1290*4882a593Smuzhiyun u_int hred, hgreen, hblue, htransp = 0xffff;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun hred = *red++;
1293*4882a593Smuzhiyun hgreen = *green++;
1294*4882a593Smuzhiyun hblue = *blue++;
1295*4882a593Smuzhiyun if (transp)
1296*4882a593Smuzhiyun htransp = *transp++;
1297*4882a593Smuzhiyun rc = radeon_setcolreg (start++, hred, hgreen, hblue, htransp,
1298*4882a593Smuzhiyun rinfo);
1299*4882a593Smuzhiyun if (rc)
1300*4882a593Smuzhiyun break;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (!rinfo->asleep && rinfo->is_mobility)
1304*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, vclk_cntl);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun return rc;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun
radeon_save_state(struct radeonfb_info * rinfo,struct radeon_regs * save)1309*4882a593Smuzhiyun static void radeon_save_state (struct radeonfb_info *rinfo,
1310*4882a593Smuzhiyun struct radeon_regs *save)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun /* CRTC regs */
1313*4882a593Smuzhiyun save->crtc_gen_cntl = INREG(CRTC_GEN_CNTL);
1314*4882a593Smuzhiyun save->crtc_ext_cntl = INREG(CRTC_EXT_CNTL);
1315*4882a593Smuzhiyun save->crtc_more_cntl = INREG(CRTC_MORE_CNTL);
1316*4882a593Smuzhiyun save->dac_cntl = INREG(DAC_CNTL);
1317*4882a593Smuzhiyun save->crtc_h_total_disp = INREG(CRTC_H_TOTAL_DISP);
1318*4882a593Smuzhiyun save->crtc_h_sync_strt_wid = INREG(CRTC_H_SYNC_STRT_WID);
1319*4882a593Smuzhiyun save->crtc_v_total_disp = INREG(CRTC_V_TOTAL_DISP);
1320*4882a593Smuzhiyun save->crtc_v_sync_strt_wid = INREG(CRTC_V_SYNC_STRT_WID);
1321*4882a593Smuzhiyun save->crtc_pitch = INREG(CRTC_PITCH);
1322*4882a593Smuzhiyun save->surface_cntl = INREG(SURFACE_CNTL);
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* FP regs */
1325*4882a593Smuzhiyun save->fp_crtc_h_total_disp = INREG(FP_CRTC_H_TOTAL_DISP);
1326*4882a593Smuzhiyun save->fp_crtc_v_total_disp = INREG(FP_CRTC_V_TOTAL_DISP);
1327*4882a593Smuzhiyun save->fp_gen_cntl = INREG(FP_GEN_CNTL);
1328*4882a593Smuzhiyun save->fp_h_sync_strt_wid = INREG(FP_H_SYNC_STRT_WID);
1329*4882a593Smuzhiyun save->fp_horz_stretch = INREG(FP_HORZ_STRETCH);
1330*4882a593Smuzhiyun save->fp_v_sync_strt_wid = INREG(FP_V_SYNC_STRT_WID);
1331*4882a593Smuzhiyun save->fp_vert_stretch = INREG(FP_VERT_STRETCH);
1332*4882a593Smuzhiyun save->lvds_gen_cntl = INREG(LVDS_GEN_CNTL);
1333*4882a593Smuzhiyun save->lvds_pll_cntl = INREG(LVDS_PLL_CNTL);
1334*4882a593Smuzhiyun save->tmds_crc = INREG(TMDS_CRC);
1335*4882a593Smuzhiyun save->tmds_transmitter_cntl = INREG(TMDS_TRANSMITTER_CNTL);
1336*4882a593Smuzhiyun save->vclk_ecp_cntl = INPLL(VCLK_ECP_CNTL);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* PLL regs */
1339*4882a593Smuzhiyun save->clk_cntl_index = INREG(CLOCK_CNTL_INDEX) & ~0x3f;
1340*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1341*4882a593Smuzhiyun save->ppll_div_3 = INPLL(PPLL_DIV_3);
1342*4882a593Smuzhiyun save->ppll_ref_div = INPLL(PPLL_REF_DIV);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun
radeon_write_pll_regs(struct radeonfb_info * rinfo,struct radeon_regs * mode)1346*4882a593Smuzhiyun static void radeon_write_pll_regs(struct radeonfb_info *rinfo, struct radeon_regs *mode)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun int i;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun radeon_fifo_wait(20);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /* Workaround from XFree */
1353*4882a593Smuzhiyun if (rinfo->is_mobility) {
1354*4882a593Smuzhiyun /* A temporal workaround for the occasional blanking on certain laptop
1355*4882a593Smuzhiyun * panels. This appears to related to the PLL divider registers
1356*4882a593Smuzhiyun * (fail to lock?). It occurs even when all dividers are the same
1357*4882a593Smuzhiyun * with their old settings. In this case we really don't need to
1358*4882a593Smuzhiyun * fiddle with PLL registers. By doing this we can avoid the blanking
1359*4882a593Smuzhiyun * problem with some panels.
1360*4882a593Smuzhiyun */
1361*4882a593Smuzhiyun if ((mode->ppll_ref_div == (INPLL(PPLL_REF_DIV) & PPLL_REF_DIV_MASK)) &&
1362*4882a593Smuzhiyun (mode->ppll_div_3 == (INPLL(PPLL_DIV_3) &
1363*4882a593Smuzhiyun (PPLL_POST3_DIV_MASK | PPLL_FB3_DIV_MASK)))) {
1364*4882a593Smuzhiyun /* We still have to force a switch to selected PPLL div thanks to
1365*4882a593Smuzhiyun * an XFree86 driver bug which will switch it away in some cases
1366*4882a593Smuzhiyun * even when using UseFDev */
1367*4882a593Smuzhiyun OUTREGP(CLOCK_CNTL_INDEX,
1368*4882a593Smuzhiyun mode->clk_cntl_index & PPLL_DIV_SEL_MASK,
1369*4882a593Smuzhiyun ~PPLL_DIV_SEL_MASK);
1370*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1371*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1372*4882a593Smuzhiyun return;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* Swich VCKL clock input to CPUCLK so it stays fed while PPLL updates*/
1377*4882a593Smuzhiyun OUTPLLP(VCLK_ECP_CNTL, VCLK_SRC_SEL_CPUCLK, ~VCLK_SRC_SEL_MASK);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun /* Reset PPLL & enable atomic update */
1380*4882a593Smuzhiyun OUTPLLP(PPLL_CNTL,
1381*4882a593Smuzhiyun PPLL_RESET | PPLL_ATOMIC_UPDATE_EN | PPLL_VGA_ATOMIC_UPDATE_EN,
1382*4882a593Smuzhiyun ~(PPLL_RESET | PPLL_ATOMIC_UPDATE_EN | PPLL_VGA_ATOMIC_UPDATE_EN));
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /* Switch to selected PPLL divider */
1385*4882a593Smuzhiyun OUTREGP(CLOCK_CNTL_INDEX,
1386*4882a593Smuzhiyun mode->clk_cntl_index & PPLL_DIV_SEL_MASK,
1387*4882a593Smuzhiyun ~PPLL_DIV_SEL_MASK);
1388*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1389*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* Set PPLL ref. div */
1392*4882a593Smuzhiyun if (IS_R300_VARIANT(rinfo) ||
1393*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_RS300 ||
1394*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_RS400 ||
1395*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_RS480) {
1396*4882a593Smuzhiyun if (mode->ppll_ref_div & R300_PPLL_REF_DIV_ACC_MASK) {
1397*4882a593Smuzhiyun /* When restoring console mode, use saved PPLL_REF_DIV
1398*4882a593Smuzhiyun * setting.
1399*4882a593Smuzhiyun */
1400*4882a593Smuzhiyun OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, 0);
1401*4882a593Smuzhiyun } else {
1402*4882a593Smuzhiyun /* R300 uses ref_div_acc field as real ref divider */
1403*4882a593Smuzhiyun OUTPLLP(PPLL_REF_DIV,
1404*4882a593Smuzhiyun (mode->ppll_ref_div << R300_PPLL_REF_DIV_ACC_SHIFT),
1405*4882a593Smuzhiyun ~R300_PPLL_REF_DIV_ACC_MASK);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun } else
1408*4882a593Smuzhiyun OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, ~PPLL_REF_DIV_MASK);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* Set PPLL divider 3 & post divider*/
1411*4882a593Smuzhiyun OUTPLLP(PPLL_DIV_3, mode->ppll_div_3, ~PPLL_FB3_DIV_MASK);
1412*4882a593Smuzhiyun OUTPLLP(PPLL_DIV_3, mode->ppll_div_3, ~PPLL_POST3_DIV_MASK);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /* Write update */
1415*4882a593Smuzhiyun while (INPLL(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R)
1416*4882a593Smuzhiyun ;
1417*4882a593Smuzhiyun OUTPLLP(PPLL_REF_DIV, PPLL_ATOMIC_UPDATE_W, ~PPLL_ATOMIC_UPDATE_W);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* Wait read update complete */
1420*4882a593Smuzhiyun /* FIXME: Certain revisions of R300 can't recover here. Not sure of
1421*4882a593Smuzhiyun the cause yet, but this workaround will mask the problem for now.
1422*4882a593Smuzhiyun Other chips usually will pass at the very first test, so the
1423*4882a593Smuzhiyun workaround shouldn't have any effect on them. */
1424*4882a593Smuzhiyun for (i = 0; (i < 10000 && INPLL(PPLL_REF_DIV) & PPLL_ATOMIC_UPDATE_R); i++)
1425*4882a593Smuzhiyun ;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun OUTPLL(HTOTAL_CNTL, 0);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun /* Clear reset & atomic update */
1430*4882a593Smuzhiyun OUTPLLP(PPLL_CNTL, 0,
1431*4882a593Smuzhiyun ~(PPLL_RESET | PPLL_SLEEP | PPLL_ATOMIC_UPDATE_EN | PPLL_VGA_ATOMIC_UPDATE_EN));
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun /* We may want some locking ... oh well */
1434*4882a593Smuzhiyun radeon_msleep(5);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* Switch back VCLK source to PPLL */
1437*4882a593Smuzhiyun OUTPLLP(VCLK_ECP_CNTL, VCLK_SRC_SEL_PPLLCLK, ~VCLK_SRC_SEL_MASK);
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /*
1441*4882a593Smuzhiyun * Timer function for delayed LVDS panel power up/down
1442*4882a593Smuzhiyun */
radeon_lvds_timer_func(struct timer_list * t)1443*4882a593Smuzhiyun static void radeon_lvds_timer_func(struct timer_list *t)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun struct radeonfb_info *rinfo = from_timer(rinfo, t, lvds_timer);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun radeon_engine_idle();
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, rinfo->pending_lvds_gen_cntl);
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun /*
1453*4882a593Smuzhiyun * Apply a video mode. This will apply the whole register set, including
1454*4882a593Smuzhiyun * the PLL registers, to the card
1455*4882a593Smuzhiyun */
radeon_write_mode(struct radeonfb_info * rinfo,struct radeon_regs * mode,int regs_only)1456*4882a593Smuzhiyun void radeon_write_mode (struct radeonfb_info *rinfo, struct radeon_regs *mode,
1457*4882a593Smuzhiyun int regs_only)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun int i;
1460*4882a593Smuzhiyun int primary_mon = PRIMARY_MONITOR(rinfo);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (nomodeset)
1463*4882a593Smuzhiyun return;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (!regs_only)
1466*4882a593Smuzhiyun radeon_screen_blank(rinfo, FB_BLANK_NORMAL, 0);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun radeon_fifo_wait(31);
1469*4882a593Smuzhiyun for (i=0; i<10; i++)
1470*4882a593Smuzhiyun OUTREG(common_regs[i].reg, common_regs[i].val);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun /* Apply surface registers */
1473*4882a593Smuzhiyun for (i=0; i<8; i++) {
1474*4882a593Smuzhiyun OUTREG(SURFACE0_LOWER_BOUND + 0x10*i, mode->surf_lower_bound[i]);
1475*4882a593Smuzhiyun OUTREG(SURFACE0_UPPER_BOUND + 0x10*i, mode->surf_upper_bound[i]);
1476*4882a593Smuzhiyun OUTREG(SURFACE0_INFO + 0x10*i, mode->surf_info[i]);
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, mode->crtc_gen_cntl);
1480*4882a593Smuzhiyun OUTREGP(CRTC_EXT_CNTL, mode->crtc_ext_cntl,
1481*4882a593Smuzhiyun ~(CRTC_HSYNC_DIS | CRTC_VSYNC_DIS | CRTC_DISPLAY_DIS));
1482*4882a593Smuzhiyun OUTREG(CRTC_MORE_CNTL, mode->crtc_more_cntl);
1483*4882a593Smuzhiyun OUTREGP(DAC_CNTL, mode->dac_cntl, DAC_RANGE_CNTL | DAC_BLANKING);
1484*4882a593Smuzhiyun OUTREG(CRTC_H_TOTAL_DISP, mode->crtc_h_total_disp);
1485*4882a593Smuzhiyun OUTREG(CRTC_H_SYNC_STRT_WID, mode->crtc_h_sync_strt_wid);
1486*4882a593Smuzhiyun OUTREG(CRTC_V_TOTAL_DISP, mode->crtc_v_total_disp);
1487*4882a593Smuzhiyun OUTREG(CRTC_V_SYNC_STRT_WID, mode->crtc_v_sync_strt_wid);
1488*4882a593Smuzhiyun OUTREG(CRTC_OFFSET, 0);
1489*4882a593Smuzhiyun OUTREG(CRTC_OFFSET_CNTL, 0);
1490*4882a593Smuzhiyun OUTREG(CRTC_PITCH, mode->crtc_pitch);
1491*4882a593Smuzhiyun OUTREG(SURFACE_CNTL, mode->surface_cntl);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun radeon_write_pll_regs(rinfo, mode);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun if ((primary_mon == MT_DFP) || (primary_mon == MT_LCD)) {
1496*4882a593Smuzhiyun radeon_fifo_wait(10);
1497*4882a593Smuzhiyun OUTREG(FP_CRTC_H_TOTAL_DISP, mode->fp_crtc_h_total_disp);
1498*4882a593Smuzhiyun OUTREG(FP_CRTC_V_TOTAL_DISP, mode->fp_crtc_v_total_disp);
1499*4882a593Smuzhiyun OUTREG(FP_H_SYNC_STRT_WID, mode->fp_h_sync_strt_wid);
1500*4882a593Smuzhiyun OUTREG(FP_V_SYNC_STRT_WID, mode->fp_v_sync_strt_wid);
1501*4882a593Smuzhiyun OUTREG(FP_HORZ_STRETCH, mode->fp_horz_stretch);
1502*4882a593Smuzhiyun OUTREG(FP_VERT_STRETCH, mode->fp_vert_stretch);
1503*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, mode->fp_gen_cntl);
1504*4882a593Smuzhiyun OUTREG(TMDS_CRC, mode->tmds_crc);
1505*4882a593Smuzhiyun OUTREG(TMDS_TRANSMITTER_CNTL, mode->tmds_transmitter_cntl);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun if (!regs_only)
1509*4882a593Smuzhiyun radeon_screen_blank(rinfo, FB_BLANK_UNBLANK, 0);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun radeon_fifo_wait(2);
1512*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, mode->vclk_ecp_cntl);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun return;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /*
1518*4882a593Smuzhiyun * Calculate the PLL values for a given mode
1519*4882a593Smuzhiyun */
radeon_calc_pll_regs(struct radeonfb_info * rinfo,struct radeon_regs * regs,unsigned long freq)1520*4882a593Smuzhiyun static void radeon_calc_pll_regs(struct radeonfb_info *rinfo, struct radeon_regs *regs,
1521*4882a593Smuzhiyun unsigned long freq)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun static const struct {
1524*4882a593Smuzhiyun int divider;
1525*4882a593Smuzhiyun int bitvalue;
1526*4882a593Smuzhiyun } *post_div,
1527*4882a593Smuzhiyun post_divs[] = {
1528*4882a593Smuzhiyun { 1, 0 },
1529*4882a593Smuzhiyun { 2, 1 },
1530*4882a593Smuzhiyun { 4, 2 },
1531*4882a593Smuzhiyun { 8, 3 },
1532*4882a593Smuzhiyun { 3, 4 },
1533*4882a593Smuzhiyun { 16, 5 },
1534*4882a593Smuzhiyun { 6, 6 },
1535*4882a593Smuzhiyun { 12, 7 },
1536*4882a593Smuzhiyun { 0, 0 },
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun int fb_div, pll_output_freq = 0;
1539*4882a593Smuzhiyun int uses_dvo = 0;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun /* Check if the DVO port is enabled and sourced from the primary CRTC. I'm
1542*4882a593Smuzhiyun * not sure which model starts having FP2_GEN_CNTL, I assume anything more
1543*4882a593Smuzhiyun * recent than an r(v)100...
1544*4882a593Smuzhiyun */
1545*4882a593Smuzhiyun #if 1
1546*4882a593Smuzhiyun /* XXX I had reports of flicker happening with the cinema display
1547*4882a593Smuzhiyun * on TMDS1 that seem to be fixed if I also forbit odd dividers in
1548*4882a593Smuzhiyun * this case. This could just be a bandwidth calculation issue, I
1549*4882a593Smuzhiyun * haven't implemented the bandwidth code yet, but in the meantime,
1550*4882a593Smuzhiyun * forcing uses_dvo to 1 fixes it and shouln't have bad side effects,
1551*4882a593Smuzhiyun * I haven't seen a case were were absolutely needed an odd PLL
1552*4882a593Smuzhiyun * divider. I'll find a better fix once I have more infos on the
1553*4882a593Smuzhiyun * real cause of the problem.
1554*4882a593Smuzhiyun */
1555*4882a593Smuzhiyun while (rinfo->has_CRTC2) {
1556*4882a593Smuzhiyun u32 fp2_gen_cntl = INREG(FP2_GEN_CNTL);
1557*4882a593Smuzhiyun u32 disp_output_cntl;
1558*4882a593Smuzhiyun int source;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /* FP2 path not enabled */
1561*4882a593Smuzhiyun if ((fp2_gen_cntl & FP2_ON) == 0)
1562*4882a593Smuzhiyun break;
1563*4882a593Smuzhiyun /* Not all chip revs have the same format for this register,
1564*4882a593Smuzhiyun * extract the source selection
1565*4882a593Smuzhiyun */
1566*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_R200 || IS_R300_VARIANT(rinfo)) {
1567*4882a593Smuzhiyun source = (fp2_gen_cntl >> 10) & 0x3;
1568*4882a593Smuzhiyun /* sourced from transform unit, check for transform unit
1569*4882a593Smuzhiyun * own source
1570*4882a593Smuzhiyun */
1571*4882a593Smuzhiyun if (source == 3) {
1572*4882a593Smuzhiyun disp_output_cntl = INREG(DISP_OUTPUT_CNTL);
1573*4882a593Smuzhiyun source = (disp_output_cntl >> 12) & 0x3;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun } else
1576*4882a593Smuzhiyun source = (fp2_gen_cntl >> 13) & 0x1;
1577*4882a593Smuzhiyun /* sourced from CRTC2 -> exit */
1578*4882a593Smuzhiyun if (source == 1)
1579*4882a593Smuzhiyun break;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /* so we end up on CRTC1, let's set uses_dvo to 1 now */
1582*4882a593Smuzhiyun uses_dvo = 1;
1583*4882a593Smuzhiyun break;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun #else
1586*4882a593Smuzhiyun uses_dvo = 1;
1587*4882a593Smuzhiyun #endif
1588*4882a593Smuzhiyun if (freq > rinfo->pll.ppll_max)
1589*4882a593Smuzhiyun freq = rinfo->pll.ppll_max;
1590*4882a593Smuzhiyun if (freq*12 < rinfo->pll.ppll_min)
1591*4882a593Smuzhiyun freq = rinfo->pll.ppll_min / 12;
1592*4882a593Smuzhiyun pr_debug("freq = %lu, PLL min = %u, PLL max = %u\n",
1593*4882a593Smuzhiyun freq, rinfo->pll.ppll_min, rinfo->pll.ppll_max);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun for (post_div = &post_divs[0]; post_div->divider; ++post_div) {
1596*4882a593Smuzhiyun pll_output_freq = post_div->divider * freq;
1597*4882a593Smuzhiyun /* If we output to the DVO port (external TMDS), we don't allow an
1598*4882a593Smuzhiyun * odd PLL divider as those aren't supported on this path
1599*4882a593Smuzhiyun */
1600*4882a593Smuzhiyun if (uses_dvo && (post_div->divider & 1))
1601*4882a593Smuzhiyun continue;
1602*4882a593Smuzhiyun if (pll_output_freq >= rinfo->pll.ppll_min &&
1603*4882a593Smuzhiyun pll_output_freq <= rinfo->pll.ppll_max)
1604*4882a593Smuzhiyun break;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun /* If we fall through the bottom, try the "default value"
1608*4882a593Smuzhiyun given by the terminal post_div->bitvalue */
1609*4882a593Smuzhiyun if ( !post_div->divider ) {
1610*4882a593Smuzhiyun post_div = &post_divs[post_div->bitvalue];
1611*4882a593Smuzhiyun pll_output_freq = post_div->divider * freq;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun pr_debug("ref_div = %d, ref_clk = %d, output_freq = %d\n",
1614*4882a593Smuzhiyun rinfo->pll.ref_div, rinfo->pll.ref_clk,
1615*4882a593Smuzhiyun pll_output_freq);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun /* If we fall through the bottom, try the "default value"
1618*4882a593Smuzhiyun given by the terminal post_div->bitvalue */
1619*4882a593Smuzhiyun if ( !post_div->divider ) {
1620*4882a593Smuzhiyun post_div = &post_divs[post_div->bitvalue];
1621*4882a593Smuzhiyun pll_output_freq = post_div->divider * freq;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun pr_debug("ref_div = %d, ref_clk = %d, output_freq = %d\n",
1624*4882a593Smuzhiyun rinfo->pll.ref_div, rinfo->pll.ref_clk,
1625*4882a593Smuzhiyun pll_output_freq);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun fb_div = round_div(rinfo->pll.ref_div*pll_output_freq,
1628*4882a593Smuzhiyun rinfo->pll.ref_clk);
1629*4882a593Smuzhiyun regs->ppll_ref_div = rinfo->pll.ref_div;
1630*4882a593Smuzhiyun regs->ppll_div_3 = fb_div | (post_div->bitvalue << 16);
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun pr_debug("post div = 0x%x\n", post_div->bitvalue);
1633*4882a593Smuzhiyun pr_debug("fb_div = 0x%x\n", fb_div);
1634*4882a593Smuzhiyun pr_debug("ppll_div_3 = 0x%x\n", regs->ppll_div_3);
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun
radeonfb_set_par(struct fb_info * info)1637*4882a593Smuzhiyun static int radeonfb_set_par(struct fb_info *info)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
1640*4882a593Smuzhiyun struct fb_var_screeninfo *mode = &info->var;
1641*4882a593Smuzhiyun struct radeon_regs *newmode;
1642*4882a593Smuzhiyun int hTotal, vTotal, hSyncStart, hSyncEnd,
1643*4882a593Smuzhiyun vSyncStart, vSyncEnd;
1644*4882a593Smuzhiyun u8 hsync_adj_tab[] = {0, 0x12, 9, 9, 6, 5};
1645*4882a593Smuzhiyun u8 hsync_fudge_fp[] = {2, 2, 0, 0, 5, 5};
1646*4882a593Smuzhiyun u32 sync, h_sync_pol, v_sync_pol, dotClock, pixClock;
1647*4882a593Smuzhiyun int i, freq;
1648*4882a593Smuzhiyun int format = 0;
1649*4882a593Smuzhiyun int nopllcalc = 0;
1650*4882a593Smuzhiyun int hsync_start, hsync_fudge, hsync_wid, vsync_wid;
1651*4882a593Smuzhiyun int primary_mon = PRIMARY_MONITOR(rinfo);
1652*4882a593Smuzhiyun int depth = var_to_depth(mode);
1653*4882a593Smuzhiyun int use_rmx = 0;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun newmode = kmalloc(sizeof(struct radeon_regs), GFP_KERNEL);
1656*4882a593Smuzhiyun if (!newmode)
1657*4882a593Smuzhiyun return -ENOMEM;
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* We always want engine to be idle on a mode switch, even
1660*4882a593Smuzhiyun * if we won't actually change the mode
1661*4882a593Smuzhiyun */
1662*4882a593Smuzhiyun radeon_engine_idle();
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun hSyncStart = mode->xres + mode->right_margin;
1665*4882a593Smuzhiyun hSyncEnd = hSyncStart + mode->hsync_len;
1666*4882a593Smuzhiyun hTotal = hSyncEnd + mode->left_margin;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun vSyncStart = mode->yres + mode->lower_margin;
1669*4882a593Smuzhiyun vSyncEnd = vSyncStart + mode->vsync_len;
1670*4882a593Smuzhiyun vTotal = vSyncEnd + mode->upper_margin;
1671*4882a593Smuzhiyun pixClock = mode->pixclock;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun sync = mode->sync;
1674*4882a593Smuzhiyun h_sync_pol = sync & FB_SYNC_HOR_HIGH_ACT ? 0 : 1;
1675*4882a593Smuzhiyun v_sync_pol = sync & FB_SYNC_VERT_HIGH_ACT ? 0 : 1;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun if (primary_mon == MT_DFP || primary_mon == MT_LCD) {
1678*4882a593Smuzhiyun if (rinfo->panel_info.xres < mode->xres)
1679*4882a593Smuzhiyun mode->xres = rinfo->panel_info.xres;
1680*4882a593Smuzhiyun if (rinfo->panel_info.yres < mode->yres)
1681*4882a593Smuzhiyun mode->yres = rinfo->panel_info.yres;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun hTotal = mode->xres + rinfo->panel_info.hblank;
1684*4882a593Smuzhiyun hSyncStart = mode->xres + rinfo->panel_info.hOver_plus;
1685*4882a593Smuzhiyun hSyncEnd = hSyncStart + rinfo->panel_info.hSync_width;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun vTotal = mode->yres + rinfo->panel_info.vblank;
1688*4882a593Smuzhiyun vSyncStart = mode->yres + rinfo->panel_info.vOver_plus;
1689*4882a593Smuzhiyun vSyncEnd = vSyncStart + rinfo->panel_info.vSync_width;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun h_sync_pol = !rinfo->panel_info.hAct_high;
1692*4882a593Smuzhiyun v_sync_pol = !rinfo->panel_info.vAct_high;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun pixClock = 100000000 / rinfo->panel_info.clock;
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun if (rinfo->panel_info.use_bios_dividers) {
1697*4882a593Smuzhiyun nopllcalc = 1;
1698*4882a593Smuzhiyun newmode->ppll_div_3 = rinfo->panel_info.fbk_divider |
1699*4882a593Smuzhiyun (rinfo->panel_info.post_divider << 16);
1700*4882a593Smuzhiyun newmode->ppll_ref_div = rinfo->panel_info.ref_divider;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun dotClock = 1000000000 / pixClock;
1704*4882a593Smuzhiyun freq = dotClock / 10; /* x100 */
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun pr_debug("hStart = %d, hEnd = %d, hTotal = %d\n",
1707*4882a593Smuzhiyun hSyncStart, hSyncEnd, hTotal);
1708*4882a593Smuzhiyun pr_debug("vStart = %d, vEnd = %d, vTotal = %d\n",
1709*4882a593Smuzhiyun vSyncStart, vSyncEnd, vTotal);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun hsync_wid = (hSyncEnd - hSyncStart) / 8;
1712*4882a593Smuzhiyun vsync_wid = vSyncEnd - vSyncStart;
1713*4882a593Smuzhiyun if (hsync_wid == 0)
1714*4882a593Smuzhiyun hsync_wid = 1;
1715*4882a593Smuzhiyun else if (hsync_wid > 0x3f) /* max */
1716*4882a593Smuzhiyun hsync_wid = 0x3f;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (vsync_wid == 0)
1719*4882a593Smuzhiyun vsync_wid = 1;
1720*4882a593Smuzhiyun else if (vsync_wid > 0x1f) /* max */
1721*4882a593Smuzhiyun vsync_wid = 0x1f;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun format = radeon_get_dstbpp(depth);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun if ((primary_mon == MT_DFP) || (primary_mon == MT_LCD))
1726*4882a593Smuzhiyun hsync_fudge = hsync_fudge_fp[format-1];
1727*4882a593Smuzhiyun else
1728*4882a593Smuzhiyun hsync_fudge = hsync_adj_tab[format-1];
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun hsync_start = hSyncStart - 8 + hsync_fudge;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun newmode->crtc_gen_cntl = CRTC_EXT_DISP_EN | CRTC_EN |
1733*4882a593Smuzhiyun (format << 8);
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /* Clear auto-center etc... */
1736*4882a593Smuzhiyun newmode->crtc_more_cntl = rinfo->init_state.crtc_more_cntl;
1737*4882a593Smuzhiyun newmode->crtc_more_cntl &= 0xfffffff0;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if ((primary_mon == MT_DFP) || (primary_mon == MT_LCD)) {
1740*4882a593Smuzhiyun newmode->crtc_ext_cntl = VGA_ATI_LINEAR | XCRT_CNT_EN;
1741*4882a593Smuzhiyun if (mirror)
1742*4882a593Smuzhiyun newmode->crtc_ext_cntl |= CRTC_CRT_ON;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun newmode->crtc_gen_cntl &= ~(CRTC_DBL_SCAN_EN |
1745*4882a593Smuzhiyun CRTC_INTERLACE_EN);
1746*4882a593Smuzhiyun } else {
1747*4882a593Smuzhiyun newmode->crtc_ext_cntl = VGA_ATI_LINEAR | XCRT_CNT_EN |
1748*4882a593Smuzhiyun CRTC_CRT_ON;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun newmode->dac_cntl = /* INREG(DAC_CNTL) | */ DAC_MASK_ALL | DAC_VGA_ADR_EN |
1752*4882a593Smuzhiyun DAC_8BIT_EN;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun newmode->crtc_h_total_disp = ((((hTotal / 8) - 1) & 0x3ff) |
1755*4882a593Smuzhiyun (((mode->xres / 8) - 1) << 16));
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun newmode->crtc_h_sync_strt_wid = ((hsync_start & 0x1fff) |
1758*4882a593Smuzhiyun (hsync_wid << 16) | (h_sync_pol << 23));
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun newmode->crtc_v_total_disp = ((vTotal - 1) & 0xffff) |
1761*4882a593Smuzhiyun ((mode->yres - 1) << 16);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun newmode->crtc_v_sync_strt_wid = (((vSyncStart - 1) & 0xfff) |
1764*4882a593Smuzhiyun (vsync_wid << 16) | (v_sync_pol << 23));
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED)) {
1767*4882a593Smuzhiyun /* We first calculate the engine pitch */
1768*4882a593Smuzhiyun rinfo->pitch = ((mode->xres_virtual * ((mode->bits_per_pixel + 1) / 8) + 0x3f)
1769*4882a593Smuzhiyun & ~(0x3f)) >> 6;
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun /* Then, re-multiply it to get the CRTC pitch */
1772*4882a593Smuzhiyun newmode->crtc_pitch = (rinfo->pitch << 3) / ((mode->bits_per_pixel + 1) / 8);
1773*4882a593Smuzhiyun } else
1774*4882a593Smuzhiyun newmode->crtc_pitch = (mode->xres_virtual >> 3);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun newmode->crtc_pitch |= (newmode->crtc_pitch << 16);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /*
1779*4882a593Smuzhiyun * It looks like recent chips have a problem with SURFACE_CNTL,
1780*4882a593Smuzhiyun * setting SURF_TRANSLATION_DIS completely disables the
1781*4882a593Smuzhiyun * swapper as well, so we leave it unset now.
1782*4882a593Smuzhiyun */
1783*4882a593Smuzhiyun newmode->surface_cntl = 0;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun /* Setup swapping on both apertures, though we currently
1788*4882a593Smuzhiyun * only use aperture 0, enabling swapper on aperture 1
1789*4882a593Smuzhiyun * won't harm
1790*4882a593Smuzhiyun */
1791*4882a593Smuzhiyun switch (mode->bits_per_pixel) {
1792*4882a593Smuzhiyun case 16:
1793*4882a593Smuzhiyun newmode->surface_cntl |= NONSURF_AP0_SWP_16BPP;
1794*4882a593Smuzhiyun newmode->surface_cntl |= NONSURF_AP1_SWP_16BPP;
1795*4882a593Smuzhiyun break;
1796*4882a593Smuzhiyun case 24:
1797*4882a593Smuzhiyun case 32:
1798*4882a593Smuzhiyun newmode->surface_cntl |= NONSURF_AP0_SWP_32BPP;
1799*4882a593Smuzhiyun newmode->surface_cntl |= NONSURF_AP1_SWP_32BPP;
1800*4882a593Smuzhiyun break;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun #endif
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun /* Clear surface registers */
1805*4882a593Smuzhiyun for (i=0; i<8; i++) {
1806*4882a593Smuzhiyun newmode->surf_lower_bound[i] = 0;
1807*4882a593Smuzhiyun newmode->surf_upper_bound[i] = 0x1f;
1808*4882a593Smuzhiyun newmode->surf_info[i] = 0;
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun pr_debug("h_total_disp = 0x%x\t hsync_strt_wid = 0x%x\n",
1812*4882a593Smuzhiyun newmode->crtc_h_total_disp, newmode->crtc_h_sync_strt_wid);
1813*4882a593Smuzhiyun pr_debug("v_total_disp = 0x%x\t vsync_strt_wid = 0x%x\n",
1814*4882a593Smuzhiyun newmode->crtc_v_total_disp, newmode->crtc_v_sync_strt_wid);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun rinfo->bpp = mode->bits_per_pixel;
1817*4882a593Smuzhiyun rinfo->depth = depth;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun pr_debug("pixclock = %lu\n", (unsigned long)pixClock);
1820*4882a593Smuzhiyun pr_debug("freq = %lu\n", (unsigned long)freq);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /* We use PPLL_DIV_3 */
1823*4882a593Smuzhiyun newmode->clk_cntl_index = 0x300;
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /* Calculate PPLL value if necessary */
1826*4882a593Smuzhiyun if (!nopllcalc)
1827*4882a593Smuzhiyun radeon_calc_pll_regs(rinfo, newmode, freq);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun newmode->vclk_ecp_cntl = rinfo->init_state.vclk_ecp_cntl;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if ((primary_mon == MT_DFP) || (primary_mon == MT_LCD)) {
1832*4882a593Smuzhiyun unsigned int hRatio, vRatio;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun if (mode->xres > rinfo->panel_info.xres)
1835*4882a593Smuzhiyun mode->xres = rinfo->panel_info.xres;
1836*4882a593Smuzhiyun if (mode->yres > rinfo->panel_info.yres)
1837*4882a593Smuzhiyun mode->yres = rinfo->panel_info.yres;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun newmode->fp_horz_stretch = (((rinfo->panel_info.xres / 8) - 1)
1840*4882a593Smuzhiyun << HORZ_PANEL_SHIFT);
1841*4882a593Smuzhiyun newmode->fp_vert_stretch = ((rinfo->panel_info.yres - 1)
1842*4882a593Smuzhiyun << VERT_PANEL_SHIFT);
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun if (mode->xres != rinfo->panel_info.xres) {
1845*4882a593Smuzhiyun hRatio = round_div(mode->xres * HORZ_STRETCH_RATIO_MAX,
1846*4882a593Smuzhiyun rinfo->panel_info.xres);
1847*4882a593Smuzhiyun newmode->fp_horz_stretch = (((((unsigned long)hRatio) & HORZ_STRETCH_RATIO_MASK)) |
1848*4882a593Smuzhiyun (newmode->fp_horz_stretch &
1849*4882a593Smuzhiyun (HORZ_PANEL_SIZE | HORZ_FP_LOOP_STRETCH |
1850*4882a593Smuzhiyun HORZ_AUTO_RATIO_INC)));
1851*4882a593Smuzhiyun newmode->fp_horz_stretch |= (HORZ_STRETCH_BLEND |
1852*4882a593Smuzhiyun HORZ_STRETCH_ENABLE);
1853*4882a593Smuzhiyun use_rmx = 1;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun newmode->fp_horz_stretch &= ~HORZ_AUTO_RATIO;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun if (mode->yres != rinfo->panel_info.yres) {
1858*4882a593Smuzhiyun vRatio = round_div(mode->yres * VERT_STRETCH_RATIO_MAX,
1859*4882a593Smuzhiyun rinfo->panel_info.yres);
1860*4882a593Smuzhiyun newmode->fp_vert_stretch = (((((unsigned long)vRatio) & VERT_STRETCH_RATIO_MASK)) |
1861*4882a593Smuzhiyun (newmode->fp_vert_stretch &
1862*4882a593Smuzhiyun (VERT_PANEL_SIZE | VERT_STRETCH_RESERVED)));
1863*4882a593Smuzhiyun newmode->fp_vert_stretch |= (VERT_STRETCH_BLEND |
1864*4882a593Smuzhiyun VERT_STRETCH_ENABLE);
1865*4882a593Smuzhiyun use_rmx = 1;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun newmode->fp_vert_stretch &= ~VERT_AUTO_RATIO_EN;
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun newmode->fp_gen_cntl = (rinfo->init_state.fp_gen_cntl & (u32)
1870*4882a593Smuzhiyun ~(FP_SEL_CRTC2 |
1871*4882a593Smuzhiyun FP_RMX_HVSYNC_CONTROL_EN |
1872*4882a593Smuzhiyun FP_DFP_SYNC_SEL |
1873*4882a593Smuzhiyun FP_CRT_SYNC_SEL |
1874*4882a593Smuzhiyun FP_CRTC_LOCK_8DOT |
1875*4882a593Smuzhiyun FP_USE_SHADOW_EN |
1876*4882a593Smuzhiyun FP_CRTC_USE_SHADOW_VEND |
1877*4882a593Smuzhiyun FP_CRT_SYNC_ALT));
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun newmode->fp_gen_cntl |= (FP_CRTC_DONT_SHADOW_VPAR |
1880*4882a593Smuzhiyun FP_CRTC_DONT_SHADOW_HEND |
1881*4882a593Smuzhiyun FP_PANEL_FORMAT);
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun if (IS_R300_VARIANT(rinfo) ||
1884*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_R200)) {
1885*4882a593Smuzhiyun newmode->fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
1886*4882a593Smuzhiyun if (use_rmx)
1887*4882a593Smuzhiyun newmode->fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
1888*4882a593Smuzhiyun else
1889*4882a593Smuzhiyun newmode->fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
1890*4882a593Smuzhiyun } else
1891*4882a593Smuzhiyun newmode->fp_gen_cntl |= FP_SEL_CRTC1;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun newmode->lvds_gen_cntl = rinfo->init_state.lvds_gen_cntl;
1894*4882a593Smuzhiyun newmode->lvds_pll_cntl = rinfo->init_state.lvds_pll_cntl;
1895*4882a593Smuzhiyun newmode->tmds_crc = rinfo->init_state.tmds_crc;
1896*4882a593Smuzhiyun newmode->tmds_transmitter_cntl = rinfo->init_state.tmds_transmitter_cntl;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun if (primary_mon == MT_LCD) {
1899*4882a593Smuzhiyun newmode->lvds_gen_cntl |= (LVDS_ON | LVDS_BLON);
1900*4882a593Smuzhiyun newmode->fp_gen_cntl &= ~(FP_FPON | FP_TMDS_EN);
1901*4882a593Smuzhiyun } else {
1902*4882a593Smuzhiyun /* DFP */
1903*4882a593Smuzhiyun newmode->fp_gen_cntl |= (FP_FPON | FP_TMDS_EN);
1904*4882a593Smuzhiyun newmode->tmds_transmitter_cntl &= ~(TMDS_PLLRST);
1905*4882a593Smuzhiyun /* TMDS_PLL_EN bit is reversed on RV (and mobility) chips */
1906*4882a593Smuzhiyun if (IS_R300_VARIANT(rinfo) ||
1907*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_R200) || !rinfo->has_CRTC2)
1908*4882a593Smuzhiyun newmode->tmds_transmitter_cntl &= ~TMDS_PLL_EN;
1909*4882a593Smuzhiyun else
1910*4882a593Smuzhiyun newmode->tmds_transmitter_cntl |= TMDS_PLL_EN;
1911*4882a593Smuzhiyun newmode->crtc_ext_cntl &= ~CRTC_CRT_ON;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun newmode->fp_crtc_h_total_disp = (((rinfo->panel_info.hblank / 8) & 0x3ff) |
1915*4882a593Smuzhiyun (((mode->xres / 8) - 1) << 16));
1916*4882a593Smuzhiyun newmode->fp_crtc_v_total_disp = (rinfo->panel_info.vblank & 0xffff) |
1917*4882a593Smuzhiyun ((mode->yres - 1) << 16);
1918*4882a593Smuzhiyun newmode->fp_h_sync_strt_wid = ((rinfo->panel_info.hOver_plus & 0x1fff) |
1919*4882a593Smuzhiyun (hsync_wid << 16) | (h_sync_pol << 23));
1920*4882a593Smuzhiyun newmode->fp_v_sync_strt_wid = ((rinfo->panel_info.vOver_plus & 0xfff) |
1921*4882a593Smuzhiyun (vsync_wid << 16) | (v_sync_pol << 23));
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun /* do it! */
1925*4882a593Smuzhiyun if (!rinfo->asleep) {
1926*4882a593Smuzhiyun memcpy(&rinfo->state, newmode, sizeof(*newmode));
1927*4882a593Smuzhiyun radeon_write_mode (rinfo, newmode, 0);
1928*4882a593Smuzhiyun /* (re)initialize the engine */
1929*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED))
1930*4882a593Smuzhiyun radeonfb_engine_init (rinfo);
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun /* Update fix */
1933*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED))
1934*4882a593Smuzhiyun info->fix.line_length = rinfo->pitch*64;
1935*4882a593Smuzhiyun else
1936*4882a593Smuzhiyun info->fix.line_length = mode->xres_virtual
1937*4882a593Smuzhiyun * ((mode->bits_per_pixel + 1) / 8);
1938*4882a593Smuzhiyun info->fix.visual = rinfo->depth == 8 ? FB_VISUAL_PSEUDOCOLOR
1939*4882a593Smuzhiyun : FB_VISUAL_DIRECTCOLOR;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun #ifdef CONFIG_BOOTX_TEXT
1942*4882a593Smuzhiyun /* Update debug text engine */
1943*4882a593Smuzhiyun btext_update_display(rinfo->fb_base_phys, mode->xres, mode->yres,
1944*4882a593Smuzhiyun rinfo->depth, info->fix.line_length);
1945*4882a593Smuzhiyun #endif
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun kfree(newmode);
1948*4882a593Smuzhiyun return 0;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun static const struct fb_ops radeonfb_ops = {
1953*4882a593Smuzhiyun .owner = THIS_MODULE,
1954*4882a593Smuzhiyun .fb_check_var = radeonfb_check_var,
1955*4882a593Smuzhiyun .fb_set_par = radeonfb_set_par,
1956*4882a593Smuzhiyun .fb_setcolreg = radeonfb_setcolreg,
1957*4882a593Smuzhiyun .fb_setcmap = radeonfb_setcmap,
1958*4882a593Smuzhiyun .fb_pan_display = radeonfb_pan_display,
1959*4882a593Smuzhiyun .fb_blank = radeonfb_blank,
1960*4882a593Smuzhiyun .fb_ioctl = radeonfb_ioctl,
1961*4882a593Smuzhiyun .fb_sync = radeonfb_sync,
1962*4882a593Smuzhiyun .fb_fillrect = radeonfb_fillrect,
1963*4882a593Smuzhiyun .fb_copyarea = radeonfb_copyarea,
1964*4882a593Smuzhiyun .fb_imageblit = radeonfb_imageblit,
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun
radeon_set_fbinfo(struct radeonfb_info * rinfo)1968*4882a593Smuzhiyun static int radeon_set_fbinfo(struct radeonfb_info *rinfo)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun struct fb_info *info = rinfo->info;
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun info->par = rinfo;
1973*4882a593Smuzhiyun info->pseudo_palette = rinfo->pseudo_palette;
1974*4882a593Smuzhiyun info->flags = FBINFO_DEFAULT
1975*4882a593Smuzhiyun | FBINFO_HWACCEL_COPYAREA
1976*4882a593Smuzhiyun | FBINFO_HWACCEL_FILLRECT
1977*4882a593Smuzhiyun | FBINFO_HWACCEL_XPAN
1978*4882a593Smuzhiyun | FBINFO_HWACCEL_YPAN;
1979*4882a593Smuzhiyun info->fbops = &radeonfb_ops;
1980*4882a593Smuzhiyun info->screen_base = rinfo->fb_base;
1981*4882a593Smuzhiyun info->screen_size = rinfo->mapped_vram;
1982*4882a593Smuzhiyun /* Fill fix common fields */
1983*4882a593Smuzhiyun strlcpy(info->fix.id, rinfo->name, sizeof(info->fix.id));
1984*4882a593Smuzhiyun info->fix.smem_start = rinfo->fb_base_phys;
1985*4882a593Smuzhiyun info->fix.smem_len = rinfo->video_ram;
1986*4882a593Smuzhiyun info->fix.type = FB_TYPE_PACKED_PIXELS;
1987*4882a593Smuzhiyun info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
1988*4882a593Smuzhiyun info->fix.xpanstep = 8;
1989*4882a593Smuzhiyun info->fix.ypanstep = 1;
1990*4882a593Smuzhiyun info->fix.ywrapstep = 0;
1991*4882a593Smuzhiyun info->fix.type_aux = 0;
1992*4882a593Smuzhiyun info->fix.mmio_start = rinfo->mmio_base_phys;
1993*4882a593Smuzhiyun info->fix.mmio_len = RADEON_REGSIZE;
1994*4882a593Smuzhiyun info->fix.accel = FB_ACCEL_ATI_RADEON;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun fb_alloc_cmap(&info->cmap, 256, 0);
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun if (noaccel)
1999*4882a593Smuzhiyun info->flags |= FBINFO_HWACCEL_DISABLED;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun return 0;
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun /*
2005*4882a593Smuzhiyun * This reconfigure the card's internal memory map. In theory, we'd like
2006*4882a593Smuzhiyun * to setup the card's memory at the same address as it's PCI bus address,
2007*4882a593Smuzhiyun * and the AGP aperture right after that so that system RAM on 32 bits
2008*4882a593Smuzhiyun * machines at least, is directly accessible. However, doing so would
2009*4882a593Smuzhiyun * conflict with the current XFree drivers...
2010*4882a593Smuzhiyun * Ultimately, I hope XFree, GATOS and ATI binary drivers will all agree
2011*4882a593Smuzhiyun * on the proper way to set this up and duplicate this here. In the meantime,
2012*4882a593Smuzhiyun * I put the card's memory at 0 in card space and AGP at some random high
2013*4882a593Smuzhiyun * local (0xe0000000 for now) that will be changed by XFree/DRI anyway
2014*4882a593Smuzhiyun */
2015*4882a593Smuzhiyun #ifdef CONFIG_PPC
2016*4882a593Smuzhiyun #undef SET_MC_FB_FROM_APERTURE
fixup_memory_mappings(struct radeonfb_info * rinfo)2017*4882a593Smuzhiyun static void fixup_memory_mappings(struct radeonfb_info *rinfo)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun u32 save_crtc_gen_cntl, save_crtc2_gen_cntl = 0;
2020*4882a593Smuzhiyun u32 save_crtc_ext_cntl;
2021*4882a593Smuzhiyun u32 aper_base, aper_size;
2022*4882a593Smuzhiyun u32 agp_base;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun /* First, we disable display to avoid interfering */
2025*4882a593Smuzhiyun if (rinfo->has_CRTC2) {
2026*4882a593Smuzhiyun save_crtc2_gen_cntl = INREG(CRTC2_GEN_CNTL);
2027*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, save_crtc2_gen_cntl | CRTC2_DISP_REQ_EN_B);
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun save_crtc_gen_cntl = INREG(CRTC_GEN_CNTL);
2030*4882a593Smuzhiyun save_crtc_ext_cntl = INREG(CRTC_EXT_CNTL);
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun OUTREG(CRTC_EXT_CNTL, save_crtc_ext_cntl | CRTC_DISPLAY_DIS);
2033*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, save_crtc_gen_cntl | CRTC_DISP_REQ_EN_B);
2034*4882a593Smuzhiyun mdelay(100);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun aper_base = INREG(CNFG_APER_0_BASE);
2037*4882a593Smuzhiyun aper_size = INREG(CNFG_APER_SIZE);
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun #ifdef SET_MC_FB_FROM_APERTURE
2040*4882a593Smuzhiyun /* Set framebuffer to be at the same address as set in PCI BAR */
2041*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION,
2042*4882a593Smuzhiyun ((aper_base + aper_size - 1) & 0xffff0000) | (aper_base >> 16));
2043*4882a593Smuzhiyun rinfo->fb_local_base = aper_base;
2044*4882a593Smuzhiyun #else
2045*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION, 0x7fff0000);
2046*4882a593Smuzhiyun rinfo->fb_local_base = 0;
2047*4882a593Smuzhiyun #endif
2048*4882a593Smuzhiyun agp_base = aper_base + aper_size;
2049*4882a593Smuzhiyun if (agp_base & 0xf0000000)
2050*4882a593Smuzhiyun agp_base = (aper_base | 0x0fffffff) + 1;
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun /* Set AGP to be just after the framebuffer on a 256Mb boundary. This
2053*4882a593Smuzhiyun * assumes the FB isn't mapped to 0xf0000000 or above, but this is
2054*4882a593Smuzhiyun * always the case on PPCs afaik.
2055*4882a593Smuzhiyun */
2056*4882a593Smuzhiyun #ifdef SET_MC_FB_FROM_APERTURE
2057*4882a593Smuzhiyun OUTREG(MC_AGP_LOCATION, 0xffff0000 | (agp_base >> 16));
2058*4882a593Smuzhiyun #else
2059*4882a593Smuzhiyun OUTREG(MC_AGP_LOCATION, 0xffffe000);
2060*4882a593Smuzhiyun #endif
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun /* Fixup the display base addresses & engine offsets while we
2063*4882a593Smuzhiyun * are at it as well
2064*4882a593Smuzhiyun */
2065*4882a593Smuzhiyun #ifdef SET_MC_FB_FROM_APERTURE
2066*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, aper_base);
2067*4882a593Smuzhiyun if (rinfo->has_CRTC2)
2068*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, aper_base);
2069*4882a593Smuzhiyun OUTREG(OV0_BASE_ADDR, aper_base);
2070*4882a593Smuzhiyun #else
2071*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, 0);
2072*4882a593Smuzhiyun if (rinfo->has_CRTC2)
2073*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, 0);
2074*4882a593Smuzhiyun OUTREG(OV0_BASE_ADDR, 0);
2075*4882a593Smuzhiyun #endif
2076*4882a593Smuzhiyun mdelay(100);
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun /* Restore display settings */
2079*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, save_crtc_gen_cntl);
2080*4882a593Smuzhiyun OUTREG(CRTC_EXT_CNTL, save_crtc_ext_cntl);
2081*4882a593Smuzhiyun if (rinfo->has_CRTC2)
2082*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, save_crtc2_gen_cntl);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun pr_debug("aper_base: %08x MC_FB_LOC to: %08x, MC_AGP_LOC to: %08x\n",
2085*4882a593Smuzhiyun aper_base,
2086*4882a593Smuzhiyun ((aper_base + aper_size - 1) & 0xffff0000) | (aper_base >> 16),
2087*4882a593Smuzhiyun 0xffff0000 | (agp_base >> 16));
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun #endif /* CONFIG_PPC */
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun
radeon_identify_vram(struct radeonfb_info * rinfo)2092*4882a593Smuzhiyun static void radeon_identify_vram(struct radeonfb_info *rinfo)
2093*4882a593Smuzhiyun {
2094*4882a593Smuzhiyun u32 tmp;
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun /* framebuffer size */
2097*4882a593Smuzhiyun if ((rinfo->family == CHIP_FAMILY_RS100) ||
2098*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS200) ||
2099*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS300) ||
2100*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RC410) ||
2101*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS400) ||
2102*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS480) ) {
2103*4882a593Smuzhiyun u32 tom = INREG(NB_TOM);
2104*4882a593Smuzhiyun tmp = ((((tom >> 16) - (tom & 0xffff) + 1) << 6) * 1024);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun radeon_fifo_wait(6);
2107*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION, tom);
2108*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, (tom & 0xffff) << 16);
2109*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, (tom & 0xffff) << 16);
2110*4882a593Smuzhiyun OUTREG(OV0_BASE_ADDR, (tom & 0xffff) << 16);
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun /* This is supposed to fix the crtc2 noise problem. */
2113*4882a593Smuzhiyun OUTREG(GRPH2_BUFFER_CNTL, INREG(GRPH2_BUFFER_CNTL) & ~0x7f0000);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun if ((rinfo->family == CHIP_FAMILY_RS100) ||
2116*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS200)) {
2117*4882a593Smuzhiyun /* This is to workaround the asic bug for RMX, some versions
2118*4882a593Smuzhiyun of BIOS doesn't have this register initialized correctly.
2119*4882a593Smuzhiyun */
2120*4882a593Smuzhiyun OUTREGP(CRTC_MORE_CNTL, CRTC_H_CUTOFF_ACTIVE_EN,
2121*4882a593Smuzhiyun ~CRTC_H_CUTOFF_ACTIVE_EN);
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun } else {
2124*4882a593Smuzhiyun tmp = INREG(CNFG_MEMSIZE);
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /* mem size is bits [28:0], mask off the rest */
2128*4882a593Smuzhiyun rinfo->video_ram = tmp & CNFG_MEMSIZE_MASK;
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /*
2131*4882a593Smuzhiyun * Hack to get around some busted production M6's
2132*4882a593Smuzhiyun * reporting no ram
2133*4882a593Smuzhiyun */
2134*4882a593Smuzhiyun if (rinfo->video_ram == 0) {
2135*4882a593Smuzhiyun switch (rinfo->pdev->device) {
2136*4882a593Smuzhiyun case PCI_CHIP_RADEON_LY:
2137*4882a593Smuzhiyun case PCI_CHIP_RADEON_LZ:
2138*4882a593Smuzhiyun rinfo->video_ram = 8192 * 1024;
2139*4882a593Smuzhiyun break;
2140*4882a593Smuzhiyun default:
2141*4882a593Smuzhiyun break;
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun /*
2147*4882a593Smuzhiyun * Now try to identify VRAM type
2148*4882a593Smuzhiyun */
2149*4882a593Smuzhiyun if (rinfo->is_IGP || (rinfo->family >= CHIP_FAMILY_R300) ||
2150*4882a593Smuzhiyun (INREG(MEM_SDRAM_MODE_REG) & (1<<30)))
2151*4882a593Smuzhiyun rinfo->vram_ddr = 1;
2152*4882a593Smuzhiyun else
2153*4882a593Smuzhiyun rinfo->vram_ddr = 0;
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun tmp = INREG(MEM_CNTL);
2156*4882a593Smuzhiyun if (IS_R300_VARIANT(rinfo)) {
2157*4882a593Smuzhiyun tmp &= R300_MEM_NUM_CHANNELS_MASK;
2158*4882a593Smuzhiyun switch (tmp) {
2159*4882a593Smuzhiyun case 0: rinfo->vram_width = 64; break;
2160*4882a593Smuzhiyun case 1: rinfo->vram_width = 128; break;
2161*4882a593Smuzhiyun case 2: rinfo->vram_width = 256; break;
2162*4882a593Smuzhiyun default: rinfo->vram_width = 128; break;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun } else if ((rinfo->family == CHIP_FAMILY_RV100) ||
2165*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS100) ||
2166*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RS200)){
2167*4882a593Smuzhiyun if (tmp & RV100_MEM_HALF_MODE)
2168*4882a593Smuzhiyun rinfo->vram_width = 32;
2169*4882a593Smuzhiyun else
2170*4882a593Smuzhiyun rinfo->vram_width = 64;
2171*4882a593Smuzhiyun } else {
2172*4882a593Smuzhiyun if (tmp & MEM_NUM_CHANNELS_MASK)
2173*4882a593Smuzhiyun rinfo->vram_width = 128;
2174*4882a593Smuzhiyun else
2175*4882a593Smuzhiyun rinfo->vram_width = 64;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun /* This may not be correct, as some cards can have half of channel disabled
2179*4882a593Smuzhiyun * ToDo: identify these cases
2180*4882a593Smuzhiyun */
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun pr_debug("radeonfb (%s): Found %ldk of %s %d bits wide videoram\n",
2183*4882a593Smuzhiyun pci_name(rinfo->pdev),
2184*4882a593Smuzhiyun rinfo->video_ram / 1024,
2185*4882a593Smuzhiyun rinfo->vram_ddr ? "DDR" : "SDRAM",
2186*4882a593Smuzhiyun rinfo->vram_width);
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /*
2190*4882a593Smuzhiyun * Sysfs
2191*4882a593Smuzhiyun */
2192*4882a593Smuzhiyun
radeon_show_one_edid(char * buf,loff_t off,size_t count,const u8 * edid)2193*4882a593Smuzhiyun static ssize_t radeon_show_one_edid(char *buf, loff_t off, size_t count, const u8 *edid)
2194*4882a593Smuzhiyun {
2195*4882a593Smuzhiyun return memory_read_from_buffer(buf, count, &off, edid, EDID_LENGTH);
2196*4882a593Smuzhiyun }
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun
radeon_show_edid1(struct file * filp,struct kobject * kobj,struct bin_attribute * bin_attr,char * buf,loff_t off,size_t count)2199*4882a593Smuzhiyun static ssize_t radeon_show_edid1(struct file *filp, struct kobject *kobj,
2200*4882a593Smuzhiyun struct bin_attribute *bin_attr,
2201*4882a593Smuzhiyun char *buf, loff_t off, size_t count)
2202*4882a593Smuzhiyun {
2203*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2204*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
2205*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun return radeon_show_one_edid(buf, off, count, rinfo->mon1_EDID);
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun
radeon_show_edid2(struct file * filp,struct kobject * kobj,struct bin_attribute * bin_attr,char * buf,loff_t off,size_t count)2211*4882a593Smuzhiyun static ssize_t radeon_show_edid2(struct file *filp, struct kobject *kobj,
2212*4882a593Smuzhiyun struct bin_attribute *bin_attr,
2213*4882a593Smuzhiyun char *buf, loff_t off, size_t count)
2214*4882a593Smuzhiyun {
2215*4882a593Smuzhiyun struct device *dev = container_of(kobj, struct device, kobj);
2216*4882a593Smuzhiyun struct fb_info *info = dev_get_drvdata(dev);
2217*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun return radeon_show_one_edid(buf, off, count, rinfo->mon2_EDID);
2220*4882a593Smuzhiyun }
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun static const struct bin_attribute edid1_attr = {
2223*4882a593Smuzhiyun .attr = {
2224*4882a593Smuzhiyun .name = "edid1",
2225*4882a593Smuzhiyun .mode = 0444,
2226*4882a593Smuzhiyun },
2227*4882a593Smuzhiyun .size = EDID_LENGTH,
2228*4882a593Smuzhiyun .read = radeon_show_edid1,
2229*4882a593Smuzhiyun };
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun static const struct bin_attribute edid2_attr = {
2232*4882a593Smuzhiyun .attr = {
2233*4882a593Smuzhiyun .name = "edid2",
2234*4882a593Smuzhiyun .mode = 0444,
2235*4882a593Smuzhiyun },
2236*4882a593Smuzhiyun .size = EDID_LENGTH,
2237*4882a593Smuzhiyun .read = radeon_show_edid2,
2238*4882a593Smuzhiyun };
2239*4882a593Smuzhiyun
radeon_kick_out_firmware_fb(struct pci_dev * pdev)2240*4882a593Smuzhiyun static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
2241*4882a593Smuzhiyun {
2242*4882a593Smuzhiyun struct apertures_struct *ap;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun ap = alloc_apertures(1);
2245*4882a593Smuzhiyun if (!ap)
2246*4882a593Smuzhiyun return -ENOMEM;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun ap->ranges[0].base = pci_resource_start(pdev, 0);
2249*4882a593Smuzhiyun ap->ranges[0].size = pci_resource_len(pdev, 0);
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun remove_conflicting_framebuffers(ap, KBUILD_MODNAME, false);
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun kfree(ap);
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun return 0;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun
radeonfb_pci_register(struct pci_dev * pdev,const struct pci_device_id * ent)2258*4882a593Smuzhiyun static int radeonfb_pci_register(struct pci_dev *pdev,
2259*4882a593Smuzhiyun const struct pci_device_id *ent)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun struct fb_info *info;
2262*4882a593Smuzhiyun struct radeonfb_info *rinfo;
2263*4882a593Smuzhiyun int ret;
2264*4882a593Smuzhiyun unsigned char c1, c2;
2265*4882a593Smuzhiyun int err = 0;
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun pr_debug("radeonfb_pci_register BEGIN\n");
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun /* Enable device in PCI config */
2270*4882a593Smuzhiyun ret = pci_enable_device(pdev);
2271*4882a593Smuzhiyun if (ret < 0) {
2272*4882a593Smuzhiyun printk(KERN_ERR "radeonfb (%s): Cannot enable PCI device\n",
2273*4882a593Smuzhiyun pci_name(pdev));
2274*4882a593Smuzhiyun goto err_out;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun info = framebuffer_alloc(sizeof(struct radeonfb_info), &pdev->dev);
2278*4882a593Smuzhiyun if (!info) {
2279*4882a593Smuzhiyun ret = -ENOMEM;
2280*4882a593Smuzhiyun goto err_disable;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun rinfo = info->par;
2283*4882a593Smuzhiyun rinfo->info = info;
2284*4882a593Smuzhiyun rinfo->pdev = pdev;
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun spin_lock_init(&rinfo->reg_lock);
2287*4882a593Smuzhiyun timer_setup(&rinfo->lvds_timer, radeon_lvds_timer_func, 0);
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun c1 = ent->device >> 8;
2290*4882a593Smuzhiyun c2 = ent->device & 0xff;
2291*4882a593Smuzhiyun if (isprint(c1) && isprint(c2))
2292*4882a593Smuzhiyun snprintf(rinfo->name, sizeof(rinfo->name),
2293*4882a593Smuzhiyun "ATI Radeon %x \"%c%c\"", ent->device & 0xffff, c1, c2);
2294*4882a593Smuzhiyun else
2295*4882a593Smuzhiyun snprintf(rinfo->name, sizeof(rinfo->name),
2296*4882a593Smuzhiyun "ATI Radeon %x", ent->device & 0xffff);
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun rinfo->family = ent->driver_data & CHIP_FAMILY_MASK;
2299*4882a593Smuzhiyun rinfo->chipset = pdev->device;
2300*4882a593Smuzhiyun rinfo->has_CRTC2 = (ent->driver_data & CHIP_HAS_CRTC2) != 0;
2301*4882a593Smuzhiyun rinfo->is_mobility = (ent->driver_data & CHIP_IS_MOBILITY) != 0;
2302*4882a593Smuzhiyun rinfo->is_IGP = (ent->driver_data & CHIP_IS_IGP) != 0;
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun /* Set base addrs */
2305*4882a593Smuzhiyun rinfo->fb_base_phys = pci_resource_start (pdev, 0);
2306*4882a593Smuzhiyun rinfo->mmio_base_phys = pci_resource_start (pdev, 2);
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun ret = radeon_kick_out_firmware_fb(pdev);
2309*4882a593Smuzhiyun if (ret)
2310*4882a593Smuzhiyun goto err_release_fb;
2311*4882a593Smuzhiyun
2312*4882a593Smuzhiyun /* request the mem regions */
2313*4882a593Smuzhiyun ret = pci_request_region(pdev, 0, "radeonfb framebuffer");
2314*4882a593Smuzhiyun if (ret < 0) {
2315*4882a593Smuzhiyun printk( KERN_ERR "radeonfb (%s): cannot request region 0.\n",
2316*4882a593Smuzhiyun pci_name(rinfo->pdev));
2317*4882a593Smuzhiyun goto err_release_fb;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun ret = pci_request_region(pdev, 2, "radeonfb mmio");
2321*4882a593Smuzhiyun if (ret < 0) {
2322*4882a593Smuzhiyun printk( KERN_ERR "radeonfb (%s): cannot request region 2.\n",
2323*4882a593Smuzhiyun pci_name(rinfo->pdev));
2324*4882a593Smuzhiyun goto err_release_pci0;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun /* map the regions */
2328*4882a593Smuzhiyun rinfo->mmio_base = ioremap(rinfo->mmio_base_phys, RADEON_REGSIZE);
2329*4882a593Smuzhiyun if (!rinfo->mmio_base) {
2330*4882a593Smuzhiyun printk(KERN_ERR "radeonfb (%s): cannot map MMIO\n",
2331*4882a593Smuzhiyun pci_name(rinfo->pdev));
2332*4882a593Smuzhiyun ret = -EIO;
2333*4882a593Smuzhiyun goto err_release_pci2;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun rinfo->fb_local_base = INREG(MC_FB_LOCATION) << 16;
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun /*
2339*4882a593Smuzhiyun * Check for errata
2340*4882a593Smuzhiyun */
2341*4882a593Smuzhiyun rinfo->errata = 0;
2342*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_R300 &&
2343*4882a593Smuzhiyun (INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK)
2344*4882a593Smuzhiyun == CFG_ATI_REV_A11)
2345*4882a593Smuzhiyun rinfo->errata |= CHIP_ERRATA_R300_CG;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RV200 ||
2348*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_RS200)
2349*4882a593Smuzhiyun rinfo->errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RV100 ||
2352*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_RS100 ||
2353*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_RS200)
2354*4882a593Smuzhiyun rinfo->errata |= CHIP_ERRATA_PLL_DELAY;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun #if defined(CONFIG_PPC) || defined(CONFIG_SPARC)
2357*4882a593Smuzhiyun /* On PPC, we obtain the OF device-node pointer to the firmware
2358*4882a593Smuzhiyun * data for this chip
2359*4882a593Smuzhiyun */
2360*4882a593Smuzhiyun rinfo->of_node = pci_device_to_OF_node(pdev);
2361*4882a593Smuzhiyun if (rinfo->of_node == NULL)
2362*4882a593Smuzhiyun printk(KERN_WARNING "radeonfb (%s): Cannot match card to OF node !\n",
2363*4882a593Smuzhiyun pci_name(rinfo->pdev));
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun #endif /* CONFIG_PPC || CONFIG_SPARC */
2366*4882a593Smuzhiyun #ifdef CONFIG_PPC
2367*4882a593Smuzhiyun /* On PPC, the firmware sets up a memory mapping that tends
2368*4882a593Smuzhiyun * to cause lockups when enabling the engine. We reconfigure
2369*4882a593Smuzhiyun * the card internal memory mappings properly
2370*4882a593Smuzhiyun */
2371*4882a593Smuzhiyun fixup_memory_mappings(rinfo);
2372*4882a593Smuzhiyun #endif /* CONFIG_PPC */
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun /* Get VRAM size and type */
2375*4882a593Smuzhiyun radeon_identify_vram(rinfo);
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun rinfo->mapped_vram = min_t(unsigned long, MAX_MAPPED_VRAM, rinfo->video_ram);
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun do {
2380*4882a593Smuzhiyun rinfo->fb_base = ioremap_wc(rinfo->fb_base_phys,
2381*4882a593Smuzhiyun rinfo->mapped_vram);
2382*4882a593Smuzhiyun } while (rinfo->fb_base == NULL &&
2383*4882a593Smuzhiyun ((rinfo->mapped_vram /= 2) >= MIN_MAPPED_VRAM));
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun if (rinfo->fb_base == NULL) {
2386*4882a593Smuzhiyun printk (KERN_ERR "radeonfb (%s): cannot map FB\n",
2387*4882a593Smuzhiyun pci_name(rinfo->pdev));
2388*4882a593Smuzhiyun ret = -EIO;
2389*4882a593Smuzhiyun goto err_unmap_rom;
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun pr_debug("radeonfb (%s): mapped %ldk videoram\n", pci_name(rinfo->pdev),
2393*4882a593Smuzhiyun rinfo->mapped_vram/1024);
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun /*
2396*4882a593Smuzhiyun * Map the BIOS ROM if any and retrieve PLL parameters from
2397*4882a593Smuzhiyun * the BIOS. We skip that on mobility chips as the real panel
2398*4882a593Smuzhiyun * values we need aren't in the ROM but in the BIOS image in
2399*4882a593Smuzhiyun * memory. This is definitely not the best meacnism though,
2400*4882a593Smuzhiyun * we really need the arch code to tell us which is the "primary"
2401*4882a593Smuzhiyun * video adapter to use the memory image (or better, the arch
2402*4882a593Smuzhiyun * should provide us a copy of the BIOS image to shield us from
2403*4882a593Smuzhiyun * archs who would store that elsewhere and/or could initialize
2404*4882a593Smuzhiyun * more than one adapter during boot).
2405*4882a593Smuzhiyun */
2406*4882a593Smuzhiyun if (!rinfo->is_mobility)
2407*4882a593Smuzhiyun radeon_map_ROM(rinfo, pdev);
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun /*
2410*4882a593Smuzhiyun * On x86, the primary display on laptop may have it's BIOS
2411*4882a593Smuzhiyun * ROM elsewhere, try to locate it at the legacy memory hole.
2412*4882a593Smuzhiyun * We probably need to make sure this is the primary display,
2413*4882a593Smuzhiyun * but that is difficult without some arch support.
2414*4882a593Smuzhiyun */
2415*4882a593Smuzhiyun #ifdef CONFIG_X86
2416*4882a593Smuzhiyun if (rinfo->bios_seg == NULL)
2417*4882a593Smuzhiyun radeon_find_mem_vbios(rinfo);
2418*4882a593Smuzhiyun #endif
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun /* If both above failed, try the BIOS ROM again for mobility
2421*4882a593Smuzhiyun * chips
2422*4882a593Smuzhiyun */
2423*4882a593Smuzhiyun if (rinfo->bios_seg == NULL && rinfo->is_mobility)
2424*4882a593Smuzhiyun radeon_map_ROM(rinfo, pdev);
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun /* Get informations about the board's PLL */
2427*4882a593Smuzhiyun radeon_get_pllinfo(rinfo);
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_I2C
2430*4882a593Smuzhiyun /* Register I2C bus */
2431*4882a593Smuzhiyun radeon_create_i2c_busses(rinfo);
2432*4882a593Smuzhiyun #endif
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun /* set all the vital stuff */
2435*4882a593Smuzhiyun radeon_set_fbinfo (rinfo);
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun /* Probe screen types */
2438*4882a593Smuzhiyun radeon_probe_screens(rinfo, monitor_layout, ignore_edid);
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun /* Build mode list, check out panel native model */
2441*4882a593Smuzhiyun radeon_check_modes(rinfo, mode_option);
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun /* Register some sysfs stuff (should be done better) */
2444*4882a593Smuzhiyun if (rinfo->mon1_EDID)
2445*4882a593Smuzhiyun err |= sysfs_create_bin_file(&rinfo->pdev->dev.kobj,
2446*4882a593Smuzhiyun &edid1_attr);
2447*4882a593Smuzhiyun if (rinfo->mon2_EDID)
2448*4882a593Smuzhiyun err |= sysfs_create_bin_file(&rinfo->pdev->dev.kobj,
2449*4882a593Smuzhiyun &edid2_attr);
2450*4882a593Smuzhiyun if (err)
2451*4882a593Smuzhiyun pr_warn("%s() Creating sysfs files failed, continuing\n",
2452*4882a593Smuzhiyun __func__);
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun /* save current mode regs before we switch into the new one
2455*4882a593Smuzhiyun * so we can restore this upon __exit
2456*4882a593Smuzhiyun */
2457*4882a593Smuzhiyun radeon_save_state (rinfo, &rinfo->init_state);
2458*4882a593Smuzhiyun memcpy(&rinfo->state, &rinfo->init_state, sizeof(struct radeon_regs));
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun /* Setup Power Management capabilities */
2461*4882a593Smuzhiyun if (default_dynclk < -1) {
2462*4882a593Smuzhiyun /* -2 is special: means ON on mobility chips and do not
2463*4882a593Smuzhiyun * change on others
2464*4882a593Smuzhiyun */
2465*4882a593Smuzhiyun radeonfb_pm_init(rinfo, rinfo->is_mobility ? 1 : -1, ignore_devlist, force_sleep);
2466*4882a593Smuzhiyun } else
2467*4882a593Smuzhiyun radeonfb_pm_init(rinfo, default_dynclk, ignore_devlist, force_sleep);
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun pci_set_drvdata(pdev, info);
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun /* Register with fbdev layer */
2472*4882a593Smuzhiyun ret = register_framebuffer(info);
2473*4882a593Smuzhiyun if (ret < 0) {
2474*4882a593Smuzhiyun printk (KERN_ERR "radeonfb (%s): could not register framebuffer\n",
2475*4882a593Smuzhiyun pci_name(rinfo->pdev));
2476*4882a593Smuzhiyun goto err_unmap_fb;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun if (!nomtrr)
2480*4882a593Smuzhiyun rinfo->wc_cookie = arch_phys_wc_add(rinfo->fb_base_phys,
2481*4882a593Smuzhiyun rinfo->video_ram);
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun if (backlight)
2484*4882a593Smuzhiyun radeonfb_bl_init(rinfo);
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun printk ("radeonfb (%s): %s\n", pci_name(rinfo->pdev), rinfo->name);
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun if (rinfo->bios_seg)
2489*4882a593Smuzhiyun radeon_unmap_ROM(rinfo, pdev);
2490*4882a593Smuzhiyun pr_debug("radeonfb_pci_register END\n");
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun return 0;
2493*4882a593Smuzhiyun err_unmap_fb:
2494*4882a593Smuzhiyun iounmap(rinfo->fb_base);
2495*4882a593Smuzhiyun err_unmap_rom:
2496*4882a593Smuzhiyun kfree(rinfo->mon1_EDID);
2497*4882a593Smuzhiyun kfree(rinfo->mon2_EDID);
2498*4882a593Smuzhiyun if (rinfo->mon1_modedb)
2499*4882a593Smuzhiyun fb_destroy_modedb(rinfo->mon1_modedb);
2500*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
2501*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_I2C
2502*4882a593Smuzhiyun radeon_delete_i2c_busses(rinfo);
2503*4882a593Smuzhiyun #endif
2504*4882a593Smuzhiyun if (rinfo->bios_seg)
2505*4882a593Smuzhiyun radeon_unmap_ROM(rinfo, pdev);
2506*4882a593Smuzhiyun iounmap(rinfo->mmio_base);
2507*4882a593Smuzhiyun err_release_pci2:
2508*4882a593Smuzhiyun pci_release_region(pdev, 2);
2509*4882a593Smuzhiyun err_release_pci0:
2510*4882a593Smuzhiyun pci_release_region(pdev, 0);
2511*4882a593Smuzhiyun err_release_fb:
2512*4882a593Smuzhiyun framebuffer_release(info);
2513*4882a593Smuzhiyun err_disable:
2514*4882a593Smuzhiyun err_out:
2515*4882a593Smuzhiyun return ret;
2516*4882a593Smuzhiyun }
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun
radeonfb_pci_unregister(struct pci_dev * pdev)2520*4882a593Smuzhiyun static void radeonfb_pci_unregister(struct pci_dev *pdev)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(pdev);
2523*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun if (!rinfo)
2526*4882a593Smuzhiyun return;
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun radeonfb_pm_exit(rinfo);
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun if (rinfo->mon1_EDID)
2531*4882a593Smuzhiyun sysfs_remove_bin_file(&rinfo->pdev->dev.kobj, &edid1_attr);
2532*4882a593Smuzhiyun if (rinfo->mon2_EDID)
2533*4882a593Smuzhiyun sysfs_remove_bin_file(&rinfo->pdev->dev.kobj, &edid2_attr);
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun del_timer_sync(&rinfo->lvds_timer);
2536*4882a593Smuzhiyun arch_phys_wc_del(rinfo->wc_cookie);
2537*4882a593Smuzhiyun unregister_framebuffer(info);
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun radeonfb_bl_exit(rinfo);
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun iounmap(rinfo->mmio_base);
2542*4882a593Smuzhiyun iounmap(rinfo->fb_base);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun pci_release_region(pdev, 2);
2545*4882a593Smuzhiyun pci_release_region(pdev, 0);
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun kfree(rinfo->mon1_EDID);
2548*4882a593Smuzhiyun kfree(rinfo->mon2_EDID);
2549*4882a593Smuzhiyun if (rinfo->mon1_modedb)
2550*4882a593Smuzhiyun fb_destroy_modedb(rinfo->mon1_modedb);
2551*4882a593Smuzhiyun #ifdef CONFIG_FB_RADEON_I2C
2552*4882a593Smuzhiyun radeon_delete_i2c_busses(rinfo);
2553*4882a593Smuzhiyun #endif
2554*4882a593Smuzhiyun fb_dealloc_cmap(&info->cmap);
2555*4882a593Smuzhiyun framebuffer_release(info);
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun #ifdef CONFIG_PM
2559*4882a593Smuzhiyun #define RADEONFB_PCI_PM_OPS (&radeonfb_pci_pm_ops)
2560*4882a593Smuzhiyun #else
2561*4882a593Smuzhiyun #define RADEONFB_PCI_PM_OPS NULL
2562*4882a593Smuzhiyun #endif
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun static struct pci_driver radeonfb_driver = {
2565*4882a593Smuzhiyun .name = "radeonfb",
2566*4882a593Smuzhiyun .id_table = radeonfb_pci_table,
2567*4882a593Smuzhiyun .probe = radeonfb_pci_register,
2568*4882a593Smuzhiyun .remove = radeonfb_pci_unregister,
2569*4882a593Smuzhiyun .driver.pm = RADEONFB_PCI_PM_OPS,
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun #ifndef MODULE
radeonfb_setup(char * options)2573*4882a593Smuzhiyun static int __init radeonfb_setup (char *options)
2574*4882a593Smuzhiyun {
2575*4882a593Smuzhiyun char *this_opt;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun if (!options || !*options)
2578*4882a593Smuzhiyun return 0;
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun while ((this_opt = strsep (&options, ",")) != NULL) {
2581*4882a593Smuzhiyun if (!*this_opt)
2582*4882a593Smuzhiyun continue;
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun if (!strncmp(this_opt, "noaccel", 7)) {
2585*4882a593Smuzhiyun noaccel = 1;
2586*4882a593Smuzhiyun } else if (!strncmp(this_opt, "mirror", 6)) {
2587*4882a593Smuzhiyun mirror = 1;
2588*4882a593Smuzhiyun } else if (!strncmp(this_opt, "force_dfp", 9)) {
2589*4882a593Smuzhiyun force_dfp = 1;
2590*4882a593Smuzhiyun } else if (!strncmp(this_opt, "panel_yres:", 11)) {
2591*4882a593Smuzhiyun panel_yres = simple_strtoul((this_opt+11), NULL, 0);
2592*4882a593Smuzhiyun } else if (!strncmp(this_opt, "backlight:", 10)) {
2593*4882a593Smuzhiyun backlight = simple_strtoul(this_opt+10, NULL, 0);
2594*4882a593Smuzhiyun } else if (!strncmp(this_opt, "nomtrr", 6)) {
2595*4882a593Smuzhiyun nomtrr = 1;
2596*4882a593Smuzhiyun } else if (!strncmp(this_opt, "nomodeset", 9)) {
2597*4882a593Smuzhiyun nomodeset = 1;
2598*4882a593Smuzhiyun } else if (!strncmp(this_opt, "force_measure_pll", 17)) {
2599*4882a593Smuzhiyun force_measure_pll = 1;
2600*4882a593Smuzhiyun } else if (!strncmp(this_opt, "ignore_edid", 11)) {
2601*4882a593Smuzhiyun ignore_edid = 1;
2602*4882a593Smuzhiyun #if defined(CONFIG_PM) && defined(CONFIG_X86)
2603*4882a593Smuzhiyun } else if (!strncmp(this_opt, "force_sleep", 11)) {
2604*4882a593Smuzhiyun force_sleep = 1;
2605*4882a593Smuzhiyun } else if (!strncmp(this_opt, "ignore_devlist", 14)) {
2606*4882a593Smuzhiyun ignore_devlist = 1;
2607*4882a593Smuzhiyun #endif
2608*4882a593Smuzhiyun } else
2609*4882a593Smuzhiyun mode_option = this_opt;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun return 0;
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun #endif /* MODULE */
2614*4882a593Smuzhiyun
radeonfb_init(void)2615*4882a593Smuzhiyun static int __init radeonfb_init (void)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun #ifndef MODULE
2618*4882a593Smuzhiyun char *option = NULL;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun if (fb_get_options("radeonfb", &option))
2621*4882a593Smuzhiyun return -ENODEV;
2622*4882a593Smuzhiyun radeonfb_setup(option);
2623*4882a593Smuzhiyun #endif
2624*4882a593Smuzhiyun return pci_register_driver (&radeonfb_driver);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun
radeonfb_exit(void)2628*4882a593Smuzhiyun static void __exit radeonfb_exit (void)
2629*4882a593Smuzhiyun {
2630*4882a593Smuzhiyun pci_unregister_driver (&radeonfb_driver);
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun module_init(radeonfb_init);
2634*4882a593Smuzhiyun module_exit(radeonfb_exit);
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun MODULE_AUTHOR("Ani Joshi");
2637*4882a593Smuzhiyun MODULE_DESCRIPTION("framebuffer driver for ATI Radeon chipset");
2638*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2639*4882a593Smuzhiyun module_param(noaccel, bool, 0);
2640*4882a593Smuzhiyun module_param(default_dynclk, int, 0);
2641*4882a593Smuzhiyun MODULE_PARM_DESC(default_dynclk, "int: -2=enable on mobility only,-1=do not change,0=off,1=on");
2642*4882a593Smuzhiyun MODULE_PARM_DESC(noaccel, "bool: disable acceleration");
2643*4882a593Smuzhiyun module_param(nomodeset, bool, 0);
2644*4882a593Smuzhiyun MODULE_PARM_DESC(nomodeset, "bool: disable actual setting of video mode");
2645*4882a593Smuzhiyun module_param(mirror, bool, 0);
2646*4882a593Smuzhiyun MODULE_PARM_DESC(mirror, "bool: mirror the display to both monitors");
2647*4882a593Smuzhiyun module_param(force_dfp, bool, 0);
2648*4882a593Smuzhiyun MODULE_PARM_DESC(force_dfp, "bool: force display to dfp");
2649*4882a593Smuzhiyun module_param(ignore_edid, bool, 0);
2650*4882a593Smuzhiyun MODULE_PARM_DESC(ignore_edid, "bool: Ignore EDID data when doing DDC probe");
2651*4882a593Smuzhiyun module_param(monitor_layout, charp, 0);
2652*4882a593Smuzhiyun MODULE_PARM_DESC(monitor_layout, "Specify monitor mapping (like XFree86)");
2653*4882a593Smuzhiyun module_param(force_measure_pll, bool, 0);
2654*4882a593Smuzhiyun MODULE_PARM_DESC(force_measure_pll, "Force measurement of PLL (debug)");
2655*4882a593Smuzhiyun module_param(nomtrr, bool, 0);
2656*4882a593Smuzhiyun MODULE_PARM_DESC(nomtrr, "bool: disable use of MTRR registers");
2657*4882a593Smuzhiyun module_param(panel_yres, int, 0);
2658*4882a593Smuzhiyun MODULE_PARM_DESC(panel_yres, "int: set panel yres");
2659*4882a593Smuzhiyun module_param(mode_option, charp, 0);
2660*4882a593Smuzhiyun MODULE_PARM_DESC(mode_option, "Specify resolution as \"<xres>x<yres>[-<bpp>][@<refresh>]\" ");
2661*4882a593Smuzhiyun #if defined(CONFIG_PM) && defined(CONFIG_X86)
2662*4882a593Smuzhiyun module_param(force_sleep, bool, 0);
2663*4882a593Smuzhiyun MODULE_PARM_DESC(force_sleep, "bool: force D2 sleep mode on all hardware");
2664*4882a593Smuzhiyun module_param(ignore_devlist, bool, 0);
2665*4882a593Smuzhiyun MODULE_PARM_DESC(ignore_devlist, "bool: ignore workarounds for bugs in specific laptops");
2666*4882a593Smuzhiyun #endif
2667