1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * drivers/video/aty/radeon_pm.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2003,2004 Ben. Herrenschmidt <benh@kernel.crashing.org>
6*4882a593Smuzhiyun * Copyright 2004 Paul Mackerras <paulus@samba.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This is the power management code for ATI radeon chipsets. It contains
9*4882a593Smuzhiyun * some dynamic clock PM enable/disable code similar to what X.org does,
10*4882a593Smuzhiyun * some D2-state (APM-style) sleep/wakeup code for use on some PowerMacs,
11*4882a593Smuzhiyun * and the necessary bits to re-initialize from scratch a few chips found
12*4882a593Smuzhiyun * on PowerMacs as well. The later could be extended to more platforms
13*4882a593Smuzhiyun * provided the memory controller configuration code be made more generic,
14*4882a593Smuzhiyun * and you can get the proper mode register commands for your RAMs.
15*4882a593Smuzhiyun * Those things may be found in the BIOS image...
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "radeonfb.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/console.h>
21*4882a593Smuzhiyun #include <linux/agp_backend.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
24*4882a593Smuzhiyun #include <asm/machdep.h>
25*4882a593Smuzhiyun #include <asm/prom.h>
26*4882a593Smuzhiyun #include <asm/pmac_feature.h>
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "ati_ids.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * Workarounds for bugs in PC laptops:
33*4882a593Smuzhiyun * - enable D2 sleep in some IBM Thinkpads
34*4882a593Smuzhiyun * - special case for Samsung P35
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * Whitelist by subsystem vendor/device because
37*4882a593Smuzhiyun * its the subsystem vendor's fault!
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #if defined(CONFIG_PM) && defined(CONFIG_X86)
41*4882a593Smuzhiyun static void radeon_reinitialize_M10(struct radeonfb_info *rinfo);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct radeon_device_id {
44*4882a593Smuzhiyun const char *ident; /* (arbitrary) Name */
45*4882a593Smuzhiyun const unsigned short subsystem_vendor; /* Subsystem Vendor ID */
46*4882a593Smuzhiyun const unsigned short subsystem_device; /* Subsystem Device ID */
47*4882a593Smuzhiyun const enum radeon_pm_mode pm_mode_modifier; /* modify pm_mode */
48*4882a593Smuzhiyun const reinit_function_ptr new_reinit_func; /* changed reinit_func */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define BUGFIX(model, sv, sd, pm, fn) { \
52*4882a593Smuzhiyun .ident = model, \
53*4882a593Smuzhiyun .subsystem_vendor = sv, \
54*4882a593Smuzhiyun .subsystem_device = sd, \
55*4882a593Smuzhiyun .pm_mode_modifier = pm, \
56*4882a593Smuzhiyun .new_reinit_func = fn \
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct radeon_device_id radeon_workaround_list[] = {
60*4882a593Smuzhiyun BUGFIX("IBM Thinkpad R32",
61*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x1905,
62*4882a593Smuzhiyun radeon_pm_d2, NULL),
63*4882a593Smuzhiyun BUGFIX("IBM Thinkpad R40",
64*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x0526,
65*4882a593Smuzhiyun radeon_pm_d2, NULL),
66*4882a593Smuzhiyun BUGFIX("IBM Thinkpad R40",
67*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x0527,
68*4882a593Smuzhiyun radeon_pm_d2, NULL),
69*4882a593Smuzhiyun BUGFIX("IBM Thinkpad R50/R51/T40/T41",
70*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x0531,
71*4882a593Smuzhiyun radeon_pm_d2, NULL),
72*4882a593Smuzhiyun BUGFIX("IBM Thinkpad R51/T40/T41/T42",
73*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x0530,
74*4882a593Smuzhiyun radeon_pm_d2, NULL),
75*4882a593Smuzhiyun BUGFIX("IBM Thinkpad T30",
76*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x0517,
77*4882a593Smuzhiyun radeon_pm_d2, NULL),
78*4882a593Smuzhiyun BUGFIX("IBM Thinkpad T40p",
79*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x054d,
80*4882a593Smuzhiyun radeon_pm_d2, NULL),
81*4882a593Smuzhiyun BUGFIX("IBM Thinkpad T42",
82*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x0550,
83*4882a593Smuzhiyun radeon_pm_d2, NULL),
84*4882a593Smuzhiyun BUGFIX("IBM Thinkpad X31/X32",
85*4882a593Smuzhiyun PCI_VENDOR_ID_IBM, 0x052f,
86*4882a593Smuzhiyun radeon_pm_d2, NULL),
87*4882a593Smuzhiyun BUGFIX("Samsung P35",
88*4882a593Smuzhiyun PCI_VENDOR_ID_SAMSUNG, 0xc00c,
89*4882a593Smuzhiyun radeon_pm_off, radeon_reinitialize_M10),
90*4882a593Smuzhiyun BUGFIX("Acer Aspire 2010",
91*4882a593Smuzhiyun PCI_VENDOR_ID_AI, 0x0061,
92*4882a593Smuzhiyun radeon_pm_off, radeon_reinitialize_M10),
93*4882a593Smuzhiyun BUGFIX("Acer Travelmate 290D/292LMi",
94*4882a593Smuzhiyun PCI_VENDOR_ID_AI, 0x005a,
95*4882a593Smuzhiyun radeon_pm_off, radeon_reinitialize_M10),
96*4882a593Smuzhiyun { .ident = NULL }
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
radeon_apply_workarounds(struct radeonfb_info * rinfo)99*4882a593Smuzhiyun static int radeon_apply_workarounds(struct radeonfb_info *rinfo)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct radeon_device_id *id;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun for (id = radeon_workaround_list; id->ident != NULL; id++ )
104*4882a593Smuzhiyun if ((id->subsystem_vendor == rinfo->pdev->subsystem_vendor ) &&
105*4882a593Smuzhiyun (id->subsystem_device == rinfo->pdev->subsystem_device )) {
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* we found a device that requires workaround */
108*4882a593Smuzhiyun printk(KERN_DEBUG "radeonfb: %s detected"
109*4882a593Smuzhiyun ", enabling workaround\n", id->ident);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun rinfo->pm_mode |= id->pm_mode_modifier;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (id->new_reinit_func != NULL)
114*4882a593Smuzhiyun rinfo->reinit_func = id->new_reinit_func;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 1;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun return 0; /* not found */
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #else /* defined(CONFIG_PM) && defined(CONFIG_X86) */
radeon_apply_workarounds(struct radeonfb_info * rinfo)122*4882a593Smuzhiyun static inline int radeon_apply_workarounds(struct radeonfb_info *rinfo)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun #endif /* defined(CONFIG_PM) && defined(CONFIG_X86) */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun
radeon_pm_disable_dynamic_mode(struct radeonfb_info * rinfo)130*4882a593Smuzhiyun static void radeon_pm_disable_dynamic_mode(struct radeonfb_info *rinfo)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun u32 tmp;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* RV100 */
135*4882a593Smuzhiyun if ((rinfo->family == CHIP_FAMILY_RV100) && (!rinfo->is_mobility)) {
136*4882a593Smuzhiyun if (rinfo->has_CRTC2) {
137*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
138*4882a593Smuzhiyun tmp &= ~SCLK_CNTL__DYN_STOP_LAT_MASK;
139*4882a593Smuzhiyun tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT | SCLK_CNTL__FORCEON_MASK;
140*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
143*4882a593Smuzhiyun tmp |= (MCLK_CNTL__FORCE_MCLKA |
144*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
145*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
146*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB |
147*4882a593Smuzhiyun MCLK_CNTL__FORCE_AIC |
148*4882a593Smuzhiyun MCLK_CNTL__FORCE_MC);
149*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
150*4882a593Smuzhiyun return;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun /* R100 */
153*4882a593Smuzhiyun if (!rinfo->has_CRTC2) {
154*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
155*4882a593Smuzhiyun tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_HDP |
156*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP1 | SCLK_CNTL__FORCE_TOP |
157*4882a593Smuzhiyun SCLK_CNTL__FORCE_E2 | SCLK_CNTL__FORCE_SE |
158*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_VIP |
159*4882a593Smuzhiyun SCLK_CNTL__FORCE_RE | SCLK_CNTL__FORCE_PB |
160*4882a593Smuzhiyun SCLK_CNTL__FORCE_TAM | SCLK_CNTL__FORCE_TDM |
161*4882a593Smuzhiyun SCLK_CNTL__FORCE_RB);
162*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
163*4882a593Smuzhiyun return;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun /* RV350 (M10/M11) */
166*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RV350) {
167*4882a593Smuzhiyun /* for RV350/M10/M11, no delays are required. */
168*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL2);
169*4882a593Smuzhiyun tmp |= (SCLK_CNTL2__R300_FORCE_TCL |
170*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_GA |
171*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_CBA);
172*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL2, tmp);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
175*4882a593Smuzhiyun tmp |= (SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
176*4882a593Smuzhiyun SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
177*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
178*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
179*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
180*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
181*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
182*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
183*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL);
186*4882a593Smuzhiyun tmp |= (SCLK_MORE_CNTL__FORCE_DISPREGS | SCLK_MORE_CNTL__FORCE_MC_GUI |
187*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_HOST);
188*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
191*4882a593Smuzhiyun tmp |= (MCLK_CNTL__FORCE_MCLKA |
192*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
193*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
194*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB |
195*4882a593Smuzhiyun MCLK_CNTL__FORCE_MC);
196*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
199*4882a593Smuzhiyun tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
200*4882a593Smuzhiyun VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb |
201*4882a593Smuzhiyun VCLK_ECP_CNTL__R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
202*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun tmp = INPLL(pllPIXCLKS_CNTL);
205*4882a593Smuzhiyun tmp &= ~(PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
206*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
207*4882a593Smuzhiyun PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
208*4882a593Smuzhiyun PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
209*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
210*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
211*4882a593Smuzhiyun PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
212*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
213*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
214*4882a593Smuzhiyun PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
215*4882a593Smuzhiyun PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
216*4882a593Smuzhiyun PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
217*4882a593Smuzhiyun PIXCLKS_CNTL__R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
218*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, tmp);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Default */
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Force Core Clocks */
226*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
227*4882a593Smuzhiyun tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_E2);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* XFree doesn't do that case, but we had this code from Apple and it
230*4882a593Smuzhiyun * seem necessary for proper suspend/resume operations
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun if (rinfo->is_mobility) {
233*4882a593Smuzhiyun tmp |= SCLK_CNTL__FORCE_HDP|
234*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP1|
235*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP2|
236*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP|
237*4882a593Smuzhiyun SCLK_CNTL__FORCE_SE|
238*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT|
239*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP|
240*4882a593Smuzhiyun SCLK_CNTL__FORCE_PB|
241*4882a593Smuzhiyun SCLK_CNTL__FORCE_RE|
242*4882a593Smuzhiyun SCLK_CNTL__FORCE_TAM|
243*4882a593Smuzhiyun SCLK_CNTL__FORCE_TDM|
244*4882a593Smuzhiyun SCLK_CNTL__FORCE_RB|
245*4882a593Smuzhiyun SCLK_CNTL__FORCE_TV_SCLK|
246*4882a593Smuzhiyun SCLK_CNTL__FORCE_SUBPIC|
247*4882a593Smuzhiyun SCLK_CNTL__FORCE_OV0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun else if (rinfo->family == CHIP_FAMILY_R300 ||
250*4882a593Smuzhiyun rinfo->family == CHIP_FAMILY_R350) {
251*4882a593Smuzhiyun tmp |= SCLK_CNTL__FORCE_HDP |
252*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP1 |
253*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP2 |
254*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP |
255*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT |
256*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
259*4882a593Smuzhiyun radeon_msleep(16);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
262*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL2);
263*4882a593Smuzhiyun tmp |= SCLK_CNTL2__R300_FORCE_TCL |
264*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_GA |
265*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_CBA;
266*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL2, tmp);
267*4882a593Smuzhiyun radeon_msleep(16);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun tmp = INPLL(pllCLK_PIN_CNTL);
271*4882a593Smuzhiyun tmp &= ~CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
272*4882a593Smuzhiyun OUTPLL(pllCLK_PIN_CNTL, tmp);
273*4882a593Smuzhiyun radeon_msleep(15);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (rinfo->is_IGP) {
276*4882a593Smuzhiyun /* Weird ... X is _un_ forcing clocks here, I think it's
277*4882a593Smuzhiyun * doing backward. Imitate it for now...
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
280*4882a593Smuzhiyun tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
281*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA);
282*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
283*4882a593Smuzhiyun radeon_msleep(16);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun /* Hrm... same shit, X doesn't do that but I have to */
286*4882a593Smuzhiyun else if (rinfo->is_mobility) {
287*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
288*4882a593Smuzhiyun tmp |= (MCLK_CNTL__FORCE_MCLKA |
289*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
290*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
291*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB);
292*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
293*4882a593Smuzhiyun radeon_msleep(16);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun tmp = INPLL(pllMCLK_MISC);
296*4882a593Smuzhiyun tmp &= ~(MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
297*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
298*4882a593Smuzhiyun MCLK_MISC__MC_MCLK_DYN_ENABLE|
299*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_DYN_ENABLE);
300*4882a593Smuzhiyun OUTPLL(pllMCLK_MISC, tmp);
301*4882a593Smuzhiyun radeon_msleep(15);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (rinfo->is_mobility) {
305*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL);
306*4882a593Smuzhiyun tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS|
307*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_GUI|
308*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_HOST;
309*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
310*4882a593Smuzhiyun radeon_msleep(16);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun tmp = INPLL(pllPIXCLKS_CNTL);
314*4882a593Smuzhiyun tmp &= ~(PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
315*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
316*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
317*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
318*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
319*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
320*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
321*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, tmp);
322*4882a593Smuzhiyun radeon_msleep(16);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun tmp = INPLL( pllVCLK_ECP_CNTL);
325*4882a593Smuzhiyun tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
326*4882a593Smuzhiyun VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
327*4882a593Smuzhiyun OUTPLL( pllVCLK_ECP_CNTL, tmp);
328*4882a593Smuzhiyun radeon_msleep(16);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
radeon_pm_enable_dynamic_mode(struct radeonfb_info * rinfo)331*4882a593Smuzhiyun static void radeon_pm_enable_dynamic_mode(struct radeonfb_info *rinfo)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun u32 tmp;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* R100 */
336*4882a593Smuzhiyun if (!rinfo->has_CRTC2) {
337*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) > CFG_ATI_REV_A13)
340*4882a593Smuzhiyun tmp &= ~(SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_RB);
341*4882a593Smuzhiyun tmp &= ~(SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
342*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_SE |
343*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_RE |
344*4882a593Smuzhiyun SCLK_CNTL__FORCE_PB | SCLK_CNTL__FORCE_TAM |
345*4882a593Smuzhiyun SCLK_CNTL__FORCE_TDM);
346*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
347*4882a593Smuzhiyun return;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* M10/M11 */
351*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RV350) {
352*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL2);
353*4882a593Smuzhiyun tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
354*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_GA |
355*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_CBA);
356*4882a593Smuzhiyun tmp |= (SCLK_CNTL2__R300_TCL_MAX_DYN_STOP_LAT |
357*4882a593Smuzhiyun SCLK_CNTL2__R300_GA_MAX_DYN_STOP_LAT |
358*4882a593Smuzhiyun SCLK_CNTL2__R300_CBA_MAX_DYN_STOP_LAT);
359*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL2, tmp);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
362*4882a593Smuzhiyun tmp &= ~(SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
363*4882a593Smuzhiyun SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
364*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
365*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
366*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
367*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
368*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
369*4882a593Smuzhiyun SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
370*4882a593Smuzhiyun tmp |= SCLK_CNTL__DYN_STOP_LAT_MASK;
371*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL);
374*4882a593Smuzhiyun tmp &= ~SCLK_MORE_CNTL__FORCEON;
375*4882a593Smuzhiyun tmp |= SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT |
376*4882a593Smuzhiyun SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT |
377*4882a593Smuzhiyun SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT;
378*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
381*4882a593Smuzhiyun tmp |= (VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
382*4882a593Smuzhiyun VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
383*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun tmp = INPLL(pllPIXCLKS_CNTL);
386*4882a593Smuzhiyun tmp |= (PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
387*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
388*4882a593Smuzhiyun PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
389*4882a593Smuzhiyun PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
390*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
391*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
392*4882a593Smuzhiyun PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
393*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
394*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
395*4882a593Smuzhiyun PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
396*4882a593Smuzhiyun PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
397*4882a593Smuzhiyun PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
398*4882a593Smuzhiyun PIXCLKS_CNTL__R300_P2G2CLK_DAC_ALWAYS_ONb);
399*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, tmp);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun tmp = INPLL(pllMCLK_MISC);
402*4882a593Smuzhiyun tmp |= (MCLK_MISC__MC_MCLK_DYN_ENABLE |
403*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_DYN_ENABLE);
404*4882a593Smuzhiyun OUTPLL(pllMCLK_MISC, tmp);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
407*4882a593Smuzhiyun tmp |= (MCLK_CNTL__FORCE_MCLKA | MCLK_CNTL__FORCE_MCLKB);
408*4882a593Smuzhiyun tmp &= ~(MCLK_CNTL__FORCE_YCLKA |
409*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB |
410*4882a593Smuzhiyun MCLK_CNTL__FORCE_MC);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Some releases of vbios have set DISABLE_MC_MCLKA
413*4882a593Smuzhiyun * and DISABLE_MC_MCLKB bits in the vbios table. Setting these
414*4882a593Smuzhiyun * bits will cause H/W hang when reading video memory with dynamic
415*4882a593Smuzhiyun * clocking enabled.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun if ((tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKA) &&
418*4882a593Smuzhiyun (tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKB)) {
419*4882a593Smuzhiyun /* If both bits are set, then check the active channels */
420*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
421*4882a593Smuzhiyun if (rinfo->vram_width == 64) {
422*4882a593Smuzhiyun if (INREG(MEM_CNTL) & R300_MEM_USE_CD_CH_ONLY)
423*4882a593Smuzhiyun tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKB;
424*4882a593Smuzhiyun else
425*4882a593Smuzhiyun tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKA;
426*4882a593Smuzhiyun } else {
427*4882a593Smuzhiyun tmp &= ~(MCLK_CNTL__R300_DISABLE_MC_MCLKA |
428*4882a593Smuzhiyun MCLK_CNTL__R300_DISABLE_MC_MCLKB);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
432*4882a593Smuzhiyun return;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* R300 */
436*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
437*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
438*4882a593Smuzhiyun tmp &= ~(SCLK_CNTL__R300_FORCE_VAP);
439*4882a593Smuzhiyun tmp |= SCLK_CNTL__FORCE_CP;
440*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
441*4882a593Smuzhiyun radeon_msleep(15);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL2);
444*4882a593Smuzhiyun tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
445*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_GA |
446*4882a593Smuzhiyun SCLK_CNTL2__R300_FORCE_CBA);
447*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL2, tmp);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Others */
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun tmp = INPLL( pllCLK_PWRMGT_CNTL);
453*4882a593Smuzhiyun tmp &= ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
454*4882a593Smuzhiyun CLK_PWRMGT_CNTL__DISP_DYN_STOP_LAT_MASK|
455*4882a593Smuzhiyun CLK_PWRMGT_CNTL__DYN_STOP_MODE_MASK);
456*4882a593Smuzhiyun tmp |= CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE_MASK |
457*4882a593Smuzhiyun (0x01 << CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT__SHIFT);
458*4882a593Smuzhiyun OUTPLL( pllCLK_PWRMGT_CNTL, tmp);
459*4882a593Smuzhiyun radeon_msleep(15);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun tmp = INPLL(pllCLK_PIN_CNTL);
462*4882a593Smuzhiyun tmp |= CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
463*4882a593Smuzhiyun OUTPLL(pllCLK_PIN_CNTL, tmp);
464*4882a593Smuzhiyun radeon_msleep(15);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
467*4882a593Smuzhiyun * to lockup randomly, leave them as set by BIOS.
468*4882a593Smuzhiyun */
469*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
470*4882a593Smuzhiyun tmp &= ~SCLK_CNTL__FORCEON_MASK;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300*/
473*4882a593Smuzhiyun if ((rinfo->family == CHIP_FAMILY_RV250 &&
474*4882a593Smuzhiyun ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) ||
475*4882a593Smuzhiyun ((rinfo->family == CHIP_FAMILY_RV100) &&
476*4882a593Smuzhiyun ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) <= CFG_ATI_REV_A13))) {
477*4882a593Smuzhiyun tmp |= SCLK_CNTL__FORCE_CP;
478*4882a593Smuzhiyun tmp |= SCLK_CNTL__FORCE_VIP;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
481*4882a593Smuzhiyun radeon_msleep(15);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if ((rinfo->family == CHIP_FAMILY_RV200) ||
484*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RV250) ||
485*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RV280)) {
486*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL);
487*4882a593Smuzhiyun tmp &= ~SCLK_MORE_CNTL__FORCEON;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* RV200::A11 A12 RV250::A11 A12 */
490*4882a593Smuzhiyun if (((rinfo->family == CHIP_FAMILY_RV200) ||
491*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RV250)) &&
492*4882a593Smuzhiyun ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13))
493*4882a593Smuzhiyun tmp |= SCLK_MORE_CNTL__FORCEON;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
496*4882a593Smuzhiyun radeon_msleep(15);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* RV200::A11 A12, RV250::A11 A12 */
501*4882a593Smuzhiyun if (((rinfo->family == CHIP_FAMILY_RV200) ||
502*4882a593Smuzhiyun (rinfo->family == CHIP_FAMILY_RV250)) &&
503*4882a593Smuzhiyun ((INREG(CNFG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) {
504*4882a593Smuzhiyun tmp = INPLL(pllPLL_PWRMGT_CNTL);
505*4882a593Smuzhiyun tmp |= PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE;
506*4882a593Smuzhiyun OUTPLL(pllPLL_PWRMGT_CNTL, tmp);
507*4882a593Smuzhiyun radeon_msleep(15);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun tmp = INPLL(pllPIXCLKS_CNTL);
511*4882a593Smuzhiyun tmp |= PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
512*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb|
513*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
514*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb|
515*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb|
516*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
517*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb;
518*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, tmp);
519*4882a593Smuzhiyun radeon_msleep(15);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
522*4882a593Smuzhiyun tmp |= VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
523*4882a593Smuzhiyun VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb;
524*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* X doesn't do that ... hrm, we do on mobility && Macs */
527*4882a593Smuzhiyun #ifdef CONFIG_PPC
528*4882a593Smuzhiyun if (rinfo->is_mobility) {
529*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
530*4882a593Smuzhiyun tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
531*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
532*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
533*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB);
534*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
535*4882a593Smuzhiyun radeon_msleep(15);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun tmp = INPLL(pllMCLK_MISC);
538*4882a593Smuzhiyun tmp |= MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
539*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
540*4882a593Smuzhiyun MCLK_MISC__MC_MCLK_DYN_ENABLE|
541*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_DYN_ENABLE;
542*4882a593Smuzhiyun OUTPLL(pllMCLK_MISC, tmp);
543*4882a593Smuzhiyun radeon_msleep(15);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun #endif /* CONFIG_PPC */
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun #ifdef CONFIG_PM
549*4882a593Smuzhiyun
OUTMC(struct radeonfb_info * rinfo,u8 indx,u32 value)550*4882a593Smuzhiyun static void OUTMC( struct radeonfb_info *rinfo, u8 indx, u32 value)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun OUTREG( MC_IND_INDEX, indx | MC_IND_INDEX__MC_IND_WR_EN);
553*4882a593Smuzhiyun OUTREG( MC_IND_DATA, value);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
INMC(struct radeonfb_info * rinfo,u8 indx)556*4882a593Smuzhiyun static u32 INMC(struct radeonfb_info *rinfo, u8 indx)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun OUTREG( MC_IND_INDEX, indx);
559*4882a593Smuzhiyun return INREG( MC_IND_DATA);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
radeon_pm_save_regs(struct radeonfb_info * rinfo,int saving_for_d3)562*4882a593Smuzhiyun static void radeon_pm_save_regs(struct radeonfb_info *rinfo, int saving_for_d3)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun rinfo->save_regs[0] = INPLL(PLL_PWRMGT_CNTL);
565*4882a593Smuzhiyun rinfo->save_regs[1] = INPLL(CLK_PWRMGT_CNTL);
566*4882a593Smuzhiyun rinfo->save_regs[2] = INPLL(MCLK_CNTL);
567*4882a593Smuzhiyun rinfo->save_regs[3] = INPLL(SCLK_CNTL);
568*4882a593Smuzhiyun rinfo->save_regs[4] = INPLL(CLK_PIN_CNTL);
569*4882a593Smuzhiyun rinfo->save_regs[5] = INPLL(VCLK_ECP_CNTL);
570*4882a593Smuzhiyun rinfo->save_regs[6] = INPLL(PIXCLKS_CNTL);
571*4882a593Smuzhiyun rinfo->save_regs[7] = INPLL(MCLK_MISC);
572*4882a593Smuzhiyun rinfo->save_regs[8] = INPLL(P2PLL_CNTL);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun rinfo->save_regs[9] = INREG(DISP_MISC_CNTL);
575*4882a593Smuzhiyun rinfo->save_regs[10] = INREG(DISP_PWR_MAN);
576*4882a593Smuzhiyun rinfo->save_regs[11] = INREG(LVDS_GEN_CNTL);
577*4882a593Smuzhiyun rinfo->save_regs[13] = INREG(TV_DAC_CNTL);
578*4882a593Smuzhiyun rinfo->save_regs[14] = INREG(BUS_CNTL1);
579*4882a593Smuzhiyun rinfo->save_regs[15] = INREG(CRTC_OFFSET_CNTL);
580*4882a593Smuzhiyun rinfo->save_regs[16] = INREG(AGP_CNTL);
581*4882a593Smuzhiyun rinfo->save_regs[17] = (INREG(CRTC_GEN_CNTL) & 0xfdffffff) | 0x04000000;
582*4882a593Smuzhiyun rinfo->save_regs[18] = (INREG(CRTC2_GEN_CNTL) & 0xfdffffff) | 0x04000000;
583*4882a593Smuzhiyun rinfo->save_regs[19] = INREG(GPIOPAD_A);
584*4882a593Smuzhiyun rinfo->save_regs[20] = INREG(GPIOPAD_EN);
585*4882a593Smuzhiyun rinfo->save_regs[21] = INREG(GPIOPAD_MASK);
586*4882a593Smuzhiyun rinfo->save_regs[22] = INREG(ZV_LCDPAD_A);
587*4882a593Smuzhiyun rinfo->save_regs[23] = INREG(ZV_LCDPAD_EN);
588*4882a593Smuzhiyun rinfo->save_regs[24] = INREG(ZV_LCDPAD_MASK);
589*4882a593Smuzhiyun rinfo->save_regs[25] = INREG(GPIO_VGA_DDC);
590*4882a593Smuzhiyun rinfo->save_regs[26] = INREG(GPIO_DVI_DDC);
591*4882a593Smuzhiyun rinfo->save_regs[27] = INREG(GPIO_MONID);
592*4882a593Smuzhiyun rinfo->save_regs[28] = INREG(GPIO_CRT2_DDC);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun rinfo->save_regs[29] = INREG(SURFACE_CNTL);
595*4882a593Smuzhiyun rinfo->save_regs[30] = INREG(MC_FB_LOCATION);
596*4882a593Smuzhiyun rinfo->save_regs[31] = INREG(DISPLAY_BASE_ADDR);
597*4882a593Smuzhiyun rinfo->save_regs[32] = INREG(MC_AGP_LOCATION);
598*4882a593Smuzhiyun rinfo->save_regs[33] = INREG(CRTC2_DISPLAY_BASE_ADDR);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun rinfo->save_regs[34] = INPLL(SCLK_MORE_CNTL);
601*4882a593Smuzhiyun rinfo->save_regs[35] = INREG(MEM_SDRAM_MODE_REG);
602*4882a593Smuzhiyun rinfo->save_regs[36] = INREG(BUS_CNTL);
603*4882a593Smuzhiyun rinfo->save_regs[39] = INREG(RBBM_CNTL);
604*4882a593Smuzhiyun rinfo->save_regs[40] = INREG(DAC_CNTL);
605*4882a593Smuzhiyun rinfo->save_regs[41] = INREG(HOST_PATH_CNTL);
606*4882a593Smuzhiyun rinfo->save_regs[37] = INREG(MPP_TB_CONFIG);
607*4882a593Smuzhiyun rinfo->save_regs[38] = INREG(FCP_CNTL);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (rinfo->is_mobility) {
610*4882a593Smuzhiyun rinfo->save_regs[12] = INREG(LVDS_PLL_CNTL);
611*4882a593Smuzhiyun rinfo->save_regs[43] = INPLL(pllSSPLL_CNTL);
612*4882a593Smuzhiyun rinfo->save_regs[44] = INPLL(pllSSPLL_REF_DIV);
613*4882a593Smuzhiyun rinfo->save_regs[45] = INPLL(pllSSPLL_DIV_0);
614*4882a593Smuzhiyun rinfo->save_regs[90] = INPLL(pllSS_INT_CNTL);
615*4882a593Smuzhiyun rinfo->save_regs[91] = INPLL(pllSS_TST_CNTL);
616*4882a593Smuzhiyun rinfo->save_regs[81] = INREG(LVDS_GEN_CNTL);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun if (rinfo->family >= CHIP_FAMILY_RV200) {
620*4882a593Smuzhiyun rinfo->save_regs[42] = INREG(MEM_REFRESH_CNTL);
621*4882a593Smuzhiyun rinfo->save_regs[46] = INREG(MC_CNTL);
622*4882a593Smuzhiyun rinfo->save_regs[47] = INREG(MC_INIT_GFX_LAT_TIMER);
623*4882a593Smuzhiyun rinfo->save_regs[48] = INREG(MC_INIT_MISC_LAT_TIMER);
624*4882a593Smuzhiyun rinfo->save_regs[49] = INREG(MC_TIMING_CNTL);
625*4882a593Smuzhiyun rinfo->save_regs[50] = INREG(MC_READ_CNTL_AB);
626*4882a593Smuzhiyun rinfo->save_regs[51] = INREG(MC_IOPAD_CNTL);
627*4882a593Smuzhiyun rinfo->save_regs[52] = INREG(MC_CHIP_IO_OE_CNTL_AB);
628*4882a593Smuzhiyun rinfo->save_regs[53] = INREG(MC_DEBUG);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun rinfo->save_regs[54] = INREG(PAMAC0_DLY_CNTL);
631*4882a593Smuzhiyun rinfo->save_regs[55] = INREG(PAMAC1_DLY_CNTL);
632*4882a593Smuzhiyun rinfo->save_regs[56] = INREG(PAD_CTLR_MISC);
633*4882a593Smuzhiyun rinfo->save_regs[57] = INREG(FW_CNTL);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (rinfo->family >= CHIP_FAMILY_R300) {
636*4882a593Smuzhiyun rinfo->save_regs[58] = INMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER);
637*4882a593Smuzhiyun rinfo->save_regs[59] = INMC(rinfo, ixR300_MC_IMP_CNTL);
638*4882a593Smuzhiyun rinfo->save_regs[60] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0);
639*4882a593Smuzhiyun rinfo->save_regs[61] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1);
640*4882a593Smuzhiyun rinfo->save_regs[62] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0);
641*4882a593Smuzhiyun rinfo->save_regs[63] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1);
642*4882a593Smuzhiyun rinfo->save_regs[64] = INMC(rinfo, ixR300_MC_BIST_CNTL_3);
643*4882a593Smuzhiyun rinfo->save_regs[65] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0);
644*4882a593Smuzhiyun rinfo->save_regs[66] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1);
645*4882a593Smuzhiyun rinfo->save_regs[67] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0);
646*4882a593Smuzhiyun rinfo->save_regs[68] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1);
647*4882a593Smuzhiyun rinfo->save_regs[69] = INMC(rinfo, ixR300_MC_DEBUG_CNTL);
648*4882a593Smuzhiyun rinfo->save_regs[70] = INMC(rinfo, ixR300_MC_DLL_CNTL);
649*4882a593Smuzhiyun rinfo->save_regs[71] = INMC(rinfo, ixR300_MC_IMP_CNTL_0);
650*4882a593Smuzhiyun rinfo->save_regs[72] = INMC(rinfo, ixR300_MC_ELPIDA_CNTL);
651*4882a593Smuzhiyun rinfo->save_regs[96] = INMC(rinfo, ixR300_MC_READ_CNTL_CD);
652*4882a593Smuzhiyun } else {
653*4882a593Smuzhiyun rinfo->save_regs[59] = INMC(rinfo, ixMC_IMP_CNTL);
654*4882a593Smuzhiyun rinfo->save_regs[65] = INMC(rinfo, ixMC_CHP_IO_CNTL_A0);
655*4882a593Smuzhiyun rinfo->save_regs[66] = INMC(rinfo, ixMC_CHP_IO_CNTL_A1);
656*4882a593Smuzhiyun rinfo->save_regs[67] = INMC(rinfo, ixMC_CHP_IO_CNTL_B0);
657*4882a593Smuzhiyun rinfo->save_regs[68] = INMC(rinfo, ixMC_CHP_IO_CNTL_B1);
658*4882a593Smuzhiyun rinfo->save_regs[71] = INMC(rinfo, ixMC_IMP_CNTL_0);
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun rinfo->save_regs[73] = INPLL(pllMPLL_CNTL);
662*4882a593Smuzhiyun rinfo->save_regs[74] = INPLL(pllSPLL_CNTL);
663*4882a593Smuzhiyun rinfo->save_regs[75] = INPLL(pllMPLL_AUX_CNTL);
664*4882a593Smuzhiyun rinfo->save_regs[76] = INPLL(pllSPLL_AUX_CNTL);
665*4882a593Smuzhiyun rinfo->save_regs[77] = INPLL(pllM_SPLL_REF_FB_DIV);
666*4882a593Smuzhiyun rinfo->save_regs[78] = INPLL(pllAGP_PLL_CNTL);
667*4882a593Smuzhiyun rinfo->save_regs[79] = INREG(PAMAC2_DLY_CNTL);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun rinfo->save_regs[80] = INREG(OV0_BASE_ADDR);
670*4882a593Smuzhiyun rinfo->save_regs[82] = INREG(FP_GEN_CNTL);
671*4882a593Smuzhiyun rinfo->save_regs[83] = INREG(FP2_GEN_CNTL);
672*4882a593Smuzhiyun rinfo->save_regs[84] = INREG(TMDS_CNTL);
673*4882a593Smuzhiyun rinfo->save_regs[85] = INREG(TMDS_TRANSMITTER_CNTL);
674*4882a593Smuzhiyun rinfo->save_regs[86] = INREG(DISP_OUTPUT_CNTL);
675*4882a593Smuzhiyun rinfo->save_regs[87] = INREG(DISP_HW_DEBUG);
676*4882a593Smuzhiyun rinfo->save_regs[88] = INREG(TV_MASTER_CNTL);
677*4882a593Smuzhiyun rinfo->save_regs[89] = INPLL(pllP2PLL_REF_DIV);
678*4882a593Smuzhiyun rinfo->save_regs[92] = INPLL(pllPPLL_DIV_0);
679*4882a593Smuzhiyun rinfo->save_regs[93] = INPLL(pllPPLL_CNTL);
680*4882a593Smuzhiyun rinfo->save_regs[94] = INREG(GRPH_BUFFER_CNTL);
681*4882a593Smuzhiyun rinfo->save_regs[95] = INREG(GRPH2_BUFFER_CNTL);
682*4882a593Smuzhiyun rinfo->save_regs[96] = INREG(HDP_DEBUG);
683*4882a593Smuzhiyun rinfo->save_regs[97] = INPLL(pllMDLL_CKO);
684*4882a593Smuzhiyun rinfo->save_regs[98] = INPLL(pllMDLL_RDCKA);
685*4882a593Smuzhiyun rinfo->save_regs[99] = INPLL(pllMDLL_RDCKB);
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
radeon_pm_restore_regs(struct radeonfb_info * rinfo)688*4882a593Smuzhiyun static void radeon_pm_restore_regs(struct radeonfb_info *rinfo)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun OUTPLL(P2PLL_CNTL, rinfo->save_regs[8] & 0xFFFFFFFE); /* First */
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
693*4882a593Smuzhiyun OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
694*4882a593Smuzhiyun OUTPLL(MCLK_CNTL, rinfo->save_regs[2]);
695*4882a593Smuzhiyun OUTPLL(SCLK_CNTL, rinfo->save_regs[3]);
696*4882a593Smuzhiyun OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
697*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, rinfo->save_regs[5]);
698*4882a593Smuzhiyun OUTPLL(PIXCLKS_CNTL, rinfo->save_regs[6]);
699*4882a593Smuzhiyun OUTPLL(MCLK_MISC, rinfo->save_regs[7]);
700*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RV350)
701*4882a593Smuzhiyun OUTPLL(SCLK_MORE_CNTL, rinfo->save_regs[34]);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
704*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
705*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
706*4882a593Smuzhiyun OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
707*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
708*4882a593Smuzhiyun OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
711*4882a593Smuzhiyun OUTREG(DISP_PWR_MAN, rinfo->save_regs[10]);
712*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11]);
713*4882a593Smuzhiyun OUTREG(LVDS_PLL_CNTL,rinfo->save_regs[12]);
714*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, rinfo->save_regs[13]);
715*4882a593Smuzhiyun OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
716*4882a593Smuzhiyun OUTREG(CRTC_OFFSET_CNTL, rinfo->save_regs[15]);
717*4882a593Smuzhiyun OUTREG(AGP_CNTL, rinfo->save_regs[16]);
718*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, rinfo->save_regs[17]);
719*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, rinfo->save_regs[18]);
720*4882a593Smuzhiyun OUTPLL(P2PLL_CNTL, rinfo->save_regs[8]);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
723*4882a593Smuzhiyun OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
724*4882a593Smuzhiyun OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
725*4882a593Smuzhiyun OUTREG(ZV_LCDPAD_A, rinfo->save_regs[22]);
726*4882a593Smuzhiyun OUTREG(ZV_LCDPAD_EN, rinfo->save_regs[23]);
727*4882a593Smuzhiyun OUTREG(ZV_LCDPAD_MASK, rinfo->save_regs[24]);
728*4882a593Smuzhiyun OUTREG(GPIO_VGA_DDC, rinfo->save_regs[25]);
729*4882a593Smuzhiyun OUTREG(GPIO_DVI_DDC, rinfo->save_regs[26]);
730*4882a593Smuzhiyun OUTREG(GPIO_MONID, rinfo->save_regs[27]);
731*4882a593Smuzhiyun OUTREG(GPIO_CRT2_DDC, rinfo->save_regs[28]);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
radeon_pm_disable_iopad(struct radeonfb_info * rinfo)734*4882a593Smuzhiyun static void radeon_pm_disable_iopad(struct radeonfb_info *rinfo)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun OUTREG(GPIOPAD_MASK, 0x0001ffff);
737*4882a593Smuzhiyun OUTREG(GPIOPAD_EN, 0x00000400);
738*4882a593Smuzhiyun OUTREG(GPIOPAD_A, 0x00000000);
739*4882a593Smuzhiyun OUTREG(ZV_LCDPAD_MASK, 0x00000000);
740*4882a593Smuzhiyun OUTREG(ZV_LCDPAD_EN, 0x00000000);
741*4882a593Smuzhiyun OUTREG(ZV_LCDPAD_A, 0x00000000);
742*4882a593Smuzhiyun OUTREG(GPIO_VGA_DDC, 0x00030000);
743*4882a593Smuzhiyun OUTREG(GPIO_DVI_DDC, 0x00000000);
744*4882a593Smuzhiyun OUTREG(GPIO_MONID, 0x00030000);
745*4882a593Smuzhiyun OUTREG(GPIO_CRT2_DDC, 0x00000000);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
radeon_pm_program_v2clk(struct radeonfb_info * rinfo)748*4882a593Smuzhiyun static void radeon_pm_program_v2clk(struct radeonfb_info *rinfo)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun /* Set v2clk to 65MHz */
751*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV280) {
752*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL,
753*4882a593Smuzhiyun __INPLL(rinfo, pllPIXCLKS_CNTL)
754*4882a593Smuzhiyun & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
757*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, 0x0000bf00);
758*4882a593Smuzhiyun } else {
759*4882a593Smuzhiyun OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
760*4882a593Smuzhiyun INPLL(pllP2PLL_REF_DIV);
761*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, 0x0000a700);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun OUTPLL(pllP2PLL_DIV_0, 0x00020074 | P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_SLEEP);
767*4882a593Smuzhiyun mdelay(1);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_RESET);
770*4882a593Smuzhiyun mdelay( 1);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL,
773*4882a593Smuzhiyun (INPLL(pllPIXCLKS_CNTL) & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK)
774*4882a593Smuzhiyun | (0x03 << PIXCLKS_CNTL__PIX2CLK_SRC_SEL__SHIFT));
775*4882a593Smuzhiyun mdelay( 1);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
radeon_pm_low_current(struct radeonfb_info * rinfo)778*4882a593Smuzhiyun static void radeon_pm_low_current(struct radeonfb_info *rinfo)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun u32 reg;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun reg = INREG(BUS_CNTL1);
783*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV280) {
784*4882a593Smuzhiyun reg &= ~BUS_CNTL1_MOBILE_PLATFORM_SEL_MASK;
785*4882a593Smuzhiyun reg |= BUS_CNTL1_AGPCLK_VALID | (1<<BUS_CNTL1_MOBILE_PLATFORM_SEL_SHIFT);
786*4882a593Smuzhiyun } else {
787*4882a593Smuzhiyun reg |= 0x4080;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun OUTREG(BUS_CNTL1, reg);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun reg = INPLL(PLL_PWRMGT_CNTL);
792*4882a593Smuzhiyun reg |= PLL_PWRMGT_CNTL_SPLL_TURNOFF | PLL_PWRMGT_CNTL_PPLL_TURNOFF |
793*4882a593Smuzhiyun PLL_PWRMGT_CNTL_P2PLL_TURNOFF | PLL_PWRMGT_CNTL_TVPLL_TURNOFF;
794*4882a593Smuzhiyun reg &= ~PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
795*4882a593Smuzhiyun reg &= ~PLL_PWRMGT_CNTL_MOBILE_SU;
796*4882a593Smuzhiyun OUTPLL(PLL_PWRMGT_CNTL, reg);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun reg = INREG(TV_DAC_CNTL);
799*4882a593Smuzhiyun reg &= ~(TV_DAC_CNTL_BGADJ_MASK |TV_DAC_CNTL_DACADJ_MASK);
800*4882a593Smuzhiyun reg |=TV_DAC_CNTL_BGSLEEP | TV_DAC_CNTL_RDACPD | TV_DAC_CNTL_GDACPD |
801*4882a593Smuzhiyun TV_DAC_CNTL_BDACPD |
802*4882a593Smuzhiyun (8<<TV_DAC_CNTL_BGADJ__SHIFT) | (8<<TV_DAC_CNTL_DACADJ__SHIFT);
803*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, reg);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun reg = INREG(TMDS_TRANSMITTER_CNTL);
806*4882a593Smuzhiyun reg &= ~(TMDS_PLL_EN | TMDS_PLLRST);
807*4882a593Smuzhiyun OUTREG(TMDS_TRANSMITTER_CNTL, reg);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun reg = INREG(DAC_CNTL);
810*4882a593Smuzhiyun reg &= ~DAC_CMP_EN;
811*4882a593Smuzhiyun OUTREG(DAC_CNTL, reg);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun reg = INREG(DAC_CNTL2);
814*4882a593Smuzhiyun reg &= ~DAC2_CMP_EN;
815*4882a593Smuzhiyun OUTREG(DAC_CNTL2, reg);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun reg = INREG(TV_DAC_CNTL);
818*4882a593Smuzhiyun reg &= ~TV_DAC_CNTL_DETECT;
819*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, reg);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
radeon_pm_setup_for_suspend(struct radeonfb_info * rinfo)822*4882a593Smuzhiyun static void radeon_pm_setup_for_suspend(struct radeonfb_info *rinfo)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun u32 sclk_cntl, mclk_cntl, sclk_more_cntl;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun u32 pll_pwrmgt_cntl;
828*4882a593Smuzhiyun u32 clk_pwrmgt_cntl;
829*4882a593Smuzhiyun u32 clk_pin_cntl;
830*4882a593Smuzhiyun u32 vclk_ecp_cntl;
831*4882a593Smuzhiyun u32 pixclks_cntl;
832*4882a593Smuzhiyun u32 disp_mis_cntl;
833*4882a593Smuzhiyun u32 disp_pwr_man;
834*4882a593Smuzhiyun u32 tmp;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /* Force Core Clocks */
837*4882a593Smuzhiyun sclk_cntl = INPLL( pllSCLK_CNTL);
838*4882a593Smuzhiyun sclk_cntl |= SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
839*4882a593Smuzhiyun SCLK_CNTL__VIP_MAX_DYN_STOP_LAT|
840*4882a593Smuzhiyun SCLK_CNTL__RE_MAX_DYN_STOP_LAT|
841*4882a593Smuzhiyun SCLK_CNTL__PB_MAX_DYN_STOP_LAT|
842*4882a593Smuzhiyun SCLK_CNTL__TAM_MAX_DYN_STOP_LAT|
843*4882a593Smuzhiyun SCLK_CNTL__TDM_MAX_DYN_STOP_LAT|
844*4882a593Smuzhiyun SCLK_CNTL__RB_MAX_DYN_STOP_LAT|
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP2|
847*4882a593Smuzhiyun SCLK_CNTL__FORCE_CP|
848*4882a593Smuzhiyun SCLK_CNTL__FORCE_HDP|
849*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP1|
850*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP|
851*4882a593Smuzhiyun SCLK_CNTL__FORCE_E2|
852*4882a593Smuzhiyun SCLK_CNTL__FORCE_SE|
853*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT|
854*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP|
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun SCLK_CNTL__FORCE_PB|
857*4882a593Smuzhiyun SCLK_CNTL__FORCE_TAM|
858*4882a593Smuzhiyun SCLK_CNTL__FORCE_TDM|
859*4882a593Smuzhiyun SCLK_CNTL__FORCE_RB|
860*4882a593Smuzhiyun SCLK_CNTL__FORCE_TV_SCLK|
861*4882a593Smuzhiyun SCLK_CNTL__FORCE_SUBPIC|
862*4882a593Smuzhiyun SCLK_CNTL__FORCE_OV0;
863*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV280)
864*4882a593Smuzhiyun sclk_cntl |= SCLK_CNTL__FORCE_RE;
865*4882a593Smuzhiyun else
866*4882a593Smuzhiyun sclk_cntl |= SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
867*4882a593Smuzhiyun SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
868*4882a593Smuzhiyun SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
869*4882a593Smuzhiyun SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
870*4882a593Smuzhiyun SCLK_CNTL__CP_MAX_DYN_STOP_LAT;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun OUTPLL( pllSCLK_CNTL, sclk_cntl);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun sclk_more_cntl = INPLL(pllSCLK_MORE_CNTL);
875*4882a593Smuzhiyun sclk_more_cntl |= SCLK_MORE_CNTL__FORCE_DISPREGS |
876*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_GUI |
877*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_HOST;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, sclk_more_cntl);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun mclk_cntl = INPLL( pllMCLK_CNTL);
883*4882a593Smuzhiyun mclk_cntl &= ~( MCLK_CNTL__FORCE_MCLKA |
884*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
885*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
886*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB |
887*4882a593Smuzhiyun MCLK_CNTL__FORCE_MC
888*4882a593Smuzhiyun );
889*4882a593Smuzhiyun OUTPLL( pllMCLK_CNTL, mclk_cntl);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* Force Display clocks */
892*4882a593Smuzhiyun vclk_ecp_cntl = INPLL( pllVCLK_ECP_CNTL);
893*4882a593Smuzhiyun vclk_ecp_cntl &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb
894*4882a593Smuzhiyun | VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
895*4882a593Smuzhiyun vclk_ecp_cntl |= VCLK_ECP_CNTL__ECP_FORCE_ON;
896*4882a593Smuzhiyun OUTPLL( pllVCLK_ECP_CNTL, vclk_ecp_cntl);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun pixclks_cntl = INPLL( pllPIXCLKS_CNTL);
900*4882a593Smuzhiyun pixclks_cntl &= ~( PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
901*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
902*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
903*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
904*4882a593Smuzhiyun PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
905*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
906*4882a593Smuzhiyun PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun OUTPLL( pllPIXCLKS_CNTL, pixclks_cntl);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* Switch off LVDS interface */
911*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) &
912*4882a593Smuzhiyun ~(LVDS_BLON | LVDS_EN | LVDS_ON | LVDS_DIGON));
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* Enable System power management */
915*4882a593Smuzhiyun pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__SPLL_TURNOFF |
918*4882a593Smuzhiyun PLL_PWRMGT_CNTL__MPLL_TURNOFF|
919*4882a593Smuzhiyun PLL_PWRMGT_CNTL__PPLL_TURNOFF|
920*4882a593Smuzhiyun PLL_PWRMGT_CNTL__P2PLL_TURNOFF|
921*4882a593Smuzhiyun PLL_PWRMGT_CNTL__TVPLL_TURNOFF;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun clk_pwrmgt_cntl &= ~( CLK_PWRMGT_CNTL__MPLL_PWRMGT_OFF|
928*4882a593Smuzhiyun CLK_PWRMGT_CNTL__SPLL_PWRMGT_OFF|
929*4882a593Smuzhiyun CLK_PWRMGT_CNTL__PPLL_PWRMGT_OFF|
930*4882a593Smuzhiyun CLK_PWRMGT_CNTL__P2PLL_PWRMGT_OFF|
931*4882a593Smuzhiyun CLK_PWRMGT_CNTL__MCLK_TURNOFF|
932*4882a593Smuzhiyun CLK_PWRMGT_CNTL__SCLK_TURNOFF|
933*4882a593Smuzhiyun CLK_PWRMGT_CNTL__PCLK_TURNOFF|
934*4882a593Smuzhiyun CLK_PWRMGT_CNTL__P2CLK_TURNOFF|
935*4882a593Smuzhiyun CLK_PWRMGT_CNTL__TVPLL_PWRMGT_OFF|
936*4882a593Smuzhiyun CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN|
937*4882a593Smuzhiyun CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE|
938*4882a593Smuzhiyun CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
939*4882a593Smuzhiyun CLK_PWRMGT_CNTL__CG_NO1_DEBUG_MASK
940*4882a593Smuzhiyun );
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN
943*4882a593Smuzhiyun | CLK_PWRMGT_CNTL__DISP_PM;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun clk_pin_cntl &= ~CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* because both INPLL and OUTPLL take the same lock, that's why. */
952*4882a593Smuzhiyun tmp = INPLL( pllMCLK_MISC) | MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND;
953*4882a593Smuzhiyun OUTPLL( pllMCLK_MISC, tmp);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /* BUS_CNTL1__MOBILE_PLATORM_SEL setting is northbridge chipset
956*4882a593Smuzhiyun * and radeon chip dependent. Thus we only enable it on Mac for
957*4882a593Smuzhiyun * now (until we get more info on how to compute the correct
958*4882a593Smuzhiyun * value for various X86 bridges).
959*4882a593Smuzhiyun */
960*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
961*4882a593Smuzhiyun if (machine_is(powermac)) {
962*4882a593Smuzhiyun /* AGP PLL control */
963*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV280) {
964*4882a593Smuzhiyun OUTREG(BUS_CNTL1, INREG(BUS_CNTL1) | BUS_CNTL1__AGPCLK_VALID);
965*4882a593Smuzhiyun OUTREG(BUS_CNTL1,
966*4882a593Smuzhiyun (INREG(BUS_CNTL1) & ~BUS_CNTL1__MOBILE_PLATFORM_SEL_MASK)
967*4882a593Smuzhiyun | (2<<BUS_CNTL1__MOBILE_PLATFORM_SEL__SHIFT)); // 440BX
968*4882a593Smuzhiyun } else {
969*4882a593Smuzhiyun OUTREG(BUS_CNTL1, INREG(BUS_CNTL1));
970*4882a593Smuzhiyun OUTREG(BUS_CNTL1, (INREG(BUS_CNTL1) & ~0x4000) | 0x8000);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun #endif
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun OUTREG(CRTC_OFFSET_CNTL, (INREG(CRTC_OFFSET_CNTL)
976*4882a593Smuzhiyun & ~CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN));
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun clk_pin_cntl &= ~CLK_PIN_CNTL__CG_CLK_TO_OUTPIN;
979*4882a593Smuzhiyun clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
980*4882a593Smuzhiyun OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* Solano2M */
983*4882a593Smuzhiyun OUTREG(AGP_CNTL,
984*4882a593Smuzhiyun (INREG(AGP_CNTL) & ~(AGP_CNTL__MAX_IDLE_CLK_MASK))
985*4882a593Smuzhiyun | (0x20<<AGP_CNTL__MAX_IDLE_CLK__SHIFT));
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* ACPI mode */
988*4882a593Smuzhiyun /* because both INPLL and OUTPLL take the same lock, that's why. */
989*4882a593Smuzhiyun tmp = INPLL( pllPLL_PWRMGT_CNTL) & ~PLL_PWRMGT_CNTL__PM_MODE_SEL;
990*4882a593Smuzhiyun OUTPLL( pllPLL_PWRMGT_CNTL, tmp);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun disp_mis_cntl = INREG(DISP_MISC_CNTL);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun disp_mis_cntl &= ~( DISP_MISC_CNTL__SOFT_RESET_GRPH_PP |
996*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP |
997*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_OV0_PP |
998*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK|
999*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK|
1000*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK|
1001*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP|
1002*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK|
1003*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_LVDS|
1004*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_TMDS|
1005*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS|
1006*4882a593Smuzhiyun DISP_MISC_CNTL__SOFT_RESET_TV);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun OUTREG(DISP_MISC_CNTL, disp_mis_cntl);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun disp_pwr_man = INREG(DISP_PWR_MAN);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun disp_pwr_man &= ~( DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN |
1013*4882a593Smuzhiyun DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN |
1014*4882a593Smuzhiyun DISP_PWR_MAN__DISP_PWR_MAN_DPMS_MASK|
1015*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D3_RST|
1016*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D3_REG_RST
1017*4882a593Smuzhiyun );
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun disp_pwr_man |= DISP_PWR_MAN__DISP_D3_GRPH_RST|
1020*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D3_SUBPIC_RST|
1021*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D3_OV0_RST|
1022*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D1D2_GRPH_RST|
1023*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST|
1024*4882a593Smuzhiyun DISP_PWR_MAN__DISP_D1D2_OV0_RST|
1025*4882a593Smuzhiyun DISP_PWR_MAN__DIG_TMDS_ENABLE_RST|
1026*4882a593Smuzhiyun DISP_PWR_MAN__TV_ENABLE_RST|
1027*4882a593Smuzhiyun // DISP_PWR_MAN__AUTO_PWRUP_EN|
1028*4882a593Smuzhiyun 0;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun OUTREG(DISP_PWR_MAN, disp_pwr_man);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
1033*4882a593Smuzhiyun pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL) ;
1034*4882a593Smuzhiyun clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
1035*4882a593Smuzhiyun disp_pwr_man = INREG(DISP_PWR_MAN);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* D2 */
1039*4882a593Smuzhiyun clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__DISP_PM;
1040*4882a593Smuzhiyun pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__MOBILE_SU | PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK;
1041*4882a593Smuzhiyun clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
1042*4882a593Smuzhiyun disp_pwr_man &= ~(DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN_MASK
1043*4882a593Smuzhiyun | DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN_MASK);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
1046*4882a593Smuzhiyun OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
1047*4882a593Smuzhiyun OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
1048*4882a593Smuzhiyun OUTREG(DISP_PWR_MAN, disp_pwr_man);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* disable display request & disable display */
1051*4882a593Smuzhiyun OUTREG( CRTC_GEN_CNTL, (INREG( CRTC_GEN_CNTL) & ~CRTC_GEN_CNTL__CRTC_EN)
1052*4882a593Smuzhiyun | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
1053*4882a593Smuzhiyun OUTREG( CRTC2_GEN_CNTL, (INREG( CRTC2_GEN_CNTL) & ~CRTC2_GEN_CNTL__CRTC2_EN)
1054*4882a593Smuzhiyun | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun mdelay(17);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
radeon_pm_yclk_mclk_sync(struct radeonfb_info * rinfo)1060*4882a593Smuzhiyun static void radeon_pm_yclk_mclk_sync(struct radeonfb_info *rinfo)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun mc_chp_io_cntl_a1 = INMC( rinfo, ixMC_CHP_IO_CNTL_A1)
1065*4882a593Smuzhiyun & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
1066*4882a593Smuzhiyun mc_chp_io_cntl_b1 = INMC( rinfo, ixMC_CHP_IO_CNTL_B1)
1067*4882a593Smuzhiyun & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1
1070*4882a593Smuzhiyun | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
1071*4882a593Smuzhiyun OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1
1072*4882a593Smuzhiyun | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
1075*4882a593Smuzhiyun OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun mdelay( 1);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
radeon_pm_yclk_mclk_sync_m10(struct radeonfb_info * rinfo)1080*4882a593Smuzhiyun static void radeon_pm_yclk_mclk_sync_m10(struct radeonfb_info *rinfo)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun mc_chp_io_cntl_a1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1)
1085*4882a593Smuzhiyun & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
1086*4882a593Smuzhiyun mc_chp_io_cntl_b1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1)
1087*4882a593Smuzhiyun & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1,
1090*4882a593Smuzhiyun mc_chp_io_cntl_a1 | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
1091*4882a593Smuzhiyun OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1,
1092*4882a593Smuzhiyun mc_chp_io_cntl_b1 | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
1095*4882a593Smuzhiyun OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun mdelay( 1);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
radeon_pm_program_mode_reg(struct radeonfb_info * rinfo,u16 value,u8 delay_required)1100*4882a593Smuzhiyun static void radeon_pm_program_mode_reg(struct radeonfb_info *rinfo, u16 value,
1101*4882a593Smuzhiyun u8 delay_required)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun u32 mem_sdram_mode;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun mem_sdram_mode = INREG( MEM_SDRAM_MODE_REG);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK;
1108*4882a593Smuzhiyun mem_sdram_mode |= (value<<MEM_SDRAM_MODE_REG__MEM_MODE_REG__SHIFT)
1109*4882a593Smuzhiyun | MEM_SDRAM_MODE_REG__MEM_CFG_TYPE;
1110*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
1111*4882a593Smuzhiyun if (delay_required >= 2)
1112*4882a593Smuzhiyun mdelay(1);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun mem_sdram_mode |= MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
1115*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
1116*4882a593Smuzhiyun if (delay_required >= 2)
1117*4882a593Smuzhiyun mdelay(1);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
1120*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
1121*4882a593Smuzhiyun if (delay_required >= 2)
1122*4882a593Smuzhiyun mdelay(1);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun if (delay_required) {
1125*4882a593Smuzhiyun do {
1126*4882a593Smuzhiyun if (delay_required >= 2)
1127*4882a593Smuzhiyun mdelay(1);
1128*4882a593Smuzhiyun } while ((INREG(MC_STATUS)
1129*4882a593Smuzhiyun & (MC_STATUS__MEM_PWRUP_COMPL_A |
1130*4882a593Smuzhiyun MC_STATUS__MEM_PWRUP_COMPL_B)) == 0);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
radeon_pm_m10_program_mode_wait(struct radeonfb_info * rinfo)1134*4882a593Smuzhiyun static void radeon_pm_m10_program_mode_wait(struct radeonfb_info *rinfo)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun int cnt;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun for (cnt = 0; cnt < 100; ++cnt) {
1139*4882a593Smuzhiyun mdelay(1);
1140*4882a593Smuzhiyun if (INREG(MC_STATUS) & (MC_STATUS__MEM_PWRUP_COMPL_A
1141*4882a593Smuzhiyun | MC_STATUS__MEM_PWRUP_COMPL_B))
1142*4882a593Smuzhiyun break;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun
radeon_pm_enable_dll(struct radeonfb_info * rinfo)1147*4882a593Smuzhiyun static void radeon_pm_enable_dll(struct radeonfb_info *rinfo)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun #define DLL_RESET_DELAY 5
1150*4882a593Smuzhiyun #define DLL_SLEEP_DELAY 1
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun u32 cko = INPLL(pllMDLL_CKO) | MDLL_CKO__MCKOA_SLEEP
1153*4882a593Smuzhiyun | MDLL_CKO__MCKOA_RESET;
1154*4882a593Smuzhiyun u32 cka = INPLL(pllMDLL_RDCKA) | MDLL_RDCKA__MRDCKA0_SLEEP
1155*4882a593Smuzhiyun | MDLL_RDCKA__MRDCKA1_SLEEP | MDLL_RDCKA__MRDCKA0_RESET
1156*4882a593Smuzhiyun | MDLL_RDCKA__MRDCKA1_RESET;
1157*4882a593Smuzhiyun u32 ckb = INPLL(pllMDLL_RDCKB) | MDLL_RDCKB__MRDCKB0_SLEEP
1158*4882a593Smuzhiyun | MDLL_RDCKB__MRDCKB1_SLEEP | MDLL_RDCKB__MRDCKB0_RESET
1159*4882a593Smuzhiyun | MDLL_RDCKB__MRDCKB1_RESET;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Setting up the DLL range for write */
1162*4882a593Smuzhiyun OUTPLL(pllMDLL_CKO, cko);
1163*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, cka);
1164*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, ckb);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun mdelay(DLL_RESET_DELAY*2);
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
1169*4882a593Smuzhiyun OUTPLL(pllMDLL_CKO, cko);
1170*4882a593Smuzhiyun mdelay(DLL_SLEEP_DELAY);
1171*4882a593Smuzhiyun cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
1172*4882a593Smuzhiyun OUTPLL(pllMDLL_CKO, cko);
1173*4882a593Smuzhiyun mdelay(DLL_RESET_DELAY);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
1176*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, cka);
1177*4882a593Smuzhiyun mdelay(DLL_SLEEP_DELAY);
1178*4882a593Smuzhiyun cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
1179*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, cka);
1180*4882a593Smuzhiyun mdelay(DLL_RESET_DELAY);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
1183*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, ckb);
1184*4882a593Smuzhiyun mdelay(DLL_SLEEP_DELAY);
1185*4882a593Smuzhiyun ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
1186*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, ckb);
1187*4882a593Smuzhiyun mdelay(DLL_RESET_DELAY);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun #undef DLL_RESET_DELAY
1191*4882a593Smuzhiyun #undef DLL_SLEEP_DELAY
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
radeon_pm_enable_dll_m10(struct radeonfb_info * rinfo)1194*4882a593Smuzhiyun static void radeon_pm_enable_dll_m10(struct radeonfb_info *rinfo)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun u32 dll_value;
1197*4882a593Smuzhiyun u32 dll_sleep_mask = 0;
1198*4882a593Smuzhiyun u32 dll_reset_mask = 0;
1199*4882a593Smuzhiyun u32 mc;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun #define DLL_RESET_DELAY 5
1202*4882a593Smuzhiyun #define DLL_SLEEP_DELAY 1
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
1205*4882a593Smuzhiyun mc = INREG(MC_CNTL);
1206*4882a593Smuzhiyun /* Check which channels are enabled */
1207*4882a593Smuzhiyun switch (mc & 0x3) {
1208*4882a593Smuzhiyun case 1:
1209*4882a593Smuzhiyun if (mc & 0x4)
1210*4882a593Smuzhiyun break;
1211*4882a593Smuzhiyun fallthrough;
1212*4882a593Smuzhiyun case 2:
1213*4882a593Smuzhiyun dll_sleep_mask |= MDLL_R300_RDCK__MRDCKB_SLEEP;
1214*4882a593Smuzhiyun dll_reset_mask |= MDLL_R300_RDCK__MRDCKB_RESET;
1215*4882a593Smuzhiyun fallthrough;
1216*4882a593Smuzhiyun case 0:
1217*4882a593Smuzhiyun dll_sleep_mask |= MDLL_R300_RDCK__MRDCKA_SLEEP;
1218*4882a593Smuzhiyun dll_reset_mask |= MDLL_R300_RDCK__MRDCKA_RESET;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun switch (mc & 0x3) {
1221*4882a593Smuzhiyun case 1:
1222*4882a593Smuzhiyun if (!(mc & 0x4))
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun fallthrough;
1225*4882a593Smuzhiyun case 2:
1226*4882a593Smuzhiyun dll_sleep_mask |= MDLL_R300_RDCK__MRDCKD_SLEEP;
1227*4882a593Smuzhiyun dll_reset_mask |= MDLL_R300_RDCK__MRDCKD_RESET;
1228*4882a593Smuzhiyun dll_sleep_mask |= MDLL_R300_RDCK__MRDCKC_SLEEP;
1229*4882a593Smuzhiyun dll_reset_mask |= MDLL_R300_RDCK__MRDCKC_RESET;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun dll_value = INPLL(pllMDLL_RDCKA);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* Power Up */
1235*4882a593Smuzhiyun dll_value &= ~(dll_sleep_mask);
1236*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, dll_value);
1237*4882a593Smuzhiyun mdelay( DLL_SLEEP_DELAY);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun dll_value &= ~(dll_reset_mask);
1240*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, dll_value);
1241*4882a593Smuzhiyun mdelay( DLL_RESET_DELAY);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun #undef DLL_RESET_DELAY
1244*4882a593Smuzhiyun #undef DLL_SLEEP_DELAY
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun
radeon_pm_full_reset_sdram(struct radeonfb_info * rinfo)1248*4882a593Smuzhiyun static void radeon_pm_full_reset_sdram(struct radeonfb_info *rinfo)
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun u32 crtcGenCntl, crtcGenCntl2, memRefreshCntl, crtc_more_cntl,
1251*4882a593Smuzhiyun fp_gen_cntl, fp2_gen_cntl;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun crtcGenCntl = INREG( CRTC_GEN_CNTL);
1254*4882a593Smuzhiyun crtcGenCntl2 = INREG( CRTC2_GEN_CNTL);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun crtc_more_cntl = INREG( CRTC_MORE_CNTL);
1257*4882a593Smuzhiyun fp_gen_cntl = INREG( FP_GEN_CNTL);
1258*4882a593Smuzhiyun fp2_gen_cntl = INREG( FP2_GEN_CNTL);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun OUTREG( CRTC_MORE_CNTL, 0);
1262*4882a593Smuzhiyun OUTREG( FP_GEN_CNTL, 0);
1263*4882a593Smuzhiyun OUTREG( FP2_GEN_CNTL,0);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun OUTREG( CRTC_GEN_CNTL, (crtcGenCntl | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B) );
1266*4882a593Smuzhiyun OUTREG( CRTC2_GEN_CNTL, (crtcGenCntl2 | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B) );
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* This is the code for the Aluminium PowerBooks M10 / iBooks M11 */
1269*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RV350) {
1270*4882a593Smuzhiyun u32 sdram_mode_reg = rinfo->save_regs[35];
1271*4882a593Smuzhiyun static const u32 default_mrtable[] =
1272*4882a593Smuzhiyun { 0x21320032,
1273*4882a593Smuzhiyun 0x21321000, 0xa1321000, 0x21321000, 0xffffffff,
1274*4882a593Smuzhiyun 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
1275*4882a593Smuzhiyun 0x21321002, 0xa1321002, 0x21321002, 0xffffffff,
1276*4882a593Smuzhiyun 0x21320132, 0xa1320132, 0x21320132, 0xffffffff,
1277*4882a593Smuzhiyun 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
1278*4882a593Smuzhiyun 0x31320032 };
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun const u32 *mrtable = default_mrtable;
1281*4882a593Smuzhiyun int i, mrtable_size = ARRAY_SIZE(default_mrtable);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun mdelay(30);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* Disable refresh */
1286*4882a593Smuzhiyun memRefreshCntl = INREG( MEM_REFRESH_CNTL)
1287*4882a593Smuzhiyun & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
1288*4882a593Smuzhiyun OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
1289*4882a593Smuzhiyun | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun /* Configure and enable M & SPLLs */
1292*4882a593Smuzhiyun radeon_pm_enable_dll_m10(rinfo);
1293*4882a593Smuzhiyun radeon_pm_yclk_mclk_sync_m10(rinfo);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun #ifdef CONFIG_PPC
1296*4882a593Smuzhiyun if (rinfo->of_node != NULL) {
1297*4882a593Smuzhiyun int size;
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun mrtable = of_get_property(rinfo->of_node, "ATY,MRT", &size);
1300*4882a593Smuzhiyun if (mrtable)
1301*4882a593Smuzhiyun mrtable_size = size >> 2;
1302*4882a593Smuzhiyun else
1303*4882a593Smuzhiyun mrtable = default_mrtable;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun #endif /* CONFIG_PPC */
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun /* Program the SDRAM */
1308*4882a593Smuzhiyun sdram_mode_reg = mrtable[0];
1309*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
1310*4882a593Smuzhiyun for (i = 0; i < mrtable_size; i++) {
1311*4882a593Smuzhiyun if (mrtable[i] == 0xffffffffu)
1312*4882a593Smuzhiyun radeon_pm_m10_program_mode_wait(rinfo);
1313*4882a593Smuzhiyun else {
1314*4882a593Smuzhiyun sdram_mode_reg &= ~(MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK
1315*4882a593Smuzhiyun | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE
1316*4882a593Smuzhiyun | MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET);
1317*4882a593Smuzhiyun sdram_mode_reg |= mrtable[i];
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
1320*4882a593Smuzhiyun mdelay(1);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* Restore memory refresh */
1325*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, memRefreshCntl);
1326*4882a593Smuzhiyun mdelay(30);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun /* Here come the desktop RV200 "QW" card */
1330*4882a593Smuzhiyun else if (!rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV200) {
1331*4882a593Smuzhiyun /* Disable refresh */
1332*4882a593Smuzhiyun memRefreshCntl = INREG( MEM_REFRESH_CNTL)
1333*4882a593Smuzhiyun & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
1334*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, memRefreshCntl
1335*4882a593Smuzhiyun | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
1336*4882a593Smuzhiyun mdelay(30);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* Reset memory */
1339*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG,
1340*4882a593Smuzhiyun INREG( MEM_SDRAM_MODE_REG) & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2002, 2);
1343*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0132, 2);
1344*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0032, 2);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG,
1347*4882a593Smuzhiyun INREG(MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun /* The M6 */
1353*4882a593Smuzhiyun else if (rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV100) {
1354*4882a593Smuzhiyun /* Disable refresh */
1355*4882a593Smuzhiyun memRefreshCntl = INREG(EXT_MEM_CNTL) & ~(1 << 20);
1356*4882a593Smuzhiyun OUTREG( EXT_MEM_CNTL, memRefreshCntl | (1 << 20));
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /* Reset memory */
1359*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG,
1360*4882a593Smuzhiyun INREG( MEM_SDRAM_MODE_REG)
1361*4882a593Smuzhiyun & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /* DLL */
1364*4882a593Smuzhiyun radeon_pm_enable_dll(rinfo);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* MLCK / YCLK sync */
1367*4882a593Smuzhiyun radeon_pm_yclk_mclk_sync(rinfo);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun /* Program Mode Register */
1370*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
1371*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
1372*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
1373*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
1374*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* Complete & re-enable refresh */
1377*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG,
1378*4882a593Smuzhiyun INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun OUTREG(EXT_MEM_CNTL, memRefreshCntl);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun /* And finally, the M7..M9 models, including M9+ (RV280) */
1383*4882a593Smuzhiyun else if (rinfo->is_mobility) {
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* Disable refresh */
1386*4882a593Smuzhiyun memRefreshCntl = INREG( MEM_REFRESH_CNTL)
1387*4882a593Smuzhiyun & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
1388*4882a593Smuzhiyun OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
1389*4882a593Smuzhiyun | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun /* Reset memory */
1392*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG,
1393*4882a593Smuzhiyun INREG( MEM_SDRAM_MODE_REG)
1394*4882a593Smuzhiyun & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /* DLL */
1397*4882a593Smuzhiyun radeon_pm_enable_dll(rinfo);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* MLCK / YCLK sync */
1400*4882a593Smuzhiyun radeon_pm_yclk_mclk_sync(rinfo);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* M6, M7 and M9 so far ... */
1403*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV250) {
1404*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
1405*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
1406*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
1407*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
1408*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun /* M9+ (iBook G4) */
1411*4882a593Smuzhiyun else if (rinfo->family == CHIP_FAMILY_RV280) {
1412*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
1413*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
1414*4882a593Smuzhiyun radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* Complete & re-enable refresh */
1418*4882a593Smuzhiyun OUTREG( MEM_SDRAM_MODE_REG,
1419*4882a593Smuzhiyun INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun OUTREG( CRTC_GEN_CNTL, crtcGenCntl);
1425*4882a593Smuzhiyun OUTREG( CRTC2_GEN_CNTL, crtcGenCntl2);
1426*4882a593Smuzhiyun OUTREG( FP_GEN_CNTL, fp_gen_cntl);
1427*4882a593Smuzhiyun OUTREG( FP2_GEN_CNTL, fp2_gen_cntl);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun OUTREG( CRTC_MORE_CNTL, crtc_more_cntl);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun mdelay( 15);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun #if defined(CONFIG_X86) || defined(CONFIG_PPC_PMAC)
radeon_pm_reset_pad_ctlr_strength(struct radeonfb_info * rinfo)1435*4882a593Smuzhiyun static void radeon_pm_reset_pad_ctlr_strength(struct radeonfb_info *rinfo)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun u32 tmp, tmp2;
1438*4882a593Smuzhiyun int i,j;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun /* Reset the PAD_CTLR_STRENGTH & wait for it to be stable */
1441*4882a593Smuzhiyun INREG(PAD_CTLR_STRENGTH);
1442*4882a593Smuzhiyun OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~PAD_MANUAL_OVERRIDE);
1443*4882a593Smuzhiyun tmp = INREG(PAD_CTLR_STRENGTH);
1444*4882a593Smuzhiyun for (i = j = 0; i < 65; ++i) {
1445*4882a593Smuzhiyun mdelay(1);
1446*4882a593Smuzhiyun tmp2 = INREG(PAD_CTLR_STRENGTH);
1447*4882a593Smuzhiyun if (tmp != tmp2) {
1448*4882a593Smuzhiyun tmp = tmp2;
1449*4882a593Smuzhiyun i = 0;
1450*4882a593Smuzhiyun j++;
1451*4882a593Smuzhiyun if (j > 10) {
1452*4882a593Smuzhiyun printk(KERN_WARNING "radeon: PAD_CTLR_STRENGTH doesn't "
1453*4882a593Smuzhiyun "stabilize !\n");
1454*4882a593Smuzhiyun break;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
radeon_pm_all_ppls_off(struct radeonfb_info * rinfo)1460*4882a593Smuzhiyun static void radeon_pm_all_ppls_off(struct radeonfb_info *rinfo)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun u32 tmp;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun tmp = INPLL(pllPPLL_CNTL);
1465*4882a593Smuzhiyun OUTPLL(pllPPLL_CNTL, tmp | 0x3);
1466*4882a593Smuzhiyun tmp = INPLL(pllP2PLL_CNTL);
1467*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, tmp | 0x3);
1468*4882a593Smuzhiyun tmp = INPLL(pllSPLL_CNTL);
1469*4882a593Smuzhiyun OUTPLL(pllSPLL_CNTL, tmp | 0x3);
1470*4882a593Smuzhiyun tmp = INPLL(pllMPLL_CNTL);
1471*4882a593Smuzhiyun OUTPLL(pllMPLL_CNTL, tmp | 0x3);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
radeon_pm_start_mclk_sclk(struct radeonfb_info * rinfo)1474*4882a593Smuzhiyun static void radeon_pm_start_mclk_sclk(struct radeonfb_info *rinfo)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun u32 tmp;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun /* Switch SPLL to PCI source */
1479*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
1480*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp & ~SCLK_CNTL__SCLK_SRC_SEL_MASK);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* Reconfigure SPLL charge pump, VCO gain, duty cycle */
1483*4882a593Smuzhiyun tmp = INPLL(pllSPLL_CNTL);
1484*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
1485*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1486*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
1487*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* Set SPLL feedback divider */
1490*4882a593Smuzhiyun tmp = INPLL(pllM_SPLL_REF_FB_DIV);
1491*4882a593Smuzhiyun tmp = (tmp & 0xff00fffful) | (rinfo->save_regs[77] & 0x00ff0000ul);
1492*4882a593Smuzhiyun OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Power up SPLL */
1495*4882a593Smuzhiyun tmp = INPLL(pllSPLL_CNTL);
1496*4882a593Smuzhiyun OUTPLL(pllSPLL_CNTL, tmp & ~1);
1497*4882a593Smuzhiyun (void)INPLL(pllSPLL_CNTL);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun mdelay(10);
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* Release SPLL reset */
1502*4882a593Smuzhiyun tmp = INPLL(pllSPLL_CNTL);
1503*4882a593Smuzhiyun OUTPLL(pllSPLL_CNTL, tmp & ~0x2);
1504*4882a593Smuzhiyun (void)INPLL(pllSPLL_CNTL);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun mdelay(10);
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun /* Select SCLK source */
1509*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
1510*4882a593Smuzhiyun tmp &= ~SCLK_CNTL__SCLK_SRC_SEL_MASK;
1511*4882a593Smuzhiyun tmp |= rinfo->save_regs[3] & SCLK_CNTL__SCLK_SRC_SEL_MASK;
1512*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
1513*4882a593Smuzhiyun (void)INPLL(pllSCLK_CNTL);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun mdelay(10);
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /* Reconfigure MPLL charge pump, VCO gain, duty cycle */
1518*4882a593Smuzhiyun tmp = INPLL(pllMPLL_CNTL);
1519*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, pllMPLL_CNTL + PLL_WR_EN);
1520*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1521*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
1522*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /* Set MPLL feedback divider */
1525*4882a593Smuzhiyun tmp = INPLL(pllM_SPLL_REF_FB_DIV);
1526*4882a593Smuzhiyun tmp = (tmp & 0xffff00fful) | (rinfo->save_regs[77] & 0x0000ff00ul);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
1529*4882a593Smuzhiyun /* Power up MPLL */
1530*4882a593Smuzhiyun tmp = INPLL(pllMPLL_CNTL);
1531*4882a593Smuzhiyun OUTPLL(pllMPLL_CNTL, tmp & ~0x2);
1532*4882a593Smuzhiyun (void)INPLL(pllMPLL_CNTL);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun mdelay(10);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* Un-reset MPLL */
1537*4882a593Smuzhiyun tmp = INPLL(pllMPLL_CNTL);
1538*4882a593Smuzhiyun OUTPLL(pllMPLL_CNTL, tmp & ~0x1);
1539*4882a593Smuzhiyun (void)INPLL(pllMPLL_CNTL);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun mdelay(10);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /* Select source for MCLK */
1544*4882a593Smuzhiyun tmp = INPLL(pllMCLK_CNTL);
1545*4882a593Smuzhiyun tmp |= rinfo->save_regs[2] & 0xffff;
1546*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
1547*4882a593Smuzhiyun (void)INPLL(pllMCLK_CNTL);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun mdelay(10);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
radeon_pm_m10_disable_spread_spectrum(struct radeonfb_info * rinfo)1552*4882a593Smuzhiyun static void radeon_pm_m10_disable_spread_spectrum(struct radeonfb_info *rinfo)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun u32 r2ec;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun /* GACK ! I though we didn't have a DDA on Radeon's anymore
1557*4882a593Smuzhiyun * here we rewrite with the same value, ... I suppose we clear
1558*4882a593Smuzhiyun * some bits that are already clear ? Or maybe this 0x2ec
1559*4882a593Smuzhiyun * register is something new ?
1560*4882a593Smuzhiyun */
1561*4882a593Smuzhiyun mdelay(20);
1562*4882a593Smuzhiyun r2ec = INREG(VGA_DDA_ON_OFF);
1563*4882a593Smuzhiyun OUTREG(VGA_DDA_ON_OFF, r2ec);
1564*4882a593Smuzhiyun mdelay(1);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun /* Spread spectrum PLLL off */
1567*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, 0xbf03);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* Spread spectrum disabled */
1570*4882a593Smuzhiyun OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun /* The trace shows read & rewrite of LVDS_PLL_CNTL here with same
1573*4882a593Smuzhiyun * value, not sure what for...
1574*4882a593Smuzhiyun */
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun r2ec |= 0x3f0;
1577*4882a593Smuzhiyun OUTREG(VGA_DDA_ON_OFF, r2ec);
1578*4882a593Smuzhiyun mdelay(1);
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
radeon_pm_m10_enable_lvds_spread_spectrum(struct radeonfb_info * rinfo)1581*4882a593Smuzhiyun static void radeon_pm_m10_enable_lvds_spread_spectrum(struct radeonfb_info *rinfo)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun u32 r2ec, tmp;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /* GACK (bis) ! I though we didn't have a DDA on Radeon's anymore
1586*4882a593Smuzhiyun * here we rewrite with the same value, ... I suppose we clear/set
1587*4882a593Smuzhiyun * some bits that are already clear/set ?
1588*4882a593Smuzhiyun */
1589*4882a593Smuzhiyun r2ec = INREG(VGA_DDA_ON_OFF);
1590*4882a593Smuzhiyun OUTREG(VGA_DDA_ON_OFF, r2ec);
1591*4882a593Smuzhiyun mdelay(1);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* Enable spread spectrum */
1594*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, rinfo->save_regs[43] | 3);
1595*4882a593Smuzhiyun mdelay(3);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44]);
1598*4882a593Smuzhiyun OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45]);
1599*4882a593Smuzhiyun tmp = INPLL(pllSSPLL_CNTL);
1600*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, tmp & ~0x2);
1601*4882a593Smuzhiyun mdelay(6);
1602*4882a593Smuzhiyun tmp = INPLL(pllSSPLL_CNTL);
1603*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, tmp & ~0x1);
1604*4882a593Smuzhiyun mdelay(5);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90]);
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun r2ec |= 8;
1609*4882a593Smuzhiyun OUTREG(VGA_DDA_ON_OFF, r2ec);
1610*4882a593Smuzhiyun mdelay(20);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* Enable LVDS interface */
1613*4882a593Smuzhiyun tmp = INREG(LVDS_GEN_CNTL);
1614*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, tmp | LVDS_EN);
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* Enable LVDS_PLL */
1617*4882a593Smuzhiyun tmp = INREG(LVDS_PLL_CNTL);
1618*4882a593Smuzhiyun tmp &= ~0x30000;
1619*4882a593Smuzhiyun tmp |= 0x10000;
1620*4882a593Smuzhiyun OUTREG(LVDS_PLL_CNTL, tmp);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, rinfo->save_regs[34]);
1623*4882a593Smuzhiyun OUTPLL(pllSS_TST_CNTL, rinfo->save_regs[91]);
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /* The trace reads that one here, waiting for something to settle down ? */
1626*4882a593Smuzhiyun INREG(RBBM_STATUS);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /* Ugh ? SS_TST_DEC is supposed to be a read register in the
1629*4882a593Smuzhiyun * R300 register spec at least...
1630*4882a593Smuzhiyun */
1631*4882a593Smuzhiyun tmp = INPLL(pllSS_TST_CNTL);
1632*4882a593Smuzhiyun tmp |= 0x00400000;
1633*4882a593Smuzhiyun OUTPLL(pllSS_TST_CNTL, tmp);
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
radeon_pm_restore_pixel_pll(struct radeonfb_info * rinfo)1636*4882a593Smuzhiyun static void radeon_pm_restore_pixel_pll(struct radeonfb_info *rinfo)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun u32 tmp;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, pllHTOTAL_CNTL + PLL_WR_EN);
1641*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1642*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA, 0);
1643*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
1646*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp | 0x80);
1647*4882a593Smuzhiyun mdelay(5);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun tmp = INPLL(pllPPLL_REF_DIV);
1650*4882a593Smuzhiyun tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
1651*4882a593Smuzhiyun OUTPLL(pllPPLL_REF_DIV, tmp);
1652*4882a593Smuzhiyun INPLL(pllPPLL_REF_DIV);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* Reconfigure SPLL charge pump, VCO gain, duty cycle,
1655*4882a593Smuzhiyun * probably useless since we already did it ...
1656*4882a593Smuzhiyun */
1657*4882a593Smuzhiyun tmp = INPLL(pllPPLL_CNTL);
1658*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
1659*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1660*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
1661*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* Restore our "reference" PPLL divider set by firmware
1664*4882a593Smuzhiyun * according to proper spread spectrum calculations
1665*4882a593Smuzhiyun */
1666*4882a593Smuzhiyun OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun tmp = INPLL(pllPPLL_CNTL);
1669*4882a593Smuzhiyun OUTPLL(pllPPLL_CNTL, tmp & ~0x2);
1670*4882a593Smuzhiyun mdelay(5);
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun tmp = INPLL(pllPPLL_CNTL);
1673*4882a593Smuzhiyun OUTPLL(pllPPLL_CNTL, tmp & ~0x1);
1674*4882a593Smuzhiyun mdelay(5);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
1677*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
1678*4882a593Smuzhiyun mdelay(5);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
1681*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
1682*4882a593Smuzhiyun mdelay(5);
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /* Switch pixel clock to firmware default div 0 */
1685*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX+1, 0);
1686*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
1687*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
radeon_pm_m10_reconfigure_mc(struct radeonfb_info * rinfo)1690*4882a593Smuzhiyun static void radeon_pm_m10_reconfigure_mc(struct radeonfb_info *rinfo)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun OUTREG(MC_CNTL, rinfo->save_regs[46]);
1693*4882a593Smuzhiyun OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
1694*4882a593Smuzhiyun OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
1695*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG,
1696*4882a593Smuzhiyun rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1697*4882a593Smuzhiyun OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
1698*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
1699*4882a593Smuzhiyun OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
1700*4882a593Smuzhiyun OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
1701*4882a593Smuzhiyun OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
1702*4882a593Smuzhiyun OUTREG(MC_DEBUG, rinfo->save_regs[53]);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER, rinfo->save_regs[58]);
1705*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_IMP_CNTL, rinfo->save_regs[59]);
1706*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0, rinfo->save_regs[60]);
1707*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1, rinfo->save_regs[61]);
1708*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0, rinfo->save_regs[62]);
1709*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1, rinfo->save_regs[63]);
1710*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_BIST_CNTL_3, rinfo->save_regs[64]);
1711*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0, rinfo->save_regs[65]);
1712*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1, rinfo->save_regs[66]);
1713*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0, rinfo->save_regs[67]);
1714*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1, rinfo->save_regs[68]);
1715*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_DEBUG_CNTL, rinfo->save_regs[69]);
1716*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
1717*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_IMP_CNTL_0, rinfo->save_regs[71]);
1718*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_ELPIDA_CNTL, rinfo->save_regs[72]);
1719*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_READ_CNTL_CD, rinfo->save_regs[96]);
1720*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
radeon_reinitialize_M10(struct radeonfb_info * rinfo)1723*4882a593Smuzhiyun static void radeon_reinitialize_M10(struct radeonfb_info *rinfo)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun u32 tmp, i;
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun /* Restore a bunch of registers first */
1728*4882a593Smuzhiyun OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
1729*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
1730*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
1731*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
1732*4882a593Smuzhiyun OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
1733*4882a593Smuzhiyun OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
1734*4882a593Smuzhiyun OUTREG(BUS_CNTL, rinfo->save_regs[36]);
1735*4882a593Smuzhiyun OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
1736*4882a593Smuzhiyun OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
1737*4882a593Smuzhiyun OUTREG(FCP_CNTL, rinfo->save_regs[38]);
1738*4882a593Smuzhiyun OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
1739*4882a593Smuzhiyun OUTREG(DAC_CNTL, rinfo->save_regs[40]);
1740*4882a593Smuzhiyun OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
1741*4882a593Smuzhiyun OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /* Hrm... */
1744*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun /* Reset the PAD CTLR */
1747*4882a593Smuzhiyun radeon_pm_reset_pad_ctlr_strength(rinfo);
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun /* Some PLLs are Read & written identically in the trace here...
1750*4882a593Smuzhiyun * I suppose it's actually to switch them all off & reset,
1751*4882a593Smuzhiyun * let's assume off is what we want. I'm just doing that for all major PLLs now.
1752*4882a593Smuzhiyun */
1753*4882a593Smuzhiyun radeon_pm_all_ppls_off(rinfo);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun /* Clear tiling, reset swappers */
1756*4882a593Smuzhiyun INREG(SURFACE_CNTL);
1757*4882a593Smuzhiyun OUTREG(SURFACE_CNTL, 0);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* Some black magic with TV_DAC_CNTL, we should restore those from backups
1760*4882a593Smuzhiyun * rather than hard coding...
1761*4882a593Smuzhiyun */
1762*4882a593Smuzhiyun tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
1763*4882a593Smuzhiyun tmp |= 8 << TV_DAC_CNTL_BGADJ__SHIFT;
1764*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, tmp);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
1767*4882a593Smuzhiyun tmp |= 7 << TV_DAC_CNTL_DACADJ__SHIFT;
1768*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, tmp);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* More registers restored */
1771*4882a593Smuzhiyun OUTREG(AGP_CNTL, rinfo->save_regs[16]);
1772*4882a593Smuzhiyun OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
1773*4882a593Smuzhiyun OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /* Hrmmm ... What is that ? */
1776*4882a593Smuzhiyun tmp = rinfo->save_regs[1]
1777*4882a593Smuzhiyun & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
1778*4882a593Smuzhiyun CLK_PWRMGT_CNTL__MC_BUSY);
1779*4882a593Smuzhiyun OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun OUTREG(PAD_CTLR_MISC, rinfo->save_regs[56]);
1782*4882a593Smuzhiyun OUTREG(FW_CNTL, rinfo->save_regs[57]);
1783*4882a593Smuzhiyun OUTREG(HDP_DEBUG, rinfo->save_regs[96]);
1784*4882a593Smuzhiyun OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
1785*4882a593Smuzhiyun OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
1786*4882a593Smuzhiyun OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* Restore Memory Controller configuration */
1789*4882a593Smuzhiyun radeon_pm_m10_reconfigure_mc(rinfo);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun /* Make sure CRTC's dont touch memory */
1792*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL)
1793*4882a593Smuzhiyun | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
1794*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL)
1795*4882a593Smuzhiyun | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
1796*4882a593Smuzhiyun mdelay(30);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun /* Disable SDRAM refresh */
1799*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
1800*4882a593Smuzhiyun | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* Restore XTALIN routing (CLK_PIN_CNTL) */
1803*4882a593Smuzhiyun OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* Switch MCLK, YCLK and SCLK PLLs to PCI source & force them ON */
1806*4882a593Smuzhiyun tmp = rinfo->save_regs[2] & 0xff000000;
1807*4882a593Smuzhiyun tmp |= MCLK_CNTL__FORCE_MCLKA |
1808*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
1809*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
1810*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB |
1811*4882a593Smuzhiyun MCLK_CNTL__FORCE_MC;
1812*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /* Force all clocks on in SCLK */
1815*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL);
1816*4882a593Smuzhiyun tmp |= SCLK_CNTL__FORCE_DISP2|
1817*4882a593Smuzhiyun SCLK_CNTL__FORCE_CP|
1818*4882a593Smuzhiyun SCLK_CNTL__FORCE_HDP|
1819*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP1|
1820*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP|
1821*4882a593Smuzhiyun SCLK_CNTL__FORCE_E2|
1822*4882a593Smuzhiyun SCLK_CNTL__FORCE_SE|
1823*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT|
1824*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP|
1825*4882a593Smuzhiyun SCLK_CNTL__FORCE_PB|
1826*4882a593Smuzhiyun SCLK_CNTL__FORCE_TAM|
1827*4882a593Smuzhiyun SCLK_CNTL__FORCE_TDM|
1828*4882a593Smuzhiyun SCLK_CNTL__FORCE_RB|
1829*4882a593Smuzhiyun SCLK_CNTL__FORCE_TV_SCLK|
1830*4882a593Smuzhiyun SCLK_CNTL__FORCE_SUBPIC|
1831*4882a593Smuzhiyun SCLK_CNTL__FORCE_OV0;
1832*4882a593Smuzhiyun tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT |
1833*4882a593Smuzhiyun SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
1834*4882a593Smuzhiyun SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
1835*4882a593Smuzhiyun SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
1836*4882a593Smuzhiyun SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
1837*4882a593Smuzhiyun SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
1838*4882a593Smuzhiyun SCLK_CNTL__VIP_MAX_DYN_STOP_LAT |
1839*4882a593Smuzhiyun SCLK_CNTL__RE_MAX_DYN_STOP_LAT |
1840*4882a593Smuzhiyun SCLK_CNTL__PB_MAX_DYN_STOP_LAT |
1841*4882a593Smuzhiyun SCLK_CNTL__TAM_MAX_DYN_STOP_LAT |
1842*4882a593Smuzhiyun SCLK_CNTL__TDM_MAX_DYN_STOP_LAT |
1843*4882a593Smuzhiyun SCLK_CNTL__RB_MAX_DYN_STOP_LAT;
1844*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, 0);
1847*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, 0);
1848*4882a593Smuzhiyun OUTPLL(pllMCLK_MISC,
1849*4882a593Smuzhiyun MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
1850*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun mdelay(5);
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /* Restore the M_SPLL_REF_FB_DIV, MPLL_AUX_CNTL and SPLL_AUX_CNTL values */
1855*4882a593Smuzhiyun OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
1856*4882a593Smuzhiyun OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
1857*4882a593Smuzhiyun OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun /* Now restore the major PLLs settings, keeping them off & reset though */
1860*4882a593Smuzhiyun OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
1861*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
1862*4882a593Smuzhiyun OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
1863*4882a593Smuzhiyun OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* Restore MC DLL state and switch it off/reset too */
1866*4882a593Smuzhiyun OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /* Switch MDLL off & reset */
1869*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, rinfo->save_regs[98] | 0xff);
1870*4882a593Smuzhiyun mdelay(5);
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun /* Setup some black magic bits in PLL_PWRMGT_CNTL. Hrm... we saved
1873*4882a593Smuzhiyun * 0xa1100007... and MacOS writes 0xa1000007 ..
1874*4882a593Smuzhiyun */
1875*4882a593Smuzhiyun OUTPLL(pllPLL_PWRMGT_CNTL, rinfo->save_regs[0]);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /* Restore more stuffs */
1878*4882a593Smuzhiyun OUTPLL(pllHTOTAL_CNTL, 0);
1879*4882a593Smuzhiyun OUTPLL(pllHTOTAL2_CNTL, 0);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun /* More PLL initial configuration */
1882*4882a593Smuzhiyun tmp = INPLL(pllSCLK_CNTL2); /* What for ? */
1883*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL2, tmp);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL);
1886*4882a593Smuzhiyun tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS | /* a guess */
1887*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_GUI |
1888*4882a593Smuzhiyun SCLK_MORE_CNTL__FORCE_MC_HOST;
1889*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun /* Now we actually start MCLK and SCLK */
1892*4882a593Smuzhiyun radeon_pm_start_mclk_sclk(rinfo);
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun /* Full reset sdrams, this also re-inits the MDLL */
1895*4882a593Smuzhiyun radeon_pm_full_reset_sdram(rinfo);
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun /* Fill palettes */
1898*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
1899*4882a593Smuzhiyun for (i=0; i<256; i++)
1900*4882a593Smuzhiyun OUTREG(PALETTE_30_DATA, 0x15555555);
1901*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
1902*4882a593Smuzhiyun udelay(20);
1903*4882a593Smuzhiyun for (i=0; i<256; i++)
1904*4882a593Smuzhiyun OUTREG(PALETTE_30_DATA, 0x15555555);
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
1907*4882a593Smuzhiyun mdelay(3);
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun /* Restore TMDS */
1910*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, rinfo->save_regs[82]);
1911*4882a593Smuzhiyun OUTREG(FP2_GEN_CNTL, rinfo->save_regs[83]);
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun /* Set LVDS registers but keep interface & pll down */
1914*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
1915*4882a593Smuzhiyun ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
1916*4882a593Smuzhiyun OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun OUTREG(DISP_OUTPUT_CNTL, rinfo->save_regs[86]);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun /* Restore GPIOPAD state */
1921*4882a593Smuzhiyun OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
1922*4882a593Smuzhiyun OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
1923*4882a593Smuzhiyun OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun /* write some stuff to the framebuffer... */
1926*4882a593Smuzhiyun for (i = 0; i < 0x8000; ++i)
1927*4882a593Smuzhiyun writeb(0, rinfo->fb_base + i);
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun mdelay(40);
1930*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
1931*4882a593Smuzhiyun mdelay(40);
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun /* Restore a few more things */
1934*4882a593Smuzhiyun OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
1935*4882a593Smuzhiyun OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun /* Take care of spread spectrum & PPLLs now */
1938*4882a593Smuzhiyun radeon_pm_m10_disable_spread_spectrum(rinfo);
1939*4882a593Smuzhiyun radeon_pm_restore_pixel_pll(rinfo);
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun /* GRRRR... I can't figure out the proper LVDS power sequence, and the
1942*4882a593Smuzhiyun * code I have for blank/unblank doesn't quite work on some laptop models
1943*4882a593Smuzhiyun * it seems ... Hrm. What I have here works most of the time ...
1944*4882a593Smuzhiyun */
1945*4882a593Smuzhiyun radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
1946*4882a593Smuzhiyun }
1947*4882a593Smuzhiyun #endif
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun #ifdef CONFIG_PPC
1950*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
radeon_pm_m9p_reconfigure_mc(struct radeonfb_info * rinfo)1951*4882a593Smuzhiyun static void radeon_pm_m9p_reconfigure_mc(struct radeonfb_info *rinfo)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun OUTREG(MC_CNTL, rinfo->save_regs[46]);
1954*4882a593Smuzhiyun OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
1955*4882a593Smuzhiyun OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
1956*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG,
1957*4882a593Smuzhiyun rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
1958*4882a593Smuzhiyun OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
1959*4882a593Smuzhiyun OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
1960*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
1961*4882a593Smuzhiyun OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
1962*4882a593Smuzhiyun OUTREG(MC_DEBUG, rinfo->save_regs[53]);
1963*4882a593Smuzhiyun OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun OUTMC(rinfo, ixMC_IMP_CNTL, rinfo->save_regs[59] /*0x00f460d6*/);
1966*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, rinfo->save_regs[65] /*0xfecfa666*/);
1967*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, rinfo->save_regs[66] /*0x141555ff*/);
1968*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, rinfo->save_regs[67] /*0xfecfa666*/);
1969*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, rinfo->save_regs[68] /*0x141555ff*/);
1970*4882a593Smuzhiyun OUTMC(rinfo, ixMC_IMP_CNTL_0, rinfo->save_regs[71] /*0x00009249*/);
1971*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
1972*4882a593Smuzhiyun OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun mdelay(20);
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun
radeon_reinitialize_M9P(struct radeonfb_info * rinfo)1977*4882a593Smuzhiyun static void radeon_reinitialize_M9P(struct radeonfb_info *rinfo)
1978*4882a593Smuzhiyun {
1979*4882a593Smuzhiyun u32 tmp, i;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun /* Restore a bunch of registers first */
1982*4882a593Smuzhiyun OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
1983*4882a593Smuzhiyun OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
1984*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
1985*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
1986*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
1987*4882a593Smuzhiyun OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
1988*4882a593Smuzhiyun OUTREG(BUS_CNTL, rinfo->save_regs[36]);
1989*4882a593Smuzhiyun OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
1990*4882a593Smuzhiyun OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
1991*4882a593Smuzhiyun OUTREG(FCP_CNTL, rinfo->save_regs[38]);
1992*4882a593Smuzhiyun OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun OUTREG(DAC_CNTL, rinfo->save_regs[40]);
1995*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun /* Reset the PAD CTLR */
1998*4882a593Smuzhiyun radeon_pm_reset_pad_ctlr_strength(rinfo);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun /* Some PLLs are Read & written identically in the trace here...
2001*4882a593Smuzhiyun * I suppose it's actually to switch them all off & reset,
2002*4882a593Smuzhiyun * let's assume off is what we want. I'm just doing that for all major PLLs now.
2003*4882a593Smuzhiyun */
2004*4882a593Smuzhiyun radeon_pm_all_ppls_off(rinfo);
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun /* Clear tiling, reset swappers */
2007*4882a593Smuzhiyun INREG(SURFACE_CNTL);
2008*4882a593Smuzhiyun OUTREG(SURFACE_CNTL, 0);
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun /* Some black magic with TV_DAC_CNTL, we should restore those from backups
2011*4882a593Smuzhiyun * rather than hard coding...
2012*4882a593Smuzhiyun */
2013*4882a593Smuzhiyun tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
2014*4882a593Smuzhiyun tmp |= 6 << TV_DAC_CNTL_BGADJ__SHIFT;
2015*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, tmp);
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
2018*4882a593Smuzhiyun tmp |= 6 << TV_DAC_CNTL_DACADJ__SHIFT;
2019*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, tmp);
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun OUTPLL(pllAGP_PLL_CNTL, rinfo->save_regs[78]);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
2024*4882a593Smuzhiyun OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
2025*4882a593Smuzhiyun OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun OUTREG(AGP_CNTL, rinfo->save_regs[16]);
2028*4882a593Smuzhiyun OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]); /* MacOS sets that to 0 !!! */
2029*4882a593Smuzhiyun OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun tmp = rinfo->save_regs[1]
2032*4882a593Smuzhiyun & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
2033*4882a593Smuzhiyun CLK_PWRMGT_CNTL__MC_BUSY);
2034*4882a593Smuzhiyun OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun OUTREG(FW_CNTL, rinfo->save_regs[57]);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun /* Disable SDRAM refresh */
2039*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
2040*4882a593Smuzhiyun | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun /* Restore XTALIN routing (CLK_PIN_CNTL) */
2043*4882a593Smuzhiyun OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun /* Force MCLK to be PCI sourced and forced ON */
2046*4882a593Smuzhiyun tmp = rinfo->save_regs[2] & 0xff000000;
2047*4882a593Smuzhiyun tmp |= MCLK_CNTL__FORCE_MCLKA |
2048*4882a593Smuzhiyun MCLK_CNTL__FORCE_MCLKB |
2049*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKA |
2050*4882a593Smuzhiyun MCLK_CNTL__FORCE_YCLKB |
2051*4882a593Smuzhiyun MCLK_CNTL__FORCE_MC |
2052*4882a593Smuzhiyun MCLK_CNTL__FORCE_AIC;
2053*4882a593Smuzhiyun OUTPLL(pllMCLK_CNTL, tmp);
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun /* Force SCLK to be PCI sourced with a bunch forced */
2056*4882a593Smuzhiyun tmp = 0 |
2057*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP2|
2058*4882a593Smuzhiyun SCLK_CNTL__FORCE_CP|
2059*4882a593Smuzhiyun SCLK_CNTL__FORCE_HDP|
2060*4882a593Smuzhiyun SCLK_CNTL__FORCE_DISP1|
2061*4882a593Smuzhiyun SCLK_CNTL__FORCE_TOP|
2062*4882a593Smuzhiyun SCLK_CNTL__FORCE_E2|
2063*4882a593Smuzhiyun SCLK_CNTL__FORCE_SE|
2064*4882a593Smuzhiyun SCLK_CNTL__FORCE_IDCT|
2065*4882a593Smuzhiyun SCLK_CNTL__FORCE_VIP|
2066*4882a593Smuzhiyun SCLK_CNTL__FORCE_RE|
2067*4882a593Smuzhiyun SCLK_CNTL__FORCE_PB|
2068*4882a593Smuzhiyun SCLK_CNTL__FORCE_TAM|
2069*4882a593Smuzhiyun SCLK_CNTL__FORCE_TDM|
2070*4882a593Smuzhiyun SCLK_CNTL__FORCE_RB;
2071*4882a593Smuzhiyun OUTPLL(pllSCLK_CNTL, tmp);
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun /* Clear VCLK_ECP_CNTL & PIXCLKS_CNTL */
2074*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, 0);
2075*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, 0);
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun /* Setup MCLK_MISC, non dynamic mode */
2078*4882a593Smuzhiyun OUTPLL(pllMCLK_MISC,
2079*4882a593Smuzhiyun MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
2080*4882a593Smuzhiyun MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun mdelay(5);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun /* Set back the default clock dividers */
2085*4882a593Smuzhiyun OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
2086*4882a593Smuzhiyun OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
2087*4882a593Smuzhiyun OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun /* PPLL and P2PLL default values & off */
2090*4882a593Smuzhiyun OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
2091*4882a593Smuzhiyun OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun /* S and M PLLs are reset & off, configure them */
2094*4882a593Smuzhiyun OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
2095*4882a593Smuzhiyun OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun /* Default values for MDLL ... fixme */
2098*4882a593Smuzhiyun OUTPLL(pllMDLL_CKO, 0x9c009c);
2099*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, 0x08830883);
2100*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, 0x08830883);
2101*4882a593Smuzhiyun mdelay(5);
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun /* Restore PLL_PWRMGT_CNTL */ // XXXX
2104*4882a593Smuzhiyun tmp = rinfo->save_regs[0];
2105*4882a593Smuzhiyun tmp &= ~PLL_PWRMGT_CNTL_SU_SCLK_USE_BCLK;
2106*4882a593Smuzhiyun tmp |= PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
2107*4882a593Smuzhiyun OUTPLL(PLL_PWRMGT_CNTL, tmp);
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun /* Clear HTOTAL_CNTL & HTOTAL2_CNTL */
2110*4882a593Smuzhiyun OUTPLL(pllHTOTAL_CNTL, 0);
2111*4882a593Smuzhiyun OUTPLL(pllHTOTAL2_CNTL, 0);
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun /* All outputs off */
2114*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, 0x04000000);
2115*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, 0x04000000);
2116*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, 0x00004008);
2117*4882a593Smuzhiyun OUTREG(FP2_GEN_CNTL, 0x00000008);
2118*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, 0x08000008);
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun /* Restore Memory Controller configuration */
2121*4882a593Smuzhiyun radeon_pm_m9p_reconfigure_mc(rinfo);
2122*4882a593Smuzhiyun
2123*4882a593Smuzhiyun /* Now we actually start MCLK and SCLK */
2124*4882a593Smuzhiyun radeon_pm_start_mclk_sclk(rinfo);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun /* Full reset sdrams, this also re-inits the MDLL */
2127*4882a593Smuzhiyun radeon_pm_full_reset_sdram(rinfo);
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun /* Fill palettes */
2130*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
2131*4882a593Smuzhiyun for (i=0; i<256; i++)
2132*4882a593Smuzhiyun OUTREG(PALETTE_30_DATA, 0x15555555);
2133*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
2134*4882a593Smuzhiyun udelay(20);
2135*4882a593Smuzhiyun for (i=0; i<256; i++)
2136*4882a593Smuzhiyun OUTREG(PALETTE_30_DATA, 0x15555555);
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
2139*4882a593Smuzhiyun mdelay(3);
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun /* Restore TV stuff, make sure TV DAC is down */
2142*4882a593Smuzhiyun OUTREG(TV_MASTER_CNTL, rinfo->save_regs[88]);
2143*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, rinfo->save_regs[13] | 0x07000000);
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun /* Restore GPIOS. MacOS does some magic here with one of the GPIO bits,
2146*4882a593Smuzhiyun * possibly related to the weird PLL related workarounds and to the
2147*4882a593Smuzhiyun * fact that CLK_PIN_CNTL is tweaked in ways I don't fully understand,
2148*4882a593Smuzhiyun * but we keep things the simple way here
2149*4882a593Smuzhiyun */
2150*4882a593Smuzhiyun OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
2151*4882a593Smuzhiyun OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
2152*4882a593Smuzhiyun OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /* Now do things with SCLK_MORE_CNTL. Force bits are already set, copy
2155*4882a593Smuzhiyun * high bits from backup
2156*4882a593Smuzhiyun */
2157*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
2158*4882a593Smuzhiyun tmp |= rinfo->save_regs[34] & 0xffff0000;
2159*4882a593Smuzhiyun tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
2160*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
2163*4882a593Smuzhiyun tmp |= rinfo->save_regs[34] & 0xffff0000;
2164*4882a593Smuzhiyun tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
2165*4882a593Smuzhiyun OUTPLL(pllSCLK_MORE_CNTL, tmp);
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
2168*4882a593Smuzhiyun ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
2169*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_BLON);
2170*4882a593Smuzhiyun OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
2171*4882a593Smuzhiyun mdelay(20);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun /* write some stuff to the framebuffer... */
2174*4882a593Smuzhiyun for (i = 0; i < 0x8000; ++i)
2175*4882a593Smuzhiyun writeb(0, rinfo->fb_base + i);
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun OUTREG(0x2ec, 0x6332a020);
2178*4882a593Smuzhiyun OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44] /*0x3f */);
2179*4882a593Smuzhiyun OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45] /*0x000081bb */);
2180*4882a593Smuzhiyun tmp = INPLL(pllSSPLL_CNTL);
2181*4882a593Smuzhiyun tmp &= ~2;
2182*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, tmp);
2183*4882a593Smuzhiyun mdelay(6);
2184*4882a593Smuzhiyun tmp &= ~1;
2185*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, tmp);
2186*4882a593Smuzhiyun mdelay(5);
2187*4882a593Smuzhiyun tmp |= 3;
2188*4882a593Smuzhiyun OUTPLL(pllSSPLL_CNTL, tmp);
2189*4882a593Smuzhiyun mdelay(5);
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);/*0x0020300c*/
2192*4882a593Smuzhiyun OUTREG(0x2ec, 0x6332a3f0);
2193*4882a593Smuzhiyun mdelay(17);
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun OUTPLL(pllPPLL_REF_DIV, rinfo->pll.ref_div);
2196*4882a593Smuzhiyun OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun mdelay(40);
2199*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
2200*4882a593Smuzhiyun mdelay(40);
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun /* Restore a few more things */
2203*4882a593Smuzhiyun OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
2204*4882a593Smuzhiyun OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun /* Restore PPLL, spread spectrum & LVDS */
2207*4882a593Smuzhiyun radeon_pm_m10_disable_spread_spectrum(rinfo);
2208*4882a593Smuzhiyun radeon_pm_restore_pixel_pll(rinfo);
2209*4882a593Smuzhiyun radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun #endif
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun #if 0 /* Not ready yet */
2214*4882a593Smuzhiyun static void radeon_reinitialize_QW(struct radeonfb_info *rinfo)
2215*4882a593Smuzhiyun {
2216*4882a593Smuzhiyun int i;
2217*4882a593Smuzhiyun u32 tmp, tmp2;
2218*4882a593Smuzhiyun u32 cko, cka, ckb;
2219*4882a593Smuzhiyun u32 cgc, cec, c2gc;
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
2222*4882a593Smuzhiyun OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
2223*4882a593Smuzhiyun OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
2224*4882a593Smuzhiyun OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
2225*4882a593Smuzhiyun OUTREG(BUS_CNTL, rinfo->save_regs[36]);
2226*4882a593Smuzhiyun OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun INREG(PAD_CTLR_STRENGTH);
2229*4882a593Smuzhiyun OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~0x10000);
2230*4882a593Smuzhiyun for (i = 0; i < 65; ++i) {
2231*4882a593Smuzhiyun mdelay(1);
2232*4882a593Smuzhiyun INREG(PAD_CTLR_STRENGTH);
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun
2235*4882a593Smuzhiyun OUTREG(DISP_TEST_DEBUG_CNTL, INREG(DISP_TEST_DEBUG_CNTL) | 0x10000000);
2236*4882a593Smuzhiyun OUTREG(OV0_FLAG_CNTRL, INREG(OV0_FLAG_CNTRL) | 0x100);
2237*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL));
2238*4882a593Smuzhiyun OUTREG(DAC_CNTL, 0xff00410a);
2239*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL));
2240*4882a593Smuzhiyun OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x4000);
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
2243*4882a593Smuzhiyun OUTREG(AGP_CNTL, rinfo->save_regs[16]);
2244*4882a593Smuzhiyun OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
2245*4882a593Smuzhiyun OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, 0xf7bb4433);
2248*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2249*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, 0xf7bb4433);
2250*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun OUTREG(CRTC_MORE_CNTL, INREG(CRTC_MORE_CNTL));
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun tmp = INPLL(pllVCLK_ECP_CNTL);
2255*4882a593Smuzhiyun OUTPLL(pllVCLK_ECP_CNTL, tmp);
2256*4882a593Smuzhiyun tmp = INPLL(pllPIXCLKS_CNTL);
2257*4882a593Smuzhiyun OUTPLL(pllPIXCLKS_CNTL, tmp);
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun OUTPLL(MCLK_CNTL, 0xaa3f0000);
2260*4882a593Smuzhiyun OUTPLL(SCLK_CNTL, 0xffff0000);
2261*4882a593Smuzhiyun OUTPLL(pllMPLL_AUX_CNTL, 6);
2262*4882a593Smuzhiyun OUTPLL(pllSPLL_AUX_CNTL, 1);
2263*4882a593Smuzhiyun OUTPLL(MDLL_CKO, 0x9f009f);
2264*4882a593Smuzhiyun OUTPLL(MDLL_RDCKA, 0x830083);
2265*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, 0x830083);
2266*4882a593Smuzhiyun OUTPLL(PPLL_CNTL, 0xa433);
2267*4882a593Smuzhiyun OUTPLL(P2PLL_CNTL, 0xa433);
2268*4882a593Smuzhiyun OUTPLL(MPLL_CNTL, 0x0400a403);
2269*4882a593Smuzhiyun OUTPLL(SPLL_CNTL, 0x0400a433);
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun tmp = INPLL(M_SPLL_REF_FB_DIV);
2272*4882a593Smuzhiyun OUTPLL(M_SPLL_REF_FB_DIV, tmp);
2273*4882a593Smuzhiyun tmp = INPLL(M_SPLL_REF_FB_DIV);
2274*4882a593Smuzhiyun OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0xc);
2275*4882a593Smuzhiyun INPLL(M_SPLL_REF_FB_DIV);
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun tmp = INPLL(MPLL_CNTL);
2278*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, MPLL_CNTL + PLL_WR_EN);
2279*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
2280*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
2281*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun tmp = INPLL(M_SPLL_REF_FB_DIV);
2284*4882a593Smuzhiyun OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x5900);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun tmp = INPLL(MPLL_CNTL);
2287*4882a593Smuzhiyun OUTPLL(MPLL_CNTL, tmp & ~0x2);
2288*4882a593Smuzhiyun mdelay(1);
2289*4882a593Smuzhiyun tmp = INPLL(MPLL_CNTL);
2290*4882a593Smuzhiyun OUTPLL(MPLL_CNTL, tmp & ~0x1);
2291*4882a593Smuzhiyun mdelay(10);
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun OUTPLL(MCLK_CNTL, 0xaa3f1212);
2294*4882a593Smuzhiyun mdelay(1);
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun INPLL(M_SPLL_REF_FB_DIV);
2297*4882a593Smuzhiyun INPLL(MCLK_CNTL);
2298*4882a593Smuzhiyun INPLL(M_SPLL_REF_FB_DIV);
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun tmp = INPLL(SPLL_CNTL);
2301*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, SPLL_CNTL + PLL_WR_EN);
2302*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
2303*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
2304*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun tmp = INPLL(M_SPLL_REF_FB_DIV);
2307*4882a593Smuzhiyun OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x780000);
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun tmp = INPLL(SPLL_CNTL);
2310*4882a593Smuzhiyun OUTPLL(SPLL_CNTL, tmp & ~0x1);
2311*4882a593Smuzhiyun mdelay(1);
2312*4882a593Smuzhiyun tmp = INPLL(SPLL_CNTL);
2313*4882a593Smuzhiyun OUTPLL(SPLL_CNTL, tmp & ~0x2);
2314*4882a593Smuzhiyun mdelay(10);
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun tmp = INPLL(SCLK_CNTL);
2317*4882a593Smuzhiyun OUTPLL(SCLK_CNTL, tmp | 2);
2318*4882a593Smuzhiyun mdelay(1);
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun cko = INPLL(pllMDLL_CKO);
2321*4882a593Smuzhiyun cka = INPLL(pllMDLL_RDCKA);
2322*4882a593Smuzhiyun ckb = INPLL(pllMDLL_RDCKB);
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
2325*4882a593Smuzhiyun OUTPLL(pllMDLL_CKO, cko);
2326*4882a593Smuzhiyun mdelay(1);
2327*4882a593Smuzhiyun cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
2328*4882a593Smuzhiyun OUTPLL(pllMDLL_CKO, cko);
2329*4882a593Smuzhiyun mdelay(5);
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
2332*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, cka);
2333*4882a593Smuzhiyun mdelay(1);
2334*4882a593Smuzhiyun cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
2335*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKA, cka);
2336*4882a593Smuzhiyun mdelay(5);
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
2339*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, ckb);
2340*4882a593Smuzhiyun mdelay(1);
2341*4882a593Smuzhiyun ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
2342*4882a593Smuzhiyun OUTPLL(pllMDLL_RDCKB, ckb);
2343*4882a593Smuzhiyun mdelay(5);
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x151550ff);
2346*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2347*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x151550ff);
2348*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2349*4882a593Smuzhiyun mdelay(1);
2350*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x141550ff);
2351*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2352*4882a593Smuzhiyun OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x141550ff);
2353*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2354*4882a593Smuzhiyun mdelay(1);
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun OUTPLL(pllHTOTAL_CNTL, 0);
2357*4882a593Smuzhiyun OUTPLL(pllHTOTAL2_CNTL, 0);
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun OUTREG(MEM_CNTL, 0x29002901);
2360*4882a593Smuzhiyun OUTREG(MEM_SDRAM_MODE_REG, 0x45320032); /* XXX use save_regs[35]? */
2361*4882a593Smuzhiyun OUTREG(EXT_MEM_CNTL, 0x1a394333);
2362*4882a593Smuzhiyun OUTREG(MEM_IO_CNTL_A1, 0x0aac0aac);
2363*4882a593Smuzhiyun OUTREG(MEM_INIT_LATENCY_TIMER, 0x34444444);
2364*4882a593Smuzhiyun OUTREG(MEM_REFRESH_CNTL, 0x1f1f7218); /* XXX or save_regs[42]? */
2365*4882a593Smuzhiyun OUTREG(MC_DEBUG, 0);
2366*4882a593Smuzhiyun OUTREG(MEM_IO_OE_CNTL, 0x04300430);
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun OUTMC(rinfo, ixMC_IMP_CNTL, 0x00f460d6);
2369*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2370*4882a593Smuzhiyun OUTMC(rinfo, ixMC_IMP_CNTL_0, 0x00009249);
2371*4882a593Smuzhiyun OUTREG(MC_IND_INDEX, 0);
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun OUTREG(CNFG_MEMSIZE, rinfo->video_ram);
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun radeon_pm_full_reset_sdram(rinfo);
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun INREG(FP_GEN_CNTL);
2378*4882a593Smuzhiyun OUTREG(TMDS_CNTL, 0x01000000); /* XXX ? */
2379*4882a593Smuzhiyun tmp = INREG(FP_GEN_CNTL);
2380*4882a593Smuzhiyun tmp |= FP_CRTC_DONT_SHADOW_HEND | FP_CRTC_DONT_SHADOW_VPAR | 0x200;
2381*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, tmp);
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun tmp = INREG(DISP_OUTPUT_CNTL);
2384*4882a593Smuzhiyun tmp &= ~0x400;
2385*4882a593Smuzhiyun OUTREG(DISP_OUTPUT_CNTL, tmp);
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
2388*4882a593Smuzhiyun OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
2389*4882a593Smuzhiyun OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun tmp = INPLL(MCLK_MISC);
2392*4882a593Smuzhiyun tmp |= MCLK_MISC__MC_MCLK_DYN_ENABLE | MCLK_MISC__IO_MCLK_DYN_ENABLE;
2393*4882a593Smuzhiyun OUTPLL(MCLK_MISC, tmp);
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun tmp = INPLL(SCLK_CNTL);
2396*4882a593Smuzhiyun OUTPLL(SCLK_CNTL, tmp);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun OUTREG(CRTC_MORE_CNTL, 0);
2399*4882a593Smuzhiyun OUTREG8(CRTC_GEN_CNTL+1, 6);
2400*4882a593Smuzhiyun OUTREG8(CRTC_GEN_CNTL+3, 1);
2401*4882a593Smuzhiyun OUTREG(CRTC_PITCH, 32);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun tmp = INPLL(VCLK_ECP_CNTL);
2404*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, tmp);
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun tmp = INPLL(PPLL_CNTL);
2407*4882a593Smuzhiyun OUTPLL(PPLL_CNTL, tmp);
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun /* palette stuff and BIOS_1_SCRATCH... */
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun tmp = INREG(FP_GEN_CNTL);
2412*4882a593Smuzhiyun tmp2 = INREG(TMDS_TRANSMITTER_CNTL);
2413*4882a593Smuzhiyun tmp |= 2;
2414*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, tmp);
2415*4882a593Smuzhiyun mdelay(5);
2416*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, tmp);
2417*4882a593Smuzhiyun mdelay(5);
2418*4882a593Smuzhiyun OUTREG(TMDS_TRANSMITTER_CNTL, tmp2);
2419*4882a593Smuzhiyun OUTREG(CRTC_MORE_CNTL, 0);
2420*4882a593Smuzhiyun mdelay(20);
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun tmp = INREG(CRTC_MORE_CNTL);
2423*4882a593Smuzhiyun OUTREG(CRTC_MORE_CNTL, tmp);
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun cgc = INREG(CRTC_GEN_CNTL);
2426*4882a593Smuzhiyun cec = INREG(CRTC_EXT_CNTL);
2427*4882a593Smuzhiyun c2gc = INREG(CRTC2_GEN_CNTL);
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun OUTREG(CRTC_H_SYNC_STRT_WID, 0x008e0580);
2430*4882a593Smuzhiyun OUTREG(CRTC_H_TOTAL_DISP, 0x009f00d2);
2431*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, HTOTAL_CNTL + PLL_WR_EN);
2432*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
2433*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA, 0);
2434*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
2435*4882a593Smuzhiyun OUTREG(CRTC_V_SYNC_STRT_WID, 0x00830403);
2436*4882a593Smuzhiyun OUTREG(CRTC_V_TOTAL_DISP, 0x03ff0429);
2437*4882a593Smuzhiyun OUTREG(FP_CRTC_H_TOTAL_DISP, 0x009f0033);
2438*4882a593Smuzhiyun OUTREG(FP_H_SYNC_STRT_WID, 0x008e0080);
2439*4882a593Smuzhiyun OUTREG(CRT_CRTC_H_SYNC_STRT_WID, 0x008e0080);
2440*4882a593Smuzhiyun OUTREG(FP_CRTC_V_TOTAL_DISP, 0x03ff002a);
2441*4882a593Smuzhiyun OUTREG(FP_V_SYNC_STRT_WID, 0x00830004);
2442*4882a593Smuzhiyun OUTREG(CRT_CRTC_V_SYNC_STRT_WID, 0x00830004);
2443*4882a593Smuzhiyun OUTREG(FP_HORZ_VERT_ACTIVE, 0x009f03ff);
2444*4882a593Smuzhiyun OUTREG(FP_HORZ_STRETCH, 0);
2445*4882a593Smuzhiyun OUTREG(FP_VERT_STRETCH, 0);
2446*4882a593Smuzhiyun OUTREG(OVR_CLR, 0);
2447*4882a593Smuzhiyun OUTREG(OVR_WID_LEFT_RIGHT, 0);
2448*4882a593Smuzhiyun OUTREG(OVR_WID_TOP_BOTTOM, 0);
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun tmp = INPLL(PPLL_REF_DIV);
2451*4882a593Smuzhiyun tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
2452*4882a593Smuzhiyun OUTPLL(PPLL_REF_DIV, tmp);
2453*4882a593Smuzhiyun INPLL(PPLL_REF_DIV);
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_INDEX, PPLL_CNTL + PLL_WR_EN);
2456*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
2457*4882a593Smuzhiyun OUTREG8(CLOCK_CNTL_DATA + 1, 0xbc);
2458*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun tmp = INREG(CLOCK_CNTL_INDEX);
2461*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
2462*4882a593Smuzhiyun OUTREG(CLOCK_CNTL_INDEX, tmp & 0xff);
2463*4882a593Smuzhiyun radeon_pll_errata_after_index(rinfo);
2464*4882a593Smuzhiyun radeon_pll_errata_after_data(rinfo);
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun OUTPLL(PPLL_DIV_0, 0x48090);
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun tmp = INPLL(PPLL_CNTL);
2469*4882a593Smuzhiyun OUTPLL(PPLL_CNTL, tmp & ~0x2);
2470*4882a593Smuzhiyun mdelay(1);
2471*4882a593Smuzhiyun tmp = INPLL(PPLL_CNTL);
2472*4882a593Smuzhiyun OUTPLL(PPLL_CNTL, tmp & ~0x1);
2473*4882a593Smuzhiyun mdelay(10);
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun tmp = INPLL(VCLK_ECP_CNTL);
2476*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, tmp | 3);
2477*4882a593Smuzhiyun mdelay(1);
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun tmp = INPLL(VCLK_ECP_CNTL);
2480*4882a593Smuzhiyun OUTPLL(VCLK_ECP_CNTL, tmp);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun c2gc |= CRTC2_DISP_REQ_EN_B;
2483*4882a593Smuzhiyun OUTREG(CRTC2_GEN_CNTL, c2gc);
2484*4882a593Smuzhiyun cgc |= CRTC_EN;
2485*4882a593Smuzhiyun OUTREG(CRTC_GEN_CNTL, cgc);
2486*4882a593Smuzhiyun OUTREG(CRTC_EXT_CNTL, cec);
2487*4882a593Smuzhiyun OUTREG(CRTC_PITCH, 0xa0);
2488*4882a593Smuzhiyun OUTREG(CRTC_OFFSET, 0);
2489*4882a593Smuzhiyun OUTREG(CRTC_OFFSET_CNTL, 0);
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun OUTREG(GRPH_BUFFER_CNTL, 0x20117c7c);
2492*4882a593Smuzhiyun OUTREG(GRPH2_BUFFER_CNTL, 0x00205c5c);
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun tmp2 = INREG(FP_GEN_CNTL);
2495*4882a593Smuzhiyun tmp = INREG(TMDS_TRANSMITTER_CNTL);
2496*4882a593Smuzhiyun OUTREG(0x2a8, 0x0000061b);
2497*4882a593Smuzhiyun tmp |= TMDS_PLL_EN;
2498*4882a593Smuzhiyun OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
2499*4882a593Smuzhiyun mdelay(1);
2500*4882a593Smuzhiyun tmp &= ~TMDS_PLLRST;
2501*4882a593Smuzhiyun OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
2502*4882a593Smuzhiyun tmp2 &= ~2;
2503*4882a593Smuzhiyun tmp2 |= FP_TMDS_EN;
2504*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, tmp2);
2505*4882a593Smuzhiyun mdelay(5);
2506*4882a593Smuzhiyun tmp2 |= FP_FPON;
2507*4882a593Smuzhiyun OUTREG(FP_GEN_CNTL, tmp2);
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun OUTREG(CUR_HORZ_VERT_OFF, CUR_LOCK | 1);
2510*4882a593Smuzhiyun cgc = INREG(CRTC_GEN_CNTL);
2511*4882a593Smuzhiyun OUTREG(CUR_HORZ_VERT_POSN, 0xbfff0fff);
2512*4882a593Smuzhiyun cgc |= 0x10000;
2513*4882a593Smuzhiyun OUTREG(CUR_OFFSET, 0);
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun #endif /* 0 */
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun #endif /* CONFIG_PPC */
2518*4882a593Smuzhiyun
radeonfb_whack_power_state(struct radeonfb_info * rinfo,pci_power_t state)2519*4882a593Smuzhiyun static void radeonfb_whack_power_state(struct radeonfb_info *rinfo, pci_power_t state)
2520*4882a593Smuzhiyun {
2521*4882a593Smuzhiyun u16 pwr_cmd;
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun for (;;) {
2524*4882a593Smuzhiyun pci_read_config_word(rinfo->pdev,
2525*4882a593Smuzhiyun rinfo->pdev->pm_cap + PCI_PM_CTRL,
2526*4882a593Smuzhiyun &pwr_cmd);
2527*4882a593Smuzhiyun if (pwr_cmd & state)
2528*4882a593Smuzhiyun break;
2529*4882a593Smuzhiyun pwr_cmd = (pwr_cmd & ~PCI_PM_CTRL_STATE_MASK) | state;
2530*4882a593Smuzhiyun pci_write_config_word(rinfo->pdev,
2531*4882a593Smuzhiyun rinfo->pdev->pm_cap + PCI_PM_CTRL,
2532*4882a593Smuzhiyun pwr_cmd);
2533*4882a593Smuzhiyun msleep(500);
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun rinfo->pdev->current_state = state;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun
radeon_set_suspend(struct radeonfb_info * rinfo,int suspend)2538*4882a593Smuzhiyun static void radeon_set_suspend(struct radeonfb_info *rinfo, int suspend)
2539*4882a593Smuzhiyun {
2540*4882a593Smuzhiyun u32 tmp;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun if (!rinfo->pdev->pm_cap)
2543*4882a593Smuzhiyun return;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun /* Set the chip into appropriate suspend mode (we use D2,
2546*4882a593Smuzhiyun * D3 would require a compete re-initialization of the chip,
2547*4882a593Smuzhiyun * including PCI config registers, clocks, AGP conf, ...)
2548*4882a593Smuzhiyun */
2549*4882a593Smuzhiyun if (suspend) {
2550*4882a593Smuzhiyun printk(KERN_DEBUG "radeonfb (%s): switching to D2 state...\n",
2551*4882a593Smuzhiyun pci_name(rinfo->pdev));
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun /* Disable dynamic power management of clocks for the
2554*4882a593Smuzhiyun * duration of the suspend/resume process
2555*4882a593Smuzhiyun */
2556*4882a593Smuzhiyun radeon_pm_disable_dynamic_mode(rinfo);
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun /* Save some registers */
2559*4882a593Smuzhiyun radeon_pm_save_regs(rinfo, 0);
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun /* Prepare mobility chips for suspend.
2562*4882a593Smuzhiyun */
2563*4882a593Smuzhiyun if (rinfo->is_mobility) {
2564*4882a593Smuzhiyun /* Program V2CLK */
2565*4882a593Smuzhiyun radeon_pm_program_v2clk(rinfo);
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun /* Disable IO PADs */
2568*4882a593Smuzhiyun radeon_pm_disable_iopad(rinfo);
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun /* Set low current */
2571*4882a593Smuzhiyun radeon_pm_low_current(rinfo);
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun /* Prepare chip for power management */
2574*4882a593Smuzhiyun radeon_pm_setup_for_suspend(rinfo);
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV280) {
2577*4882a593Smuzhiyun /* Reset the MDLL */
2578*4882a593Smuzhiyun /* because both INPLL and OUTPLL take the same
2579*4882a593Smuzhiyun * lock, that's why. */
2580*4882a593Smuzhiyun tmp = INPLL( pllMDLL_CKO) | MDLL_CKO__MCKOA_RESET
2581*4882a593Smuzhiyun | MDLL_CKO__MCKOB_RESET;
2582*4882a593Smuzhiyun OUTPLL( pllMDLL_CKO, tmp );
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun /* Switch PCI power management to D2. */
2587*4882a593Smuzhiyun pci_disable_device(rinfo->pdev);
2588*4882a593Smuzhiyun pci_save_state(rinfo->pdev);
2589*4882a593Smuzhiyun /* The chip seems to need us to whack the PM register
2590*4882a593Smuzhiyun * repeatedly until it sticks. We do that -prior- to
2591*4882a593Smuzhiyun * calling pci_set_power_state()
2592*4882a593Smuzhiyun */
2593*4882a593Smuzhiyun radeonfb_whack_power_state(rinfo, PCI_D2);
2594*4882a593Smuzhiyun pci_platform_power_transition(rinfo->pdev, PCI_D2);
2595*4882a593Smuzhiyun } else {
2596*4882a593Smuzhiyun printk(KERN_DEBUG "radeonfb (%s): switching to D0 state...\n",
2597*4882a593Smuzhiyun pci_name(rinfo->pdev));
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun if (rinfo->family <= CHIP_FAMILY_RV250) {
2600*4882a593Smuzhiyun /* Reset the SDRAM controller */
2601*4882a593Smuzhiyun radeon_pm_full_reset_sdram(rinfo);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /* Restore some registers */
2604*4882a593Smuzhiyun radeon_pm_restore_regs(rinfo);
2605*4882a593Smuzhiyun } else {
2606*4882a593Smuzhiyun /* Restore registers first */
2607*4882a593Smuzhiyun radeon_pm_restore_regs(rinfo);
2608*4882a593Smuzhiyun /* init sdram controller */
2609*4882a593Smuzhiyun radeon_pm_full_reset_sdram(rinfo);
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun }
2612*4882a593Smuzhiyun }
2613*4882a593Smuzhiyun
radeonfb_pci_suspend_late(struct device * dev,pm_message_t mesg)2614*4882a593Smuzhiyun static int radeonfb_pci_suspend_late(struct device *dev, pm_message_t mesg)
2615*4882a593Smuzhiyun {
2616*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
2617*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(pdev);
2618*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun if (mesg.event == pdev->dev.power.power_state.event)
2621*4882a593Smuzhiyun return 0;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun printk(KERN_DEBUG "radeonfb (%s): suspending for event: %d...\n",
2624*4882a593Smuzhiyun pci_name(pdev), mesg.event);
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun /* For suspend-to-disk, we cheat here. We don't suspend anything and
2627*4882a593Smuzhiyun * let fbcon continue drawing until we are all set. That shouldn't
2628*4882a593Smuzhiyun * really cause any problem at this point, provided that the wakeup
2629*4882a593Smuzhiyun * code knows that any state in memory may not match the HW
2630*4882a593Smuzhiyun */
2631*4882a593Smuzhiyun switch (mesg.event) {
2632*4882a593Smuzhiyun case PM_EVENT_FREEZE: /* about to take snapshot */
2633*4882a593Smuzhiyun case PM_EVENT_PRETHAW: /* before restoring snapshot */
2634*4882a593Smuzhiyun goto done;
2635*4882a593Smuzhiyun }
2636*4882a593Smuzhiyun
2637*4882a593Smuzhiyun console_lock();
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun fb_set_suspend(info, 1);
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED)) {
2642*4882a593Smuzhiyun /* Make sure engine is reset */
2643*4882a593Smuzhiyun radeon_engine_idle();
2644*4882a593Smuzhiyun radeonfb_engine_reset(rinfo);
2645*4882a593Smuzhiyun radeon_engine_idle();
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun /* Blank display and LCD */
2649*4882a593Smuzhiyun radeon_screen_blank(rinfo, FB_BLANK_POWERDOWN, 1);
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun /* Sleep */
2652*4882a593Smuzhiyun rinfo->asleep = 1;
2653*4882a593Smuzhiyun rinfo->lock_blank = 1;
2654*4882a593Smuzhiyun del_timer_sync(&rinfo->lvds_timer);
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
2657*4882a593Smuzhiyun /* On powermac, we have hooks to properly suspend/resume AGP now,
2658*4882a593Smuzhiyun * use them here. We'll ultimately need some generic support here,
2659*4882a593Smuzhiyun * but the generic code isn't quite ready for that yet
2660*4882a593Smuzhiyun */
2661*4882a593Smuzhiyun pmac_suspend_agp_for_card(pdev);
2662*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun /* If we support wakeup from poweroff, we save all regs we can including cfg
2665*4882a593Smuzhiyun * space
2666*4882a593Smuzhiyun */
2667*4882a593Smuzhiyun if (rinfo->pm_mode & radeon_pm_off) {
2668*4882a593Smuzhiyun /* Always disable dynamic clocks or weird things are happening when
2669*4882a593Smuzhiyun * the chip goes off (basically the panel doesn't shut down properly
2670*4882a593Smuzhiyun * and we crash on wakeup),
2671*4882a593Smuzhiyun * also, we want the saved regs context to have no dynamic clocks in
2672*4882a593Smuzhiyun * it, we'll restore the dynamic clocks state on wakeup
2673*4882a593Smuzhiyun */
2674*4882a593Smuzhiyun radeon_pm_disable_dynamic_mode(rinfo);
2675*4882a593Smuzhiyun msleep(50);
2676*4882a593Smuzhiyun radeon_pm_save_regs(rinfo, 1);
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun if (rinfo->is_mobility && !(rinfo->pm_mode & radeon_pm_d2)) {
2679*4882a593Smuzhiyun /* Switch off LVDS interface */
2680*4882a593Smuzhiyun usleep_range(1000, 2000);
2681*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_BL_MOD_EN));
2682*4882a593Smuzhiyun usleep_range(1000, 2000);
2683*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_EN | LVDS_ON));
2684*4882a593Smuzhiyun OUTREG(LVDS_PLL_CNTL, (INREG(LVDS_PLL_CNTL) & ~30000) | 0x20000);
2685*4882a593Smuzhiyun msleep(20);
2686*4882a593Smuzhiyun OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_DIGON));
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun /* If we support D2, we go to it (should be fixed later with a flag forcing
2690*4882a593Smuzhiyun * D3 only for some laptops)
2691*4882a593Smuzhiyun */
2692*4882a593Smuzhiyun if (rinfo->pm_mode & radeon_pm_d2)
2693*4882a593Smuzhiyun radeon_set_suspend(rinfo, 1);
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun console_unlock();
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun done:
2698*4882a593Smuzhiyun pdev->dev.power.power_state = mesg;
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun return 0;
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun
radeonfb_pci_suspend(struct device * dev)2703*4882a593Smuzhiyun static int radeonfb_pci_suspend(struct device *dev)
2704*4882a593Smuzhiyun {
2705*4882a593Smuzhiyun return radeonfb_pci_suspend_late(dev, PMSG_SUSPEND);
2706*4882a593Smuzhiyun }
2707*4882a593Smuzhiyun
radeonfb_pci_hibernate(struct device * dev)2708*4882a593Smuzhiyun static int radeonfb_pci_hibernate(struct device *dev)
2709*4882a593Smuzhiyun {
2710*4882a593Smuzhiyun return radeonfb_pci_suspend_late(dev, PMSG_HIBERNATE);
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun
radeonfb_pci_freeze(struct device * dev)2713*4882a593Smuzhiyun static int radeonfb_pci_freeze(struct device *dev)
2714*4882a593Smuzhiyun {
2715*4882a593Smuzhiyun return radeonfb_pci_suspend_late(dev, PMSG_FREEZE);
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun
radeon_check_power_loss(struct radeonfb_info * rinfo)2718*4882a593Smuzhiyun static int radeon_check_power_loss(struct radeonfb_info *rinfo)
2719*4882a593Smuzhiyun {
2720*4882a593Smuzhiyun return rinfo->save_regs[4] != INPLL(CLK_PIN_CNTL) ||
2721*4882a593Smuzhiyun rinfo->save_regs[2] != INPLL(MCLK_CNTL) ||
2722*4882a593Smuzhiyun rinfo->save_regs[3] != INPLL(SCLK_CNTL);
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun
radeonfb_pci_resume(struct device * dev)2725*4882a593Smuzhiyun static int radeonfb_pci_resume(struct device *dev)
2726*4882a593Smuzhiyun {
2727*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
2728*4882a593Smuzhiyun struct fb_info *info = pci_get_drvdata(pdev);
2729*4882a593Smuzhiyun struct radeonfb_info *rinfo = info->par;
2730*4882a593Smuzhiyun int rc = 0;
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun if (pdev->dev.power.power_state.event == PM_EVENT_ON)
2733*4882a593Smuzhiyun return 0;
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun if (rinfo->no_schedule) {
2736*4882a593Smuzhiyun if (!console_trylock())
2737*4882a593Smuzhiyun return 0;
2738*4882a593Smuzhiyun } else
2739*4882a593Smuzhiyun console_lock();
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun printk(KERN_DEBUG "radeonfb (%s): resuming from state: %d...\n",
2742*4882a593Smuzhiyun pci_name(pdev), pdev->dev.power.power_state.event);
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun /* PCI state will have been restored by the core, so
2745*4882a593Smuzhiyun * we should be in D0 now with our config space fully
2746*4882a593Smuzhiyun * restored
2747*4882a593Smuzhiyun */
2748*4882a593Smuzhiyun if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
2749*4882a593Smuzhiyun /* Wakeup chip */
2750*4882a593Smuzhiyun if ((rinfo->pm_mode & radeon_pm_off) && radeon_check_power_loss(rinfo)) {
2751*4882a593Smuzhiyun if (rinfo->reinit_func != NULL)
2752*4882a593Smuzhiyun rinfo->reinit_func(rinfo);
2753*4882a593Smuzhiyun else {
2754*4882a593Smuzhiyun printk(KERN_ERR "radeonfb (%s): can't resume radeon from"
2755*4882a593Smuzhiyun " D3 cold, need softboot !", pci_name(pdev));
2756*4882a593Smuzhiyun rc = -EIO;
2757*4882a593Smuzhiyun goto bail;
2758*4882a593Smuzhiyun }
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun /* If we support D2, try to resume... we should check what was our
2761*4882a593Smuzhiyun * state though... (were we really in D2 state ?). Right now, this code
2762*4882a593Smuzhiyun * is only enable on Macs so it's fine.
2763*4882a593Smuzhiyun */
2764*4882a593Smuzhiyun else if (rinfo->pm_mode & radeon_pm_d2)
2765*4882a593Smuzhiyun radeon_set_suspend(rinfo, 0);
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun rinfo->asleep = 0;
2768*4882a593Smuzhiyun } else
2769*4882a593Smuzhiyun radeon_engine_idle();
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun /* Restore display & engine */
2772*4882a593Smuzhiyun radeon_write_mode (rinfo, &rinfo->state, 1);
2773*4882a593Smuzhiyun if (!(info->flags & FBINFO_HWACCEL_DISABLED))
2774*4882a593Smuzhiyun radeonfb_engine_init (rinfo);
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun fb_pan_display(info, &info->var);
2777*4882a593Smuzhiyun fb_set_cmap(&info->cmap, info);
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun /* Refresh */
2780*4882a593Smuzhiyun fb_set_suspend(info, 0);
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun /* Unblank */
2783*4882a593Smuzhiyun rinfo->lock_blank = 0;
2784*4882a593Smuzhiyun radeon_screen_blank(rinfo, FB_BLANK_UNBLANK, 1);
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
2787*4882a593Smuzhiyun /* On powermac, we have hooks to properly suspend/resume AGP now,
2788*4882a593Smuzhiyun * use them here. We'll ultimately need some generic support here,
2789*4882a593Smuzhiyun * but the generic code isn't quite ready for that yet
2790*4882a593Smuzhiyun */
2791*4882a593Smuzhiyun pmac_resume_agp_for_card(pdev);
2792*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun /* Check status of dynclk */
2796*4882a593Smuzhiyun if (rinfo->dynclk == 1)
2797*4882a593Smuzhiyun radeon_pm_enable_dynamic_mode(rinfo);
2798*4882a593Smuzhiyun else if (rinfo->dynclk == 0)
2799*4882a593Smuzhiyun radeon_pm_disable_dynamic_mode(rinfo);
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun pdev->dev.power.power_state = PMSG_ON;
2802*4882a593Smuzhiyun
2803*4882a593Smuzhiyun bail:
2804*4882a593Smuzhiyun console_unlock();
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun return rc;
2807*4882a593Smuzhiyun }
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun const struct dev_pm_ops radeonfb_pci_pm_ops = {
2810*4882a593Smuzhiyun .suspend = radeonfb_pci_suspend,
2811*4882a593Smuzhiyun .resume = radeonfb_pci_resume,
2812*4882a593Smuzhiyun .freeze = radeonfb_pci_freeze,
2813*4882a593Smuzhiyun .thaw = radeonfb_pci_resume,
2814*4882a593Smuzhiyun .poweroff = radeonfb_pci_hibernate,
2815*4882a593Smuzhiyun .restore = radeonfb_pci_resume,
2816*4882a593Smuzhiyun };
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun #ifdef CONFIG_PPC__disabled
radeonfb_early_resume(void * data)2819*4882a593Smuzhiyun static void radeonfb_early_resume(void *data)
2820*4882a593Smuzhiyun {
2821*4882a593Smuzhiyun struct radeonfb_info *rinfo = data;
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun rinfo->no_schedule = 1;
2824*4882a593Smuzhiyun pci_restore_state(rinfo->pdev);
2825*4882a593Smuzhiyun radeonfb_pci_resume(rinfo->pdev);
2826*4882a593Smuzhiyun rinfo->no_schedule = 0;
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun #endif /* CONFIG_PPC */
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun #endif /* CONFIG_PM */
2831*4882a593Smuzhiyun
radeonfb_pm_init(struct radeonfb_info * rinfo,int dynclk,int ignore_devlist,int force_sleep)2832*4882a593Smuzhiyun void radeonfb_pm_init(struct radeonfb_info *rinfo, int dynclk, int ignore_devlist, int force_sleep)
2833*4882a593Smuzhiyun {
2834*4882a593Smuzhiyun /* Enable/Disable dynamic clocks: TODO add sysfs access */
2835*4882a593Smuzhiyun if (rinfo->family == CHIP_FAMILY_RS480)
2836*4882a593Smuzhiyun rinfo->dynclk = -1;
2837*4882a593Smuzhiyun else
2838*4882a593Smuzhiyun rinfo->dynclk = dynclk;
2839*4882a593Smuzhiyun
2840*4882a593Smuzhiyun if (rinfo->dynclk == 1) {
2841*4882a593Smuzhiyun radeon_pm_enable_dynamic_mode(rinfo);
2842*4882a593Smuzhiyun printk("radeonfb: Dynamic Clock Power Management enabled\n");
2843*4882a593Smuzhiyun } else if (rinfo->dynclk == 0) {
2844*4882a593Smuzhiyun radeon_pm_disable_dynamic_mode(rinfo);
2845*4882a593Smuzhiyun printk("radeonfb: Dynamic Clock Power Management disabled\n");
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun #if defined(CONFIG_PM)
2849*4882a593Smuzhiyun #if defined(CONFIG_PPC_PMAC)
2850*4882a593Smuzhiyun /* Check if we can power manage on suspend/resume. We can do
2851*4882a593Smuzhiyun * D2 on M6, M7 and M9, and we can resume from D3 cold a few other
2852*4882a593Smuzhiyun * "Mac" cards, but that's all. We need more infos about what the
2853*4882a593Smuzhiyun * BIOS does tho. Right now, all this PM stuff is pmac-only for that
2854*4882a593Smuzhiyun * reason. --BenH
2855*4882a593Smuzhiyun */
2856*4882a593Smuzhiyun if (machine_is(powermac) && rinfo->of_node) {
2857*4882a593Smuzhiyun if (rinfo->is_mobility && rinfo->pdev->pm_cap &&
2858*4882a593Smuzhiyun rinfo->family <= CHIP_FAMILY_RV250)
2859*4882a593Smuzhiyun rinfo->pm_mode |= radeon_pm_d2;
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun /* We can restart Jasper (M10 chip in albooks), BlueStone (7500 chip
2862*4882a593Smuzhiyun * in some desktop G4s), Via (M9+ chip on iBook G4) and
2863*4882a593Smuzhiyun * Snowy (M11 chip on iBook G4 manufactured after July 2005)
2864*4882a593Smuzhiyun */
2865*4882a593Smuzhiyun if (of_node_name_eq(rinfo->of_node, "ATY,JasperParent") ||
2866*4882a593Smuzhiyun of_node_name_eq(rinfo->of_node, "ATY,SnowyParent")) {
2867*4882a593Smuzhiyun rinfo->reinit_func = radeon_reinitialize_M10;
2868*4882a593Smuzhiyun rinfo->pm_mode |= radeon_pm_off;
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun #if 0 /* Not ready yet */
2871*4882a593Smuzhiyun if (!strcmp(rinfo->of_node->name, "ATY,BlueStoneParent")) {
2872*4882a593Smuzhiyun rinfo->reinit_func = radeon_reinitialize_QW;
2873*4882a593Smuzhiyun rinfo->pm_mode |= radeon_pm_off;
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun #endif
2876*4882a593Smuzhiyun if (of_node_name_eq(rinfo->of_node, "ATY,ViaParent")) {
2877*4882a593Smuzhiyun rinfo->reinit_func = radeon_reinitialize_M9P;
2878*4882a593Smuzhiyun rinfo->pm_mode |= radeon_pm_off;
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun /* If any of the above is set, we assume the machine can sleep/resume.
2882*4882a593Smuzhiyun * It's a bit of a "shortcut" but will work fine. Ideally, we need infos
2883*4882a593Smuzhiyun * from the platform about what happens to the chip...
2884*4882a593Smuzhiyun * Now we tell the platform about our capability
2885*4882a593Smuzhiyun */
2886*4882a593Smuzhiyun if (rinfo->pm_mode != radeon_pm_none) {
2887*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_DEVICE_CAN_WAKE, rinfo->of_node, 0, 1);
2888*4882a593Smuzhiyun #if 0 /* Disable the early video resume hack for now as it's causing problems, among
2889*4882a593Smuzhiyun * others we now rely on the PCI core restoring the config space for us, which
2890*4882a593Smuzhiyun * isn't the case with that hack, and that code path causes various things to
2891*4882a593Smuzhiyun * be called with interrupts off while they shouldn't. I'm leaving the code in
2892*4882a593Smuzhiyun * as it can be useful for debugging purposes
2893*4882a593Smuzhiyun */
2894*4882a593Smuzhiyun pmac_set_early_video_resume(radeonfb_early_resume, rinfo);
2895*4882a593Smuzhiyun #endif
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun #if 0
2899*4882a593Smuzhiyun /* Power down TV DAC, that saves a significant amount of power,
2900*4882a593Smuzhiyun * we'll have something better once we actually have some TVOut
2901*4882a593Smuzhiyun * support
2902*4882a593Smuzhiyun */
2903*4882a593Smuzhiyun OUTREG(TV_DAC_CNTL, INREG(TV_DAC_CNTL) | 0x07000000);
2904*4882a593Smuzhiyun #endif
2905*4882a593Smuzhiyun }
2906*4882a593Smuzhiyun #endif /* defined(CONFIG_PPC_PMAC) */
2907*4882a593Smuzhiyun #endif /* defined(CONFIG_PM) */
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun if (ignore_devlist)
2910*4882a593Smuzhiyun printk(KERN_DEBUG
2911*4882a593Smuzhiyun "radeonfb: skipping test for device workarounds\n");
2912*4882a593Smuzhiyun else
2913*4882a593Smuzhiyun radeon_apply_workarounds(rinfo);
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun if (force_sleep) {
2916*4882a593Smuzhiyun printk(KERN_DEBUG
2917*4882a593Smuzhiyun "radeonfb: forcefully enabling D2 sleep mode\n");
2918*4882a593Smuzhiyun rinfo->pm_mode |= radeon_pm_d2;
2919*4882a593Smuzhiyun }
2920*4882a593Smuzhiyun }
2921*4882a593Smuzhiyun
radeonfb_pm_exit(struct radeonfb_info * rinfo)2922*4882a593Smuzhiyun void radeonfb_pm_exit(struct radeonfb_info *rinfo)
2923*4882a593Smuzhiyun {
2924*4882a593Smuzhiyun #if defined(CONFIG_PM) && defined(CONFIG_PPC_PMAC)
2925*4882a593Smuzhiyun if (rinfo->pm_mode != radeon_pm_none)
2926*4882a593Smuzhiyun pmac_set_early_video_resume(NULL, NULL);
2927*4882a593Smuzhiyun #endif
2928*4882a593Smuzhiyun }
2929