xref: /rk3399_ARM-atf/plat/st/stm32mp2/platform.mk (revision ac9abe7e597b1c5712a449b4a2366c859621e435)
135527fb4SYann Gautier#
2*ac9abe7eSMaxime Méré# Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier#
435527fb4SYann Gautier# SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier#
635527fb4SYann Gautier
766b4c5c5SYann Gautier# Extra partitions used to find FIP, contains:
866b4c5c5SYann Gautier# metadata (2) and fsbl-m (2) and the FIP partitions (default is 2).
966b4c5c5SYann GautierSTM32_EXTRA_PARTS		:=	6
1066b4c5c5SYann Gautier
1135527fb4SYann Gautierinclude plat/st/common/common.mk
1235527fb4SYann Gautier
1335527fb4SYann GautierCRASH_REPORTING			:=	1
14*ac9abe7eSMaxime Méré# Disable PIE by default. To re-enable it, uncomment next line.
15*ac9abe7eSMaxime Méré#ENABLE_PIE			:=	1
1635527fb4SYann GautierPROGRAMMABLE_RESET_ADDRESS	:=	1
17*ac9abe7eSMaxime Méréifeq ($(ENABLE_PIE),1)
18db77f8bfSYann GautierBL2_IN_XIP_MEM			:=	1
19*ac9abe7eSMaxime Méréendif
2035527fb4SYann Gautier
21c900760dSYann GautierSTM32MP_BL33_EL1		?=	1
22c900760dSYann Gautierifeq ($(STM32MP_BL33_EL1),1)
23c900760dSYann GautierINIT_UNUSED_NS_EL2		:=	1
24c900760dSYann Gautierendif
25c900760dSYann Gautier
26128df965SYann Gautier# Disable features unsupported in ARMv8.0
27128df965SYann GautierENABLE_SPE_FOR_NS		:=	0
28128df965SYann GautierENABLE_SVE_FOR_NS		:=	0
29128df965SYann Gautier
3035527fb4SYann Gautier# Default Device tree
3135527fb4SYann GautierDTB_FILE_NAME			?=	stm32mp257f-ev1.dtb
3235527fb4SYann Gautier
3335527fb4SYann GautierSTM32MP25			:=	1
3435527fb4SYann Gautier
3535527fb4SYann Gautier# STM32 image header version v2.2
3635527fb4SYann GautierSTM32_HEADER_VERSION_MAJOR	:=	2
3735527fb4SYann GautierSTM32_HEADER_VERSION_MINOR	:=	2
3835527fb4SYann Gautier
392e905c06SYann Gautier# Set load address for serial boot devices
402e905c06SYann GautierDWL_BUFFER_BASE 		?=	0x87000000
412e905c06SYann Gautier
42d07e9467SNicolas Le Bayon# DDR types
43d07e9467SNicolas Le BayonSTM32MP_DDR3_TYPE		?=	0
44d07e9467SNicolas Le BayonSTM32MP_DDR4_TYPE		?=	0
45d07e9467SNicolas Le BayonSTM32MP_LPDDR4_TYPE		?=	0
46d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR3_TYPE},1)
47d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr3
48d07e9467SNicolas Le Bayonendif
49d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR4_TYPE},1)
50d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr4
51d07e9467SNicolas Le Bayonendif
52d07e9467SNicolas Le Bayonifeq (${STM32MP_LPDDR4_TYPE},1)
53d07e9467SNicolas Le BayonDDR_TYPE			:=	lpddr4
54d07e9467SNicolas Le Bayonendif
55d07e9467SNicolas Le Bayon
56ae84525fSMaxime Méré# DDR features
5779629b1aSNicolas Le BayonSTM32MP_DDR_DUAL_AXI_PORT	:=	1
58ae84525fSMaxime MéréSTM32MP_DDR_FIP_IO_STORAGE	:=	1
59ae84525fSMaxime Méré
60e5839ed7SYann Gautier# Device tree
61e5839ed7SYann GautierBL2_DTSI			:=	stm32mp25-bl2.dtsi
62e5839ed7SYann GautierFDT_SOURCES			:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME)))
6327dd11dbSMaxime MéréBL31_DTSI			:=	stm32mp25-bl31.dtsi
6427dd11dbSMaxime MéréFDT_SOURCES			+=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dts,$(DTB_FILE_NAME)))
65e5839ed7SYann Gautier
66e5839ed7SYann Gautier# Macros and rules to build TF binary
67e5839ed7SYann GautierSTM32_TF_STM32			:=	$(addprefix ${BUILD_PLAT}/tf-a-, $(patsubst %.dtb,%.stm32,$(DTB_FILE_NAME)))
68e5839ed7SYann GautierSTM32_LD_FILE			:=	plat/st/stm32mp2/${ARCH}/stm32mp2.ld.S
69e5839ed7SYann GautierSTM32_BINARY_MAPPING		:=	plat/st/stm32mp2/${ARCH}/stm32mp2.S
70e5839ed7SYann Gautier
715af9369cSYann GautierSTM32MP_FW_CONFIG_NAME		:=	$(patsubst %.dtb,%-fw-config.dtb,$(DTB_FILE_NAME))
725af9369cSYann GautierSTM32MP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/$(STM32MP_FW_CONFIG_NAME)
7327dd11dbSMaxime MéréSTM32MP_SOC_FW_CONFIG		:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dtb,$(DTB_FILE_NAME)))
74ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
75ae84525fSMaxime MéréSTM32MP_DDR_FW_PATH		?=	drivers/st/ddr/phy/firmware/bin/stm32mp2
76ae84525fSMaxime MéréSTM32MP_DDR_FW_NAME		:=	${DDR_TYPE}_pmu_train.bin
77ae84525fSMaxime MéréSTM32MP_DDR_FW			:=	${STM32MP_DDR_FW_PATH}/${STM32MP_DDR_FW_NAME}
78ae84525fSMaxime Méréendif
795af9369cSYann GautierFDT_SOURCES			+=	$(addprefix fdts/, $(patsubst %.dtb,%.dts,$(STM32MP_FW_CONFIG_NAME)))
80f15f1c62SYann Gautier
815af9369cSYann Gautier# Add the FW_CONFIG to FIP and specify the same to certtool
825af9369cSYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_FW_CONFIG},--fw-config))
83f15f1c62SYann Gautier
8427dd11dbSMaxime Méré# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
85f15f1c62SYann Gautier$(eval $(call TOOL_ADD_IMG_PAYLOAD,STM32MP_SOC_FW_CONFIG,$(STM32MP_SOC_FW_CONFIG),--soc-fw-config,$(patsubst %.dtb,%.dts,$(STM32MP_SOC_FW_CONFIG))))
86f15f1c62SYann Gautier
87ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
88ae84525fSMaxime Méré# Add the FW_DDR to FIP and specify the same to certtool
89ae84525fSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_DDR_FW,--ddr-fw))
90ae84525fSMaxime Méréendif
915af9369cSYann Gautier
92db77f8bfSYann Gautier# Enable flags for C files
93db77f8bfSYann Gautier$(eval $(call assert_booleans,\
94db77f8bfSYann Gautier	$(sort \
9579629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
96ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
97d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
98d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
99d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
100db77f8bfSYann Gautier		STM32MP25 \
101c900760dSYann Gautier		STM32MP_BL33_EL1 \
102db77f8bfSYann Gautier)))
103db77f8bfSYann Gautier
104db77f8bfSYann Gautier$(eval $(call assert_numerics,\
105db77f8bfSYann Gautier	$(sort \
106db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
107db77f8bfSYann Gautier		STM32_HEADER_VERSION_MAJOR \
108db77f8bfSYann Gautier		STM32_TF_A_COPIES \
109db77f8bfSYann Gautier)))
110db77f8bfSYann Gautier
1112e905c06SYann Gautier$(eval $(call add_defines,\
1122e905c06SYann Gautier	$(sort \
1132e905c06SYann Gautier		DWL_BUFFER_BASE \
114ae84525fSMaxime Méré		PLAT_DEF_FIP_UUID \
115db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
116db77f8bfSYann Gautier		PLAT_TBBR_IMG_DEF \
117db77f8bfSYann Gautier		STM32_TF_A_COPIES \
11879629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
119ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
120d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
121d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
122d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
123db77f8bfSYann Gautier		STM32MP25 \
124c900760dSYann Gautier		STM32MP_BL33_EL1 \
1252e905c06SYann Gautier)))
1262e905c06SYann Gautier
12735527fb4SYann Gautier# STM32MP2x is based on Cortex-A35, which is Armv8.0, and does not support BTI
12835527fb4SYann Gautier# Disable mbranch-protection to avoid adding useless code
12935527fb4SYann GautierTF_CFLAGS			+=	-mbranch-protection=none
13035527fb4SYann Gautier
13135527fb4SYann Gautier# Include paths and source files
13235527fb4SYann GautierPLAT_INCLUDES			+=	-Iplat/st/stm32mp2/include/
13379629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/phyinit/include/
13479629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/firmware/include/
13535527fb4SYann Gautier
13635527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	lib/cpus/${ARCH}/cortex_a35.S
13787a940e0SYann GautierPLAT_BL_COMMON_SOURCES		+=	drivers/st/uart/${ARCH}/stm32_console.S
13835527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/${ARCH}/stm32mp2_helper.S
13935527fb4SYann Gautier
140817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/pmic/stm32mp_pmic2.c				\
141817f42f0SPascal Paillet					drivers/st/pmic/stpmic2.c				\
142817f42f0SPascal Paillet
143817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/i2c/stm32_i2c.c
144817f42f0SPascal Paillet
145db77f8bfSYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/stm32mp2_private.c
146db77f8bfSYann Gautier
147f829d7dfSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/bsec/bsec3.c					\
148154e6e62SYann Gautier					drivers/st/reset/stm32mp2_reset.c			\
149154e6e62SYann Gautier					plat/st/stm32mp2/stm32mp2_syscfg.c
150197ac780SYann Gautier
151615f31feSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/clk/clk-stm32-core.c				\
152615f31feSGabriel Fernandez					drivers/st/clk/clk-stm32mp2.c
153615f31feSGabriel Fernandez
15435527fb4SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/plat_bl2_mem_params_desc.c
155db77f8bfSYann Gautier
156e2d6e5e2SPascal PailletBL2_SOURCES			+=	plat/st/stm32mp2/bl2_plat_setup.c			\
157e2d6e5e2SPascal Paillet					plat/st/stm32mp2/plat_ddr.c
15835527fb4SYann Gautier
159db77f8bfSYann Gautierifneq ($(filter 1,${STM32MP_EMMC} ${STM32MP_SDMMC}),)
160db77f8bfSYann GautierBL2_SOURCES			+=	drivers/st/mmc/stm32_sdmmc2.c
161db77f8bfSYann Gautierendif
162db77f8bfSYann Gautier
1632e905c06SYann Gautierifeq (${STM32MP_USB_PROGRAMMER},1)
1642e905c06SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/stm32mp2_usb_dfu.c
1652e905c06SYann Gautierendif
1662e905c06SYann Gautier
16779629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/stm32mp2_ddr.c				\
16879629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ddr_helpers.c			\
16979629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ram.c
17079629b1aSNicolas Le Bayon
17179629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_c_initphyconfig.c				\
17279629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_calcmb.c					\
17379629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_i_loadpieimage.c				\
17479629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_initstruct.c				\
17579629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_isdbytedisabled.c				\
17679629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_loadpieprodcode.c				\
17779629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_mapdrvstren.c				\
17879629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_progcsrskiptrain.c			\
17979629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_reginterface.c				\
18079629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_restore_sequence.c			\
18179629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_sequence.c				\
18279629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_softsetmb.c				\
18379629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_custompretrain.c	\
18479629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_saveretregs.c
18579629b1aSNicolas Le Bayon
18679629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_d_loadimem.c				\
18779629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_f_loaddmem.c				\
18879629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_g_execfw.c				\
18979629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_writeoutmem.c				\
19079629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_g_waitfwdone.c
1915e0be8c0SYann Gautier
19203020b66SYann Gautier# BL31 sources
19303020b66SYann GautierBL31_SOURCES			+=	${FDT_WRAPPERS_SOURCES}
19403020b66SYann Gautier
19503020b66SYann GautierBL31_SOURCES			+=	plat/st/stm32mp2/bl31_plat_setup.c			\
19603020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_pm.c				\
19703020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_topology.c
19803020b66SYann Gautier# Generic GIC v2
19903020b66SYann Gautierinclude drivers/arm/gic/v2/gicv2.mk
20003020b66SYann Gautier
20103020b66SYann GautierBL31_SOURCES			+=	${GICV2_SOURCES}					\
20203020b66SYann Gautier					plat/common/plat_gicv2.c				\
20303020b66SYann Gautier					plat/st/common/stm32mp_gic.c
20403020b66SYann Gautier
20503020b66SYann Gautier# Generic PSCI
20603020b66SYann GautierBL31_SOURCES			+=	plat/common/plat_psci_common.c
20703020b66SYann Gautier
208f55b136aSGatien ChevallierBL31_SOURCES			+=	plat/st/common/stm32mp_svc_setup.c			\
2097f41506fSGatien Chevallier					plat/st/stm32mp2/services/stgen_svc.c			\
210f55b136aSGatien Chevallier					plat/st/stm32mp2/services/stm32mp2_svc_setup.c
211f55b136aSGatien Chevallier
212f55b136aSGatien Chevallier# Arm Archtecture services
213f55b136aSGatien ChevallierBL31_SOURCES			+=	services/arm_arch_svc/arm_arch_svc_setup.c
214f55b136aSGatien Chevallier
215db77f8bfSYann Gautier# Compilation rules
216d07e9467SNicolas Le Bayon.PHONY: check_ddr_type
217d07e9467SNicolas Le Bayonbl2: check_ddr_type
218d07e9467SNicolas Le Bayon
219d07e9467SNicolas Le Bayoncheck_ddr_type:
220d07e9467SNicolas Le Bayon	$(eval DDR_TYPE = $(shell echo $$(($(STM32MP_DDR3_TYPE) + \
221d07e9467SNicolas Le Bayon					   $(STM32MP_DDR4_TYPE) + \
222d07e9467SNicolas Le Bayon					   $(STM32MP_LPDDR4_TYPE)))))
223d07e9467SNicolas Le Bayon	@if [ ${DDR_TYPE} != 1 ]; then \
224d07e9467SNicolas Le Bayon		echo "One and only one DDR type must be defined"; \
225d07e9467SNicolas Le Bayon		false; \
226d07e9467SNicolas Le Bayon	fi
227d07e9467SNicolas Le Bayon
22827dd11dbSMaxime Méré# Create DTB file for BL31
22927dd11dbSMaxime Méré${BUILD_PLAT}/fdts/%-bl31.dts: fdts/%.dts fdts/${BL31_DTSI} | $$(@D)/
23027dd11dbSMaxime Méré	@echo '#include "$(patsubst fdts/%,%,$<)"' > $@
23127dd11dbSMaxime Méré	@echo '#include "${BL31_DTSI}"' >> $@
23227dd11dbSMaxime Méré
23335527fb4SYann Gautierinclude plat/st/common/common_rules.mk
234