xref: /rk3399_ARM-atf/plat/st/stm32mp2/platform.mk (revision 128df96579f4837ed9571a1843a5b842de52ed3c)
135527fb4SYann Gautier#
2197ac780SYann Gautier# Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier#
435527fb4SYann Gautier# SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier#
635527fb4SYann Gautier
766b4c5c5SYann Gautier# Extra partitions used to find FIP, contains:
866b4c5c5SYann Gautier# metadata (2) and fsbl-m (2) and the FIP partitions (default is 2).
966b4c5c5SYann GautierSTM32_EXTRA_PARTS		:=	6
1066b4c5c5SYann Gautier
1135527fb4SYann Gautierinclude plat/st/common/common.mk
1235527fb4SYann Gautier
1335527fb4SYann GautierCRASH_REPORTING			:=	1
1435527fb4SYann GautierENABLE_PIE			:=	1
1535527fb4SYann GautierPROGRAMMABLE_RESET_ADDRESS	:=	1
16db77f8bfSYann GautierBL2_IN_XIP_MEM			:=	1
1735527fb4SYann Gautier
18*128df965SYann Gautier# Disable features unsupported in ARMv8.0
19*128df965SYann GautierENABLE_SPE_FOR_NS		:=	0
20*128df965SYann GautierENABLE_SVE_FOR_NS		:=	0
21*128df965SYann Gautier
2235527fb4SYann Gautier# Default Device tree
2335527fb4SYann GautierDTB_FILE_NAME			?=	stm32mp257f-ev1.dtb
2435527fb4SYann Gautier
2535527fb4SYann GautierSTM32MP25			:=	1
2635527fb4SYann Gautier
2735527fb4SYann Gautier# STM32 image header version v2.2
2835527fb4SYann GautierSTM32_HEADER_VERSION_MAJOR	:=	2
2935527fb4SYann GautierSTM32_HEADER_VERSION_MINOR	:=	2
3035527fb4SYann Gautier
312e905c06SYann Gautier# Set load address for serial boot devices
322e905c06SYann GautierDWL_BUFFER_BASE 		?=	0x87000000
332e905c06SYann Gautier
34d07e9467SNicolas Le Bayon# DDR types
35d07e9467SNicolas Le BayonSTM32MP_DDR3_TYPE		?=	0
36d07e9467SNicolas Le BayonSTM32MP_DDR4_TYPE		?=	0
37d07e9467SNicolas Le BayonSTM32MP_LPDDR4_TYPE		?=	0
38d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR3_TYPE},1)
39d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr3
40d07e9467SNicolas Le Bayonendif
41d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR4_TYPE},1)
42d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr4
43d07e9467SNicolas Le Bayonendif
44d07e9467SNicolas Le Bayonifeq (${STM32MP_LPDDR4_TYPE},1)
45d07e9467SNicolas Le BayonDDR_TYPE			:=	lpddr4
46d07e9467SNicolas Le Bayonendif
47d07e9467SNicolas Le Bayon
48ae84525fSMaxime Méré# DDR features
4979629b1aSNicolas Le BayonSTM32MP_DDR_DUAL_AXI_PORT	:=	1
50ae84525fSMaxime MéréSTM32MP_DDR_FIP_IO_STORAGE	:=	1
51ae84525fSMaxime Méré
52e5839ed7SYann Gautier# Device tree
53e5839ed7SYann GautierBL2_DTSI			:=	stm32mp25-bl2.dtsi
54e5839ed7SYann GautierFDT_SOURCES			:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME)))
5527dd11dbSMaxime MéréBL31_DTSI			:=	stm32mp25-bl31.dtsi
5627dd11dbSMaxime MéréFDT_SOURCES			+=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dts,$(DTB_FILE_NAME)))
57e5839ed7SYann Gautier
58e5839ed7SYann Gautier# Macros and rules to build TF binary
59e5839ed7SYann GautierSTM32_TF_STM32			:=	$(addprefix ${BUILD_PLAT}/tf-a-, $(patsubst %.dtb,%.stm32,$(DTB_FILE_NAME)))
60e5839ed7SYann GautierSTM32_LD_FILE			:=	plat/st/stm32mp2/${ARCH}/stm32mp2.ld.S
61e5839ed7SYann GautierSTM32_BINARY_MAPPING		:=	plat/st/stm32mp2/${ARCH}/stm32mp2.S
62e5839ed7SYann Gautier
635af9369cSYann GautierSTM32MP_FW_CONFIG_NAME		:=	$(patsubst %.dtb,%-fw-config.dtb,$(DTB_FILE_NAME))
645af9369cSYann GautierSTM32MP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/$(STM32MP_FW_CONFIG_NAME)
6527dd11dbSMaxime MéréSTM32MP_SOC_FW_CONFIG		:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dtb,$(DTB_FILE_NAME)))
66ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
67ae84525fSMaxime MéréSTM32MP_DDR_FW_PATH		?=	drivers/st/ddr/phy/firmware/bin/stm32mp2
68ae84525fSMaxime MéréSTM32MP_DDR_FW_NAME		:=	${DDR_TYPE}_pmu_train.bin
69ae84525fSMaxime MéréSTM32MP_DDR_FW			:=	${STM32MP_DDR_FW_PATH}/${STM32MP_DDR_FW_NAME}
70ae84525fSMaxime Méréendif
715af9369cSYann GautierFDT_SOURCES			+=	$(addprefix fdts/, $(patsubst %.dtb,%.dts,$(STM32MP_FW_CONFIG_NAME)))
725af9369cSYann Gautier# Add the FW_CONFIG to FIP and specify the same to certtool
735af9369cSYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_FW_CONFIG},--fw-config))
7427dd11dbSMaxime Méré# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
7527dd11dbSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_SOC_FW_CONFIG,--soc-fw-config))
76ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
77ae84525fSMaxime Méré# Add the FW_DDR to FIP and specify the same to certtool
78ae84525fSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_DDR_FW,--ddr-fw))
79ae84525fSMaxime Méréendif
805af9369cSYann Gautier
81db77f8bfSYann Gautier# Enable flags for C files
82db77f8bfSYann Gautier$(eval $(call assert_booleans,\
83db77f8bfSYann Gautier	$(sort \
8479629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
85ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
86d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
87d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
88d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
89db77f8bfSYann Gautier		STM32MP25 \
90db77f8bfSYann Gautier)))
91db77f8bfSYann Gautier
92db77f8bfSYann Gautier$(eval $(call assert_numerics,\
93db77f8bfSYann Gautier	$(sort \
94db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
95db77f8bfSYann Gautier		STM32_HEADER_VERSION_MAJOR \
96db77f8bfSYann Gautier		STM32_TF_A_COPIES \
97db77f8bfSYann Gautier)))
98db77f8bfSYann Gautier
992e905c06SYann Gautier$(eval $(call add_defines,\
1002e905c06SYann Gautier	$(sort \
1012e905c06SYann Gautier		DWL_BUFFER_BASE \
102ae84525fSMaxime Méré		PLAT_DEF_FIP_UUID \
103db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
104db77f8bfSYann Gautier		PLAT_TBBR_IMG_DEF \
105db77f8bfSYann Gautier		STM32_TF_A_COPIES \
10679629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
107ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
108d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
109d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
110d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
111db77f8bfSYann Gautier		STM32MP25 \
1122e905c06SYann Gautier)))
1132e905c06SYann Gautier
11435527fb4SYann Gautier# STM32MP2x is based on Cortex-A35, which is Armv8.0, and does not support BTI
11535527fb4SYann Gautier# Disable mbranch-protection to avoid adding useless code
11635527fb4SYann GautierTF_CFLAGS			+=	-mbranch-protection=none
11735527fb4SYann Gautier
11835527fb4SYann Gautier# Include paths and source files
11935527fb4SYann GautierPLAT_INCLUDES			+=	-Iplat/st/stm32mp2/include/
12079629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/phyinit/include/
12179629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/firmware/include/
12235527fb4SYann Gautier
12335527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	lib/cpus/${ARCH}/cortex_a35.S
12487a940e0SYann GautierPLAT_BL_COMMON_SOURCES		+=	drivers/st/uart/${ARCH}/stm32_console.S
12535527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/${ARCH}/stm32mp2_helper.S
12635527fb4SYann Gautier
127817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/pmic/stm32mp_pmic2.c				\
128817f42f0SPascal Paillet					drivers/st/pmic/stpmic2.c				\
129817f42f0SPascal Paillet
130817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/i2c/stm32_i2c.c
131817f42f0SPascal Paillet
132db77f8bfSYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/stm32mp2_private.c
133db77f8bfSYann Gautier
134f829d7dfSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/bsec/bsec3.c					\
135154e6e62SYann Gautier					drivers/st/reset/stm32mp2_reset.c			\
136154e6e62SYann Gautier					plat/st/stm32mp2/stm32mp2_syscfg.c
137197ac780SYann Gautier
138615f31feSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/clk/clk-stm32-core.c				\
139615f31feSGabriel Fernandez					drivers/st/clk/clk-stm32mp2.c
140615f31feSGabriel Fernandez
14135527fb4SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/plat_bl2_mem_params_desc.c
142db77f8bfSYann Gautier
143e2d6e5e2SPascal PailletBL2_SOURCES			+=	plat/st/stm32mp2/bl2_plat_setup.c			\
144e2d6e5e2SPascal Paillet					plat/st/stm32mp2/plat_ddr.c
14535527fb4SYann Gautier
146db77f8bfSYann Gautierifneq ($(filter 1,${STM32MP_EMMC} ${STM32MP_SDMMC}),)
147db77f8bfSYann GautierBL2_SOURCES			+=	drivers/st/mmc/stm32_sdmmc2.c
148db77f8bfSYann Gautierendif
149db77f8bfSYann Gautier
1502e905c06SYann Gautierifeq (${STM32MP_USB_PROGRAMMER},1)
1512e905c06SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/stm32mp2_usb_dfu.c
1522e905c06SYann Gautierendif
1532e905c06SYann Gautier
15479629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/stm32mp2_ddr.c				\
15579629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ddr_helpers.c			\
15679629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ram.c
15779629b1aSNicolas Le Bayon
15879629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_c_initphyconfig.c				\
15979629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_calcmb.c					\
16079629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_i_loadpieimage.c				\
16179629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_initstruct.c				\
16279629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_isdbytedisabled.c				\
16379629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_loadpieprodcode.c				\
16479629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_mapdrvstren.c				\
16579629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_progcsrskiptrain.c			\
16679629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_reginterface.c				\
16779629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_restore_sequence.c			\
16879629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_sequence.c				\
16979629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_softsetmb.c				\
17079629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_custompretrain.c	\
17179629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_saveretregs.c
17279629b1aSNicolas Le Bayon
17379629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_d_loadimem.c				\
17479629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_f_loaddmem.c				\
17579629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_g_execfw.c				\
17679629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_writeoutmem.c				\
17779629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_g_waitfwdone.c
1785e0be8c0SYann Gautier
17903020b66SYann Gautier# BL31 sources
18003020b66SYann GautierBL31_SOURCES			+=	${FDT_WRAPPERS_SOURCES}
18103020b66SYann Gautier
18203020b66SYann GautierBL31_SOURCES			+=	plat/st/stm32mp2/bl31_plat_setup.c			\
18303020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_pm.c				\
18403020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_topology.c
18503020b66SYann Gautier# Generic GIC v2
18603020b66SYann Gautierinclude drivers/arm/gic/v2/gicv2.mk
18703020b66SYann Gautier
18803020b66SYann GautierBL31_SOURCES			+=	${GICV2_SOURCES}					\
18903020b66SYann Gautier					plat/common/plat_gicv2.c				\
19003020b66SYann Gautier					plat/st/common/stm32mp_gic.c
19103020b66SYann Gautier
19203020b66SYann Gautier# Generic PSCI
19303020b66SYann GautierBL31_SOURCES			+=	plat/common/plat_psci_common.c
19403020b66SYann Gautier
195db77f8bfSYann Gautier# Compilation rules
196d07e9467SNicolas Le Bayon.PHONY: check_ddr_type
197d07e9467SNicolas Le Bayon.SUFFIXES:
198d07e9467SNicolas Le Bayon
199d07e9467SNicolas Le Bayonbl2: check_ddr_type
200d07e9467SNicolas Le Bayon
201d07e9467SNicolas Le Bayoncheck_ddr_type:
202d07e9467SNicolas Le Bayon	$(eval DDR_TYPE = $(shell echo $$(($(STM32MP_DDR3_TYPE) + \
203d07e9467SNicolas Le Bayon					   $(STM32MP_DDR4_TYPE) + \
204d07e9467SNicolas Le Bayon					   $(STM32MP_LPDDR4_TYPE)))))
205d07e9467SNicolas Le Bayon	@if [ ${DDR_TYPE} != 1 ]; then \
206d07e9467SNicolas Le Bayon		echo "One and only one DDR type must be defined"; \
207d07e9467SNicolas Le Bayon		false; \
208d07e9467SNicolas Le Bayon	fi
209d07e9467SNicolas Le Bayon
21027dd11dbSMaxime Méré# Create DTB file for BL31
21127dd11dbSMaxime Méré${BUILD_PLAT}/fdts/%-bl31.dts: fdts/%.dts fdts/${BL31_DTSI} | $$(@D)/
21227dd11dbSMaxime Méré	@echo '#include "$(patsubst fdts/%,%,$<)"' > $@
21327dd11dbSMaxime Méré	@echo '#include "${BL31_DTSI}"' >> $@
21427dd11dbSMaxime Méré
21527dd11dbSMaxime Méré${BUILD_PLAT}/fdts/%-bl31.dtb: ${BUILD_PLAT}/fdts/%-bl31.dts
21627dd11dbSMaxime Méré
21735527fb4SYann Gautierinclude plat/st/common/common_rules.mk
218