135527fb4SYann Gautier# 2ac9abe7eSMaxime Méré# Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier# 435527fb4SYann Gautier# SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier# 635527fb4SYann Gautier 766b4c5c5SYann Gautier# Extra partitions used to find FIP, contains: 866b4c5c5SYann Gautier# metadata (2) and fsbl-m (2) and the FIP partitions (default is 2). 966b4c5c5SYann GautierSTM32_EXTRA_PARTS := 6 1066b4c5c5SYann Gautier 1135527fb4SYann Gautierinclude plat/st/common/common.mk 1235527fb4SYann Gautier 1335527fb4SYann GautierCRASH_REPORTING := 1 14ac9abe7eSMaxime Méré# Disable PIE by default. To re-enable it, uncomment next line. 15ac9abe7eSMaxime Méré#ENABLE_PIE := 1 1635527fb4SYann GautierPROGRAMMABLE_RESET_ADDRESS := 1 17ac9abe7eSMaxime Méréifeq ($(ENABLE_PIE),1) 18db77f8bfSYann GautierBL2_IN_XIP_MEM := 1 19ac9abe7eSMaxime Méréendif 2035527fb4SYann Gautier 21c900760dSYann GautierSTM32MP_BL33_EL1 ?= 1 22c900760dSYann Gautierifeq ($(STM32MP_BL33_EL1),1) 23c900760dSYann GautierINIT_UNUSED_NS_EL2 := 1 24c900760dSYann Gautierendif 25c900760dSYann Gautier 26128df965SYann Gautier# Disable features unsupported in ARMv8.0 27128df965SYann GautierENABLE_SPE_FOR_NS := 0 28128df965SYann GautierENABLE_SVE_FOR_NS := 0 29128df965SYann Gautier 3035527fb4SYann Gautier# Default Device tree 3135527fb4SYann GautierDTB_FILE_NAME ?= stm32mp257f-ev1.dtb 3235527fb4SYann Gautier 33701178dcSMaxime MéréTF_CFLAGS += -DSTM32MP2X 34701178dcSMaxime Méré 3507759f2bSYann GautierSTM32MP21 ?= 0 36e577ca36SNicolas Le BayonSTM32MP23 ?= 0 3707759f2bSYann GautierSTM32MP25 ?= 0 3835527fb4SYann Gautier 3907759f2bSYann Gautierifneq ($(findstring stm32mp21,$(DTB_FILE_NAME)),) 4007759f2bSYann GautierSTM32MP21 := 1 4107759f2bSYann Gautierendif 42e577ca36SNicolas Le Bayonifneq ($(findstring stm32mp23,$(DTB_FILE_NAME)),) 43e577ca36SNicolas Le BayonSTM32MP23 := 1 44e577ca36SNicolas Le Bayonendif 4507759f2bSYann Gautierifneq ($(findstring stm32mp25,$(DTB_FILE_NAME)),) 4607759f2bSYann GautierSTM32MP25 := 1 4707759f2bSYann Gautierendif 48e577ca36SNicolas Le Bayonifneq ($(filter 1,$(STM32MP21) $(STM32MP23) $(STM32MP25)), 1) 4907759f2bSYann Gautier$(warning STM32MP21=$(STM32MP21)) 50e577ca36SNicolas Le Bayon$(warning STM32MP23=$(STM32MP23)) 5107759f2bSYann Gautier$(warning STM32MP25=$(STM32MP25)) 5207759f2bSYann Gautier$(warning DTB_FILE_NAME=$(DTB_FILE_NAME)) 53e577ca36SNicolas Le Bayon$(error Cannot enable more than one STM32MP2x flag) 5407759f2bSYann Gautierendif 5507759f2bSYann Gautier 5607759f2bSYann Gautier# STM32 image header version v2.2 or v2.3 for STM32MP21 5735527fb4SYann GautierSTM32_HEADER_VERSION_MAJOR := 2 5807759f2bSYann Gautierifeq ($(STM32MP21),1) 5907759f2bSYann GautierSTM32_HEADER_VERSION_MINOR := 3 6007759f2bSYann Gautierelse 6135527fb4SYann GautierSTM32_HEADER_VERSION_MINOR := 2 6207759f2bSYann Gautierendif 6335527fb4SYann Gautier 6427b4244bSYann GautierSTM32_HASH_VER := 4 6527b4244bSYann GautierSTM32_RNG_VER := 4 66864466beSNicolas Le Bayonifeq ($(STM32MP21),1) 67864466beSNicolas Le BayonSTM32_RNG_VER_MINOR := 4 68864466beSNicolas Le Bayonelse 69864466beSNicolas Le BayonSTM32_RNG_VER_MINOR := 3 70864466beSNicolas Le Bayonendif 7127b4244bSYann Gautier 722e905c06SYann Gautier# Set load address for serial boot devices 732e905c06SYann GautierDWL_BUFFER_BASE ?= 0x87000000 742e905c06SYann Gautier 75d07e9467SNicolas Le Bayon# DDR types 76d07e9467SNicolas Le BayonSTM32MP_DDR3_TYPE ?= 0 77d07e9467SNicolas Le BayonSTM32MP_DDR4_TYPE ?= 0 78d07e9467SNicolas Le BayonSTM32MP_LPDDR4_TYPE ?= 0 79d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR3_TYPE},1) 80d07e9467SNicolas Le BayonDDR_TYPE := ddr3 81d07e9467SNicolas Le Bayonendif 82d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR4_TYPE},1) 83d07e9467SNicolas Le BayonDDR_TYPE := ddr4 84d07e9467SNicolas Le Bayonendif 85d07e9467SNicolas Le Bayonifeq (${STM32MP_LPDDR4_TYPE},1) 86d07e9467SNicolas Le BayonDDR_TYPE := lpddr4 87d07e9467SNicolas Le Bayonendif 88d07e9467SNicolas Le Bayon 89ae84525fSMaxime Méré# DDR features 9079629b1aSNicolas Le BayonSTM32MP_DDR_DUAL_AXI_PORT := 1 91ae84525fSMaxime MéréSTM32MP_DDR_FIP_IO_STORAGE := 1 92ae84525fSMaxime Méré 93e5839ed7SYann Gautier# Device tree 94e5839ed7SYann GautierBL2_DTSI := stm32mp25-bl2.dtsi 95e5839ed7SYann GautierFDT_SOURCES := $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME))) 9627dd11dbSMaxime MéréBL31_DTSI := stm32mp25-bl31.dtsi 9727dd11dbSMaxime MéréFDT_SOURCES += $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dts,$(DTB_FILE_NAME))) 98e5839ed7SYann Gautier 99e5839ed7SYann Gautier# Macros and rules to build TF binary 100e5839ed7SYann GautierSTM32_TF_STM32 := $(addprefix ${BUILD_PLAT}/tf-a-, $(patsubst %.dtb,%.stm32,$(DTB_FILE_NAME))) 101e5839ed7SYann GautierSTM32_LD_FILE := plat/st/stm32mp2/${ARCH}/stm32mp2.ld.S 102e5839ed7SYann GautierSTM32_BINARY_MAPPING := plat/st/stm32mp2/${ARCH}/stm32mp2.S 103e5839ed7SYann Gautier 1045af9369cSYann GautierSTM32MP_FW_CONFIG_NAME := $(patsubst %.dtb,%-fw-config.dtb,$(DTB_FILE_NAME)) 1055af9369cSYann GautierSTM32MP_FW_CONFIG := ${BUILD_PLAT}/fdts/$(STM32MP_FW_CONFIG_NAME) 10627dd11dbSMaxime MéréSTM32MP_SOC_FW_CONFIG := $(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dtb,$(DTB_FILE_NAME))) 107ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1) 108ae84525fSMaxime MéréSTM32MP_DDR_FW_PATH ?= drivers/st/ddr/phy/firmware/bin/stm32mp2 109ae84525fSMaxime MéréSTM32MP_DDR_FW_NAME := ${DDR_TYPE}_pmu_train.bin 110ae84525fSMaxime MéréSTM32MP_DDR_FW := ${STM32MP_DDR_FW_PATH}/${STM32MP_DDR_FW_NAME} 111ae84525fSMaxime Méréendif 1125af9369cSYann GautierFDT_SOURCES += $(addprefix fdts/, $(patsubst %.dtb,%.dts,$(STM32MP_FW_CONFIG_NAME))) 113f15f1c62SYann Gautier 1145af9369cSYann Gautier# Add the FW_CONFIG to FIP and specify the same to certtool 1155af9369cSYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_FW_CONFIG},--fw-config)) 116f15f1c62SYann Gautier 11727dd11dbSMaxime Méré# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 118f15f1c62SYann Gautier$(eval $(call TOOL_ADD_IMG_PAYLOAD,STM32MP_SOC_FW_CONFIG,$(STM32MP_SOC_FW_CONFIG),--soc-fw-config,$(patsubst %.dtb,%.dts,$(STM32MP_SOC_FW_CONFIG)))) 119f15f1c62SYann Gautier 120ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1) 121ae84525fSMaxime Méré# Add the FW_DDR to FIP and specify the same to certtool 122ae84525fSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_DDR_FW,--ddr-fw)) 123ae84525fSMaxime Méréendif 1245af9369cSYann Gautier 125d59dd96dSBoerge Struempfel# Ultratronik Specific Boards 126d59dd96dSBoerge Struempfelifeq ($(findstring ultra-fly,$(DTB_FILE_NAME)),ultra-fly) 127d59dd96dSBoerge StruempfelULTRA_FLY := 1 128d59dd96dSBoerge Struempfel$(eval $(call assert_booleans,\ 129d59dd96dSBoerge Struempfel $(sort \ 130d59dd96dSBoerge Struempfel ULTRA_FLY \ 131d59dd96dSBoerge Struempfel ))) 132d59dd96dSBoerge Struempfel$(eval $(call add_defines,\ 133d59dd96dSBoerge Struempfel $(sort \ 134d59dd96dSBoerge Struempfel ULTRA_FLY \ 135d59dd96dSBoerge Struempfel ))) 136d59dd96dSBoerge Struempfelendif 137d59dd96dSBoerge Struempfel 138db77f8bfSYann Gautier# Enable flags for C files 139db77f8bfSYann Gautier$(eval $(call assert_booleans,\ 140db77f8bfSYann Gautier $(sort \ 14179629b1aSNicolas Le Bayon STM32MP_DDR_DUAL_AXI_PORT \ 142ae84525fSMaxime Méré STM32MP_DDR_FIP_IO_STORAGE \ 143d07e9467SNicolas Le Bayon STM32MP_DDR3_TYPE \ 144d07e9467SNicolas Le Bayon STM32MP_DDR4_TYPE \ 145d07e9467SNicolas Le Bayon STM32MP_LPDDR4_TYPE \ 14607759f2bSYann Gautier STM32MP21 \ 147e577ca36SNicolas Le Bayon STM32MP23 \ 148db77f8bfSYann Gautier STM32MP25 \ 149c900760dSYann Gautier STM32MP_BL33_EL1 \ 150db77f8bfSYann Gautier))) 151db77f8bfSYann Gautier 152db77f8bfSYann Gautier$(eval $(call assert_numerics,\ 153db77f8bfSYann Gautier $(sort \ 154db77f8bfSYann Gautier PLAT_PARTITION_MAX_ENTRIES \ 15527b4244bSYann Gautier STM32_HASH_VER \ 156db77f8bfSYann Gautier STM32_HEADER_VERSION_MAJOR \ 15727b4244bSYann Gautier STM32_RNG_VER \ 158864466beSNicolas Le Bayon STM32_RNG_VER_MINOR \ 159db77f8bfSYann Gautier STM32_TF_A_COPIES \ 160db77f8bfSYann Gautier))) 161db77f8bfSYann Gautier 1622e905c06SYann Gautier$(eval $(call add_defines,\ 1632e905c06SYann Gautier $(sort \ 1642e905c06SYann Gautier DWL_BUFFER_BASE \ 165ae84525fSMaxime Méré PLAT_DEF_FIP_UUID \ 166db77f8bfSYann Gautier PLAT_PARTITION_MAX_ENTRIES \ 167db77f8bfSYann Gautier PLAT_TBBR_IMG_DEF \ 16827b4244bSYann Gautier STM32_HASH_VER \ 16927b4244bSYann Gautier STM32_RNG_VER \ 170864466beSNicolas Le Bayon STM32_RNG_VER_MINOR \ 171db77f8bfSYann Gautier STM32_TF_A_COPIES \ 17279629b1aSNicolas Le Bayon STM32MP_DDR_DUAL_AXI_PORT \ 173ae84525fSMaxime Méré STM32MP_DDR_FIP_IO_STORAGE \ 174d07e9467SNicolas Le Bayon STM32MP_DDR3_TYPE \ 175d07e9467SNicolas Le Bayon STM32MP_DDR4_TYPE \ 176d07e9467SNicolas Le Bayon STM32MP_LPDDR4_TYPE \ 17707759f2bSYann Gautier STM32MP21 \ 178e577ca36SNicolas Le Bayon STM32MP23 \ 179db77f8bfSYann Gautier STM32MP25 \ 180c900760dSYann Gautier STM32MP_BL33_EL1 \ 1812e905c06SYann Gautier))) 1822e905c06SYann Gautier 18335527fb4SYann Gautier# STM32MP2x is based on Cortex-A35, which is Armv8.0, and does not support BTI 18435527fb4SYann Gautier# Disable mbranch-protection to avoid adding useless code 18535527fb4SYann GautierTF_CFLAGS += -mbranch-protection=none 18635527fb4SYann Gautier 18735527fb4SYann Gautier# Include paths and source files 18835527fb4SYann GautierPLAT_INCLUDES += -Iplat/st/stm32mp2/include/ 18979629b1aSNicolas Le BayonPLAT_INCLUDES += -Idrivers/st/ddr/phy/phyinit/include/ 19079629b1aSNicolas Le BayonPLAT_INCLUDES += -Idrivers/st/ddr/phy/firmware/include/ 19135527fb4SYann Gautier 19235527fb4SYann GautierPLAT_BL_COMMON_SOURCES += lib/cpus/${ARCH}/cortex_a35.S 19387a940e0SYann GautierPLAT_BL_COMMON_SOURCES += drivers/st/uart/${ARCH}/stm32_console.S 19435527fb4SYann GautierPLAT_BL_COMMON_SOURCES += plat/st/stm32mp2/${ARCH}/stm32mp2_helper.S 19535527fb4SYann Gautier 196817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES += drivers/st/pmic/stm32mp_pmic2.c \ 197817f42f0SPascal Paillet drivers/st/pmic/stpmic2.c \ 198817f42f0SPascal Paillet 199817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES += drivers/st/i2c/stm32_i2c.c 200817f42f0SPascal Paillet 201db77f8bfSYann GautierPLAT_BL_COMMON_SOURCES += plat/st/stm32mp2/stm32mp2_private.c 202db77f8bfSYann Gautier 203f829d7dfSGabriel FernandezPLAT_BL_COMMON_SOURCES += drivers/st/bsec/bsec3.c \ 204154e6e62SYann Gautier drivers/st/reset/stm32mp2_reset.c \ 205154e6e62SYann Gautier plat/st/stm32mp2/stm32mp2_syscfg.c 206197ac780SYann Gautier 207615f31feSGabriel FernandezPLAT_BL_COMMON_SOURCES += drivers/st/clk/clk-stm32-core.c \ 20827b4244bSYann Gautier drivers/st/clk/clk-stm32mp2.c \ 20927b4244bSYann Gautier drivers/st/crypto/stm32_rng.c 210615f31feSGabriel Fernandez 21135527fb4SYann GautierBL2_SOURCES += plat/st/stm32mp2/plat_bl2_mem_params_desc.c 212db77f8bfSYann Gautier 213e2d6e5e2SPascal PailletBL2_SOURCES += plat/st/stm32mp2/bl2_plat_setup.c \ 214e2d6e5e2SPascal Paillet plat/st/stm32mp2/plat_ddr.c 21535527fb4SYann Gautier 21627b4244bSYann GautierBL2_SOURCES += drivers/st/crypto/stm32_hash.c 21727b4244bSYann Gautier 218*8934c7b0SMaxime MéréBL2_SOURCES += drivers/st/rif/stm32_rifsc.c \ 219*8934c7b0SMaxime Méré drivers/st/rif/stm32mp2_risaf.c 220399cfdd4SNicolas Le Bayon 221db77f8bfSYann Gautierifneq ($(filter 1,${STM32MP_EMMC} ${STM32MP_SDMMC}),) 222db77f8bfSYann GautierBL2_SOURCES += drivers/st/mmc/stm32_sdmmc2.c 223db77f8bfSYann Gautierendif 224db77f8bfSYann Gautier 2252e905c06SYann Gautierifeq (${STM32MP_USB_PROGRAMMER},1) 2266d1366e5SPatrick Delaunay#The DFU stack uses only one end point, reduce the USB stack footprint 2276d1366e5SPatrick Delaunay$(eval $(call add_define_val,CONFIG_USBD_EP_NB,1U)) 2286d1366e5SPatrick Delaunay$(eval $(call add_define,USB_CORE_AVOID_PACKET_SPLIT_MPS)) 2296d1366e5SPatrick DelaunayBL2_SOURCES += drivers/st/usb_dwc3/usb_dwc3.c \ 2306d1366e5SPatrick Delaunay plat/st/stm32mp2/stm32mp2_usb_dfu.c 2312e905c06SYann Gautierendif 2322e905c06SYann Gautier 23379629b1aSNicolas Le BayonBL2_SOURCES += drivers/st/ddr/stm32mp2_ddr.c \ 23479629b1aSNicolas Le Bayon drivers/st/ddr/stm32mp2_ddr_helpers.c \ 23579629b1aSNicolas Le Bayon drivers/st/ddr/stm32mp2_ram.c 23679629b1aSNicolas Le Bayon 23779629b1aSNicolas Le BayonBL2_SOURCES += drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_c_initphyconfig.c \ 23879629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_calcmb.c \ 23979629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_i_loadpieimage.c \ 24079629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_initstruct.c \ 24179629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_isdbytedisabled.c \ 24279629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_loadpieprodcode.c \ 24379629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_mapdrvstren.c \ 24479629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_progcsrskiptrain.c \ 24579629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_reginterface.c \ 24679629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_restore_sequence.c \ 24779629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_sequence.c \ 24879629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_softsetmb.c \ 24979629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_custompretrain.c \ 25079629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_saveretregs.c 25179629b1aSNicolas Le Bayon 25279629b1aSNicolas Le BayonBL2_SOURCES += drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_d_loadimem.c \ 25379629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_f_loaddmem.c \ 25479629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_g_execfw.c \ 25579629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_writeoutmem.c \ 25679629b1aSNicolas Le Bayon drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_g_waitfwdone.c 2575e0be8c0SYann Gautier 25803020b66SYann Gautier# BL31 sources 25903020b66SYann GautierBL31_SOURCES += ${FDT_WRAPPERS_SOURCES} 26003020b66SYann Gautier 26103020b66SYann GautierBL31_SOURCES += plat/st/stm32mp2/bl31_plat_setup.c \ 26203020b66SYann Gautier plat/st/stm32mp2/stm32mp2_pm.c \ 26303020b66SYann Gautier plat/st/stm32mp2/stm32mp2_topology.c 26403020b66SYann Gautier# Generic GIC v2 26503020b66SYann Gautierinclude drivers/arm/gic/v2/gicv2.mk 26603020b66SYann Gautier 26703020b66SYann GautierBL31_SOURCES += ${GICV2_SOURCES} \ 26803020b66SYann Gautier plat/common/plat_gicv2.c \ 26903020b66SYann Gautier plat/st/common/stm32mp_gic.c 27003020b66SYann Gautier 27103020b66SYann Gautier# Generic PSCI 27203020b66SYann GautierBL31_SOURCES += plat/common/plat_psci_common.c 27303020b66SYann Gautier 274f55b136aSGatien ChevallierBL31_SOURCES += plat/st/common/stm32mp_svc_setup.c \ 2757f41506fSGatien Chevallier plat/st/stm32mp2/services/stgen_svc.c \ 276f55b136aSGatien Chevallier plat/st/stm32mp2/services/stm32mp2_svc_setup.c 277f55b136aSGatien Chevallier 278f55b136aSGatien Chevallier# Arm Archtecture services 279f55b136aSGatien ChevallierBL31_SOURCES += services/arm_arch_svc/arm_arch_svc_setup.c 280f55b136aSGatien Chevallier 281db77f8bfSYann Gautier# Compilation rules 282d07e9467SNicolas Le Bayon.PHONY: check_ddr_type 283d07e9467SNicolas Le Bayonbl2: check_ddr_type 284d07e9467SNicolas Le Bayon 285d07e9467SNicolas Le Bayoncheck_ddr_type: 286d07e9467SNicolas Le Bayon $(eval DDR_TYPE = $(shell echo $$(($(STM32MP_DDR3_TYPE) + \ 287d07e9467SNicolas Le Bayon $(STM32MP_DDR4_TYPE) + \ 288d07e9467SNicolas Le Bayon $(STM32MP_LPDDR4_TYPE))))) 289d07e9467SNicolas Le Bayon @if [ ${DDR_TYPE} != 1 ]; then \ 290d07e9467SNicolas Le Bayon echo "One and only one DDR type must be defined"; \ 291d07e9467SNicolas Le Bayon false; \ 292d07e9467SNicolas Le Bayon fi 293d07e9467SNicolas Le Bayon 294aa63c231SPatrick Delaunay# Generate separate DDR FIP image 295aa63c231SPatrick Delaunayifeq (${STM32MP_DDR_FIP_IO_STORAGE},1) 296aa63c231SPatrick Delaunayifneq ($(filter 1,${STM32MP_UART_PROGRAMMER} ${STM32MP_USB_PROGRAMMER}),) 297aa63c231SPatrick Delaunay 298aa63c231SPatrick DelaunaySTM32MP_DDR_FW_COPY := ${STM32MP_DDR_FW} 299aa63c231SPatrick DelaunayDDR_FIP_NAME ?= fip-ddr.bin 300aa63c231SPatrick Delaunay 301aa63c231SPatrick Delaunay$(eval $(call TOOL_ADD_IMG,STM32MP_DDR_FW_COPY,--ddr-fw,DDR_)) 302aa63c231SPatrick Delaunay 303aa63c231SPatrick Delaunay${BUILD_PLAT}/${DDR_FIP_NAME}: ${DDR_FIP_DEPS} fiptool 304aa63c231SPatrick Delaunay ${Q}${FIPTOOL} create ${DDR_FIP_ARGS} $@ 305aa63c231SPatrick Delaunay ${Q}${FIPTOOL} info $@ 306aa63c231SPatrick Delaunay @${ECHO_BLANK_LINE} 307aa63c231SPatrick Delaunay @echo "Built $@ successfully" 308aa63c231SPatrick Delaunay @${ECHO_BLANK_LINE} 309aa63c231SPatrick Delaunay 310aa63c231SPatrick Delaunayfip-ddr: ${BUILD_PLAT}/${DDR_FIP_NAME} 311aa63c231SPatrick Delaunay 312aa63c231SPatrick Delaunayfip: fip-ddr 313aa63c231SPatrick Delaunay 314aa63c231SPatrick Delaunayendif 315aa63c231SPatrick Delaunayendif 316aa63c231SPatrick Delaunay 31727dd11dbSMaxime Méré# Create DTB file for BL31 31827dd11dbSMaxime Méré${BUILD_PLAT}/fdts/%-bl31.dts: fdts/%.dts fdts/${BL31_DTSI} | $$(@D)/ 31927dd11dbSMaxime Méré @echo '#include "$(patsubst fdts/%,%,$<)"' > $@ 32027dd11dbSMaxime Méré @echo '#include "${BL31_DTSI}"' >> $@ 32127dd11dbSMaxime Méré 32235527fb4SYann Gautierinclude plat/st/common/common_rules.mk 323