xref: /rk3399_ARM-atf/plat/qemu/common/qemu_bl31_setup.c (revision 72d47829be35c9d1c4a7ae45b125ee9b3446c1e8)
1301d27d9SRadoslaw Biernacki /*
2cd75693fSJean-Philippe Brucker  * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
3301d27d9SRadoslaw Biernacki  *
4301d27d9SRadoslaw Biernacki  * SPDX-License-Identifier: BSD-3-Clause
5301d27d9SRadoslaw Biernacki  */
6301d27d9SRadoslaw Biernacki 
7301d27d9SRadoslaw Biernacki #include <assert.h>
8301d27d9SRadoslaw Biernacki 
9301d27d9SRadoslaw Biernacki #include <common/bl_common.h>
10ffb07b04SMaxim Uvarov #include <drivers/arm/pl061_gpio.h>
116cd113feSJean-Philippe Brucker #include <lib/gpt_rme/gpt_rme.h>
12305825b4SRaymond Mao #include <lib/transfer_list.h>
13301d27d9SRadoslaw Biernacki #include <plat/common/platform.h>
14*72d47829SJean-Philippe Brucker #if ENABLE_RME
15*72d47829SJean-Philippe Brucker #include <qemu_pas_def.h>
16*72d47829SJean-Philippe Brucker #endif
17301d27d9SRadoslaw Biernacki 
18301d27d9SRadoslaw Biernacki #include "qemu_private.h"
19301d27d9SRadoslaw Biernacki 
20a12cb77cSChen Baozi #define MAP_BL31_TOTAL		MAP_REGION_FLAT(			\
21a12cb77cSChen Baozi 					BL31_BASE,			\
22a12cb77cSChen Baozi 					BL31_END - BL31_BASE,		\
23a12cb77cSChen Baozi 					MT_MEMORY | MT_RW | EL3_PAS)
24a12cb77cSChen Baozi #define MAP_BL31_RO		MAP_REGION_FLAT(			\
25a12cb77cSChen Baozi 					BL_CODE_BASE,			\
26a12cb77cSChen Baozi 					BL_CODE_END - BL_CODE_BASE,	\
27a12cb77cSChen Baozi 					MT_CODE | EL3_PAS),		\
28a12cb77cSChen Baozi 				MAP_REGION_FLAT(			\
29a12cb77cSChen Baozi 					BL_RO_DATA_BASE,		\
30a12cb77cSChen Baozi 					BL_RO_DATA_END			\
31a12cb77cSChen Baozi 						- BL_RO_DATA_BASE,	\
32a12cb77cSChen Baozi 					MT_RO_DATA | EL3_PAS)
33a12cb77cSChen Baozi 
34af994ae8SChen Baozi #if USE_COHERENT_MEM
35a12cb77cSChen Baozi #define MAP_BL_COHERENT_RAM	MAP_REGION_FLAT(			\
36a12cb77cSChen Baozi 					BL_COHERENT_RAM_BASE,		\
37a12cb77cSChen Baozi 					BL_COHERENT_RAM_END		\
38a12cb77cSChen Baozi 						- BL_COHERENT_RAM_BASE,	\
39a12cb77cSChen Baozi 					MT_DEVICE | MT_RW | EL3_PAS)
40af994ae8SChen Baozi #endif
41a12cb77cSChen Baozi 
42301d27d9SRadoslaw Biernacki /*
43301d27d9SRadoslaw Biernacki  * Placeholder variables for copying the arguments that have been passed to
44301d27d9SRadoslaw Biernacki  * BL3-1 from BL2.
45301d27d9SRadoslaw Biernacki  */
46301d27d9SRadoslaw Biernacki static entry_point_info_t bl32_image_ep_info;
47301d27d9SRadoslaw Biernacki static entry_point_info_t bl33_image_ep_info;
488ffe0b2eSJean-Philippe Brucker #if ENABLE_RME
498ffe0b2eSJean-Philippe Brucker static entry_point_info_t rmm_image_ep_info;
508ffe0b2eSJean-Philippe Brucker #endif
51305825b4SRaymond Mao static struct transfer_list_header *bl31_tl;
52301d27d9SRadoslaw Biernacki 
53301d27d9SRadoslaw Biernacki /*******************************************************************************
54301d27d9SRadoslaw Biernacki  * Perform any BL3-1 early platform setup.  Here is an opportunity to copy
55301d27d9SRadoslaw Biernacki  * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before
56301d27d9SRadoslaw Biernacki  * they are lost (potentially). This needs to be done before the MMU is
57301d27d9SRadoslaw Biernacki  * initialized so that the memory layout can be used while creating page
58301d27d9SRadoslaw Biernacki  * tables. BL2 has flushed this information to memory, so we are guaranteed
59301d27d9SRadoslaw Biernacki  * to pick up good data.
60301d27d9SRadoslaw Biernacki  ******************************************************************************/
61301d27d9SRadoslaw Biernacki void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
62301d27d9SRadoslaw Biernacki 				u_register_t arg2, u_register_t arg3)
63301d27d9SRadoslaw Biernacki {
64301d27d9SRadoslaw Biernacki 	/* Initialize the console to provide early debug support */
65301d27d9SRadoslaw Biernacki 	qemu_console_init();
66301d27d9SRadoslaw Biernacki 
67c681d02cSMarcin Juszkiewicz /* Platform names have to be lowercase. */
68c681d02cSMarcin Juszkiewicz #ifdef PLAT_qemu_sbsa
69c681d02cSMarcin Juszkiewicz 	sip_svc_init();
70c681d02cSMarcin Juszkiewicz #endif
71c681d02cSMarcin Juszkiewicz 
72301d27d9SRadoslaw Biernacki 	/*
73301d27d9SRadoslaw Biernacki 	 * Check params passed from BL2
74301d27d9SRadoslaw Biernacki 	 */
75301d27d9SRadoslaw Biernacki 	bl_params_t *params_from_bl2 = (bl_params_t *)arg0;
76301d27d9SRadoslaw Biernacki 
77301d27d9SRadoslaw Biernacki 	assert(params_from_bl2);
78301d27d9SRadoslaw Biernacki 	assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
79301d27d9SRadoslaw Biernacki 	assert(params_from_bl2->h.version >= VERSION_2);
80301d27d9SRadoslaw Biernacki 
81301d27d9SRadoslaw Biernacki 	bl_params_node_t *bl_params = params_from_bl2->head;
82301d27d9SRadoslaw Biernacki 
83301d27d9SRadoslaw Biernacki 	/*
848ffe0b2eSJean-Philippe Brucker 	 * Copy BL33, BL32 and RMM (if present), entry point information.
85301d27d9SRadoslaw Biernacki 	 * They are stored in Secure RAM, in BL2's address space.
86301d27d9SRadoslaw Biernacki 	 */
87301d27d9SRadoslaw Biernacki 	while (bl_params) {
88301d27d9SRadoslaw Biernacki 		if (bl_params->image_id == BL32_IMAGE_ID)
89301d27d9SRadoslaw Biernacki 			bl32_image_ep_info = *bl_params->ep_info;
90301d27d9SRadoslaw Biernacki 
918ffe0b2eSJean-Philippe Brucker #if ENABLE_RME
928ffe0b2eSJean-Philippe Brucker 		if (bl_params->image_id == RMM_IMAGE_ID)
938ffe0b2eSJean-Philippe Brucker 			rmm_image_ep_info = *bl_params->ep_info;
948ffe0b2eSJean-Philippe Brucker #endif
958ffe0b2eSJean-Philippe Brucker 
96301d27d9SRadoslaw Biernacki 		if (bl_params->image_id == BL33_IMAGE_ID)
97301d27d9SRadoslaw Biernacki 			bl33_image_ep_info = *bl_params->ep_info;
98301d27d9SRadoslaw Biernacki 
99301d27d9SRadoslaw Biernacki 		bl_params = bl_params->next_params_info;
100301d27d9SRadoslaw Biernacki 	}
101301d27d9SRadoslaw Biernacki 
102301d27d9SRadoslaw Biernacki 	if (!bl33_image_ep_info.pc)
103301d27d9SRadoslaw Biernacki 		panic();
1048ffe0b2eSJean-Philippe Brucker #if ENABLE_RME
1058ffe0b2eSJean-Philippe Brucker 	if (!rmm_image_ep_info.pc)
1068ffe0b2eSJean-Philippe Brucker 		panic();
1078ffe0b2eSJean-Philippe Brucker #endif
108305825b4SRaymond Mao 
109305825b4SRaymond Mao 	if (TRANSFER_LIST && arg1 == (TRANSFER_LIST_SIGNATURE |
110305825b4SRaymond Mao 				      REGISTER_CONVENTION_VERSION_MASK) &&
111305825b4SRaymond Mao 	    transfer_list_check_header((void *)arg3) != TL_OPS_NON) {
112305825b4SRaymond Mao 		bl31_tl = (void *)arg3; /* saved TL address from BL2 */
113305825b4SRaymond Mao 	}
114301d27d9SRadoslaw Biernacki }
115301d27d9SRadoslaw Biernacki 
116*72d47829SJean-Philippe Brucker #if ENABLE_RME
117*72d47829SJean-Philippe Brucker static void bl31_plat_gpt_setup(void)
118*72d47829SJean-Philippe Brucker {
119*72d47829SJean-Philippe Brucker 	/*
120*72d47829SJean-Philippe Brucker 	 * The GPT library might modify the gpt regions structure to optimize
121*72d47829SJean-Philippe Brucker 	 * the layout, so the array cannot be constant.
122*72d47829SJean-Philippe Brucker 	 */
123*72d47829SJean-Philippe Brucker 	pas_region_t pas_regions[] = {
124*72d47829SJean-Philippe Brucker 		QEMU_PAS_ROOT,
125*72d47829SJean-Philippe Brucker 		QEMU_PAS_SECURE,
126*72d47829SJean-Philippe Brucker 		QEMU_PAS_GPTS,
127*72d47829SJean-Philippe Brucker 		QEMU_PAS_NS0,
128*72d47829SJean-Philippe Brucker 		QEMU_PAS_REALM,
129*72d47829SJean-Philippe Brucker 		QEMU_PAS_NS1,
130*72d47829SJean-Philippe Brucker 	};
131*72d47829SJean-Philippe Brucker 
132*72d47829SJean-Philippe Brucker 	/*
133*72d47829SJean-Philippe Brucker 	 * Initialize entire protected space to GPT_GPI_ANY. With each L0 entry
134*72d47829SJean-Philippe Brucker 	 * covering 1GB (currently the only supported option), then covering
135*72d47829SJean-Philippe Brucker 	 * 256TB of RAM (48-bit PA) would require a 2MB L0 region. At the
136*72d47829SJean-Philippe Brucker 	 * moment we use a 8KB table, which covers 1TB of RAM (40-bit PA).
137*72d47829SJean-Philippe Brucker 	 */
138*72d47829SJean-Philippe Brucker 	if (gpt_init_l0_tables(GPCCR_PPS_1TB, PLAT_QEMU_L0_GPT_BASE,
139*72d47829SJean-Philippe Brucker 			       PLAT_QEMU_L0_GPT_SIZE +
140*72d47829SJean-Philippe Brucker 			       PLAT_QEMU_GPT_BITLOCK_SIZE) < 0) {
141*72d47829SJean-Philippe Brucker 		ERROR("gpt_init_l0_tables() failed!\n");
142*72d47829SJean-Philippe Brucker 		panic();
143*72d47829SJean-Philippe Brucker 	}
144*72d47829SJean-Philippe Brucker 
145*72d47829SJean-Philippe Brucker 	/* Carve out defined PAS ranges. */
146*72d47829SJean-Philippe Brucker 	if (gpt_init_pas_l1_tables(GPCCR_PGS_4K,
147*72d47829SJean-Philippe Brucker 				   PLAT_QEMU_L1_GPT_BASE,
148*72d47829SJean-Philippe Brucker 				   PLAT_QEMU_L1_GPT_SIZE,
149*72d47829SJean-Philippe Brucker 				   pas_regions,
150*72d47829SJean-Philippe Brucker 				   (unsigned int)(sizeof(pas_regions) /
151*72d47829SJean-Philippe Brucker 						  sizeof(pas_region_t))) < 0) {
152*72d47829SJean-Philippe Brucker 		ERROR("gpt_init_pas_l1_tables() failed!\n");
153*72d47829SJean-Philippe Brucker 		panic();
154*72d47829SJean-Philippe Brucker 	}
155*72d47829SJean-Philippe Brucker 
156*72d47829SJean-Philippe Brucker 	INFO("Enabling Granule Protection Checks\n");
157*72d47829SJean-Philippe Brucker 	if (gpt_enable() < 0) {
158*72d47829SJean-Philippe Brucker 		ERROR("gpt_enable() failed!\n");
159*72d47829SJean-Philippe Brucker 		panic();
160*72d47829SJean-Philippe Brucker 	}
161*72d47829SJean-Philippe Brucker }
162*72d47829SJean-Philippe Brucker #endif
163*72d47829SJean-Philippe Brucker 
164301d27d9SRadoslaw Biernacki void bl31_plat_arch_setup(void)
165301d27d9SRadoslaw Biernacki {
166a12cb77cSChen Baozi 	const mmap_region_t bl_regions[] = {
167a12cb77cSChen Baozi 		MAP_BL31_TOTAL,
168a12cb77cSChen Baozi 		MAP_BL31_RO,
169af994ae8SChen Baozi #if USE_COHERENT_MEM
170a12cb77cSChen Baozi 		MAP_BL_COHERENT_RAM,
171af994ae8SChen Baozi #endif
172cd75693fSJean-Philippe Brucker #if ENABLE_RME
173cd75693fSJean-Philippe Brucker 		MAP_GPT_L0_REGION,
174cd75693fSJean-Philippe Brucker 		MAP_GPT_L1_REGION,
175cd75693fSJean-Philippe Brucker 		MAP_RMM_SHARED_MEM,
176cd75693fSJean-Philippe Brucker #endif
177a12cb77cSChen Baozi 		{0}
178a12cb77cSChen Baozi 	};
179a12cb77cSChen Baozi 
180a12cb77cSChen Baozi 	setup_page_tables(bl_regions, plat_qemu_get_mmap());
181a12cb77cSChen Baozi 
182a12cb77cSChen Baozi 	enable_mmu_el3(0);
1836cd113feSJean-Philippe Brucker 
1846cd113feSJean-Philippe Brucker #if ENABLE_RME
185*72d47829SJean-Philippe Brucker 	/* Initialise and enable granule protection after MMU. */
186*72d47829SJean-Philippe Brucker 	bl31_plat_gpt_setup();
187*72d47829SJean-Philippe Brucker 
1886cd113feSJean-Philippe Brucker 	/*
1896cd113feSJean-Philippe Brucker 	 * Initialise Granule Protection library and enable GPC for the primary
1906cd113feSJean-Philippe Brucker 	 * processor. The tables have already been initialized by a previous BL
1916cd113feSJean-Philippe Brucker 	 * stage, so there is no need to provide any PAS here. This function
1926cd113feSJean-Philippe Brucker 	 * sets up pointers to those tables.
1936cd113feSJean-Philippe Brucker 	 */
1946cd113feSJean-Philippe Brucker 	if (gpt_runtime_init() < 0) {
1956cd113feSJean-Philippe Brucker 		ERROR("gpt_runtime_init() failed!\n");
1966cd113feSJean-Philippe Brucker 		panic();
1976cd113feSJean-Philippe Brucker 	}
1986cd113feSJean-Philippe Brucker #endif /* ENABLE_RME */
1996cd113feSJean-Philippe Brucker 
200301d27d9SRadoslaw Biernacki }
201301d27d9SRadoslaw Biernacki 
202ffb07b04SMaxim Uvarov static void qemu_gpio_init(void)
203ffb07b04SMaxim Uvarov {
204ffb07b04SMaxim Uvarov #ifdef SECURE_GPIO_BASE
205ffb07b04SMaxim Uvarov 	pl061_gpio_init();
206ffb07b04SMaxim Uvarov 	pl061_gpio_register(SECURE_GPIO_BASE, 0);
207ffb07b04SMaxim Uvarov #endif
208ffb07b04SMaxim Uvarov }
209ffb07b04SMaxim Uvarov 
210301d27d9SRadoslaw Biernacki void bl31_platform_setup(void)
211301d27d9SRadoslaw Biernacki {
212301d27d9SRadoslaw Biernacki 	plat_qemu_gic_init();
213ffb07b04SMaxim Uvarov 	qemu_gpio_init();
214301d27d9SRadoslaw Biernacki }
215301d27d9SRadoslaw Biernacki 
216301d27d9SRadoslaw Biernacki unsigned int plat_get_syscnt_freq2(void)
217301d27d9SRadoslaw Biernacki {
2185436047aSMarcin Juszkiewicz 	return read_cntfrq_el0();
219301d27d9SRadoslaw Biernacki }
220301d27d9SRadoslaw Biernacki 
221301d27d9SRadoslaw Biernacki /*******************************************************************************
222301d27d9SRadoslaw Biernacki  * Return a pointer to the 'entry_point_info' structure of the next image
223301d27d9SRadoslaw Biernacki  * for the security state specified. BL3-3 corresponds to the non-secure
224301d27d9SRadoslaw Biernacki  * image type while BL3-2 corresponds to the secure image type. A NULL
225301d27d9SRadoslaw Biernacki  * pointer is returned if the image does not exist.
226301d27d9SRadoslaw Biernacki  ******************************************************************************/
227301d27d9SRadoslaw Biernacki entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
228301d27d9SRadoslaw Biernacki {
229301d27d9SRadoslaw Biernacki 	entry_point_info_t *next_image_info;
230301d27d9SRadoslaw Biernacki 
231301d27d9SRadoslaw Biernacki 	assert(sec_state_is_valid(type));
2328ffe0b2eSJean-Philippe Brucker 	if (type == NON_SECURE) {
2338ffe0b2eSJean-Philippe Brucker 		next_image_info = &bl33_image_ep_info;
2348ffe0b2eSJean-Philippe Brucker 	}
2358ffe0b2eSJean-Philippe Brucker #if ENABLE_RME
2368ffe0b2eSJean-Philippe Brucker 	else if (type == REALM) {
2378ffe0b2eSJean-Philippe Brucker 		next_image_info = &rmm_image_ep_info;
2388ffe0b2eSJean-Philippe Brucker 	}
2398ffe0b2eSJean-Philippe Brucker #endif
2408ffe0b2eSJean-Philippe Brucker 	else {
2418ffe0b2eSJean-Philippe Brucker 		next_image_info =  &bl32_image_ep_info;
2428ffe0b2eSJean-Philippe Brucker 	}
2438ffe0b2eSJean-Philippe Brucker 
244301d27d9SRadoslaw Biernacki 	/*
245301d27d9SRadoslaw Biernacki 	 * None of the images on the ARM development platforms can have 0x0
246301d27d9SRadoslaw Biernacki 	 * as the entrypoint
247301d27d9SRadoslaw Biernacki 	 */
248301d27d9SRadoslaw Biernacki 	if (next_image_info->pc)
249301d27d9SRadoslaw Biernacki 		return next_image_info;
250301d27d9SRadoslaw Biernacki 	else
251301d27d9SRadoslaw Biernacki 		return NULL;
252301d27d9SRadoslaw Biernacki }
253305825b4SRaymond Mao 
254305825b4SRaymond Mao void bl31_plat_runtime_setup(void)
255305825b4SRaymond Mao {
256305825b4SRaymond Mao #if TRANSFER_LIST
257305825b4SRaymond Mao 	if (bl31_tl) {
258305825b4SRaymond Mao 		/*
259305825b4SRaymond Mao 		 * update the TL from S to NS memory before jump to BL33
260305825b4SRaymond Mao 		 * to reflect all changes in TL done by BL32
261305825b4SRaymond Mao 		 */
262305825b4SRaymond Mao 		memcpy((void *)FW_NS_HANDOFF_BASE, bl31_tl, bl31_tl->max_size);
263305825b4SRaymond Mao 	}
264305825b4SRaymond Mao #endif
265c09aa4ffSJens Wiklander 
266c09aa4ffSJens Wiklander 	console_flush();
267c09aa4ffSJens Wiklander 	console_switch_state(CONSOLE_FLAG_RUNTIME);
268305825b4SRaymond Mao }
269