1301d27d9SRadoslaw Biernacki /* 2cd75693fSJean-Philippe Brucker * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved. 3301d27d9SRadoslaw Biernacki * 4301d27d9SRadoslaw Biernacki * SPDX-License-Identifier: BSD-3-Clause 5301d27d9SRadoslaw Biernacki */ 6301d27d9SRadoslaw Biernacki 7301d27d9SRadoslaw Biernacki #include <assert.h> 8301d27d9SRadoslaw Biernacki 9301d27d9SRadoslaw Biernacki #include <common/bl_common.h> 10ffb07b04SMaxim Uvarov #include <drivers/arm/pl061_gpio.h> 116cd113feSJean-Philippe Brucker #include <lib/gpt_rme/gpt_rme.h> 12305825b4SRaymond Mao #include <lib/transfer_list.h> 13301d27d9SRadoslaw Biernacki #include <plat/common/platform.h> 1472d47829SJean-Philippe Brucker #if ENABLE_RME 1572d47829SJean-Philippe Brucker #include <qemu_pas_def.h> 1672d47829SJean-Philippe Brucker #endif 17*6d59413bSMathieu Poirier #ifdef PLAT_qemu_sbsa 18*6d59413bSMathieu Poirier #include <sbsa_platform.h> 19*6d59413bSMathieu Poirier #endif 20301d27d9SRadoslaw Biernacki 21301d27d9SRadoslaw Biernacki #include "qemu_private.h" 22301d27d9SRadoslaw Biernacki 23a12cb77cSChen Baozi #define MAP_BL31_TOTAL MAP_REGION_FLAT( \ 24a12cb77cSChen Baozi BL31_BASE, \ 25a12cb77cSChen Baozi BL31_END - BL31_BASE, \ 26a12cb77cSChen Baozi MT_MEMORY | MT_RW | EL3_PAS) 27a12cb77cSChen Baozi #define MAP_BL31_RO MAP_REGION_FLAT( \ 28a12cb77cSChen Baozi BL_CODE_BASE, \ 29a12cb77cSChen Baozi BL_CODE_END - BL_CODE_BASE, \ 30a12cb77cSChen Baozi MT_CODE | EL3_PAS), \ 31a12cb77cSChen Baozi MAP_REGION_FLAT( \ 32a12cb77cSChen Baozi BL_RO_DATA_BASE, \ 33a12cb77cSChen Baozi BL_RO_DATA_END \ 34a12cb77cSChen Baozi - BL_RO_DATA_BASE, \ 35a12cb77cSChen Baozi MT_RO_DATA | EL3_PAS) 36a12cb77cSChen Baozi 37af994ae8SChen Baozi #if USE_COHERENT_MEM 38a12cb77cSChen Baozi #define MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ 39a12cb77cSChen Baozi BL_COHERENT_RAM_BASE, \ 40a12cb77cSChen Baozi BL_COHERENT_RAM_END \ 41a12cb77cSChen Baozi - BL_COHERENT_RAM_BASE, \ 42a12cb77cSChen Baozi MT_DEVICE | MT_RW | EL3_PAS) 43af994ae8SChen Baozi #endif 44a12cb77cSChen Baozi 45301d27d9SRadoslaw Biernacki /* 46301d27d9SRadoslaw Biernacki * Placeholder variables for copying the arguments that have been passed to 47301d27d9SRadoslaw Biernacki * BL3-1 from BL2. 48301d27d9SRadoslaw Biernacki */ 49301d27d9SRadoslaw Biernacki static entry_point_info_t bl32_image_ep_info; 50301d27d9SRadoslaw Biernacki static entry_point_info_t bl33_image_ep_info; 518ffe0b2eSJean-Philippe Brucker #if ENABLE_RME 528ffe0b2eSJean-Philippe Brucker static entry_point_info_t rmm_image_ep_info; 538ffe0b2eSJean-Philippe Brucker #endif 54305825b4SRaymond Mao static struct transfer_list_header *bl31_tl; 55301d27d9SRadoslaw Biernacki 56301d27d9SRadoslaw Biernacki /******************************************************************************* 57301d27d9SRadoslaw Biernacki * Perform any BL3-1 early platform setup. Here is an opportunity to copy 58301d27d9SRadoslaw Biernacki * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before 59301d27d9SRadoslaw Biernacki * they are lost (potentially). This needs to be done before the MMU is 60301d27d9SRadoslaw Biernacki * initialized so that the memory layout can be used while creating page 61301d27d9SRadoslaw Biernacki * tables. BL2 has flushed this information to memory, so we are guaranteed 62301d27d9SRadoslaw Biernacki * to pick up good data. 63301d27d9SRadoslaw Biernacki ******************************************************************************/ 64301d27d9SRadoslaw Biernacki void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 65301d27d9SRadoslaw Biernacki u_register_t arg2, u_register_t arg3) 66301d27d9SRadoslaw Biernacki { 67301d27d9SRadoslaw Biernacki /* Initialize the console to provide early debug support */ 68301d27d9SRadoslaw Biernacki qemu_console_init(); 69301d27d9SRadoslaw Biernacki 70c681d02cSMarcin Juszkiewicz /* Platform names have to be lowercase. */ 71c681d02cSMarcin Juszkiewicz #ifdef PLAT_qemu_sbsa 72*6d59413bSMathieu Poirier sbsa_platform_init(); 73c681d02cSMarcin Juszkiewicz #endif 74c681d02cSMarcin Juszkiewicz 75301d27d9SRadoslaw Biernacki /* 76301d27d9SRadoslaw Biernacki * Check params passed from BL2 77301d27d9SRadoslaw Biernacki */ 78301d27d9SRadoslaw Biernacki bl_params_t *params_from_bl2 = (bl_params_t *)arg0; 79301d27d9SRadoslaw Biernacki 80301d27d9SRadoslaw Biernacki assert(params_from_bl2); 81301d27d9SRadoslaw Biernacki assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 82301d27d9SRadoslaw Biernacki assert(params_from_bl2->h.version >= VERSION_2); 83301d27d9SRadoslaw Biernacki 84301d27d9SRadoslaw Biernacki bl_params_node_t *bl_params = params_from_bl2->head; 85301d27d9SRadoslaw Biernacki 86301d27d9SRadoslaw Biernacki /* 878ffe0b2eSJean-Philippe Brucker * Copy BL33, BL32 and RMM (if present), entry point information. 88301d27d9SRadoslaw Biernacki * They are stored in Secure RAM, in BL2's address space. 89301d27d9SRadoslaw Biernacki */ 90301d27d9SRadoslaw Biernacki while (bl_params) { 91301d27d9SRadoslaw Biernacki if (bl_params->image_id == BL32_IMAGE_ID) 92301d27d9SRadoslaw Biernacki bl32_image_ep_info = *bl_params->ep_info; 93301d27d9SRadoslaw Biernacki 948ffe0b2eSJean-Philippe Brucker #if ENABLE_RME 958ffe0b2eSJean-Philippe Brucker if (bl_params->image_id == RMM_IMAGE_ID) 968ffe0b2eSJean-Philippe Brucker rmm_image_ep_info = *bl_params->ep_info; 978ffe0b2eSJean-Philippe Brucker #endif 988ffe0b2eSJean-Philippe Brucker 99301d27d9SRadoslaw Biernacki if (bl_params->image_id == BL33_IMAGE_ID) 100301d27d9SRadoslaw Biernacki bl33_image_ep_info = *bl_params->ep_info; 101301d27d9SRadoslaw Biernacki 102301d27d9SRadoslaw Biernacki bl_params = bl_params->next_params_info; 103301d27d9SRadoslaw Biernacki } 104301d27d9SRadoslaw Biernacki 105301d27d9SRadoslaw Biernacki if (!bl33_image_ep_info.pc) 106301d27d9SRadoslaw Biernacki panic(); 1078ffe0b2eSJean-Philippe Brucker #if ENABLE_RME 1088ffe0b2eSJean-Philippe Brucker if (!rmm_image_ep_info.pc) 1098ffe0b2eSJean-Philippe Brucker panic(); 1108ffe0b2eSJean-Philippe Brucker #endif 111305825b4SRaymond Mao 112305825b4SRaymond Mao if (TRANSFER_LIST && arg1 == (TRANSFER_LIST_SIGNATURE | 113305825b4SRaymond Mao REGISTER_CONVENTION_VERSION_MASK) && 114305825b4SRaymond Mao transfer_list_check_header((void *)arg3) != TL_OPS_NON) { 115305825b4SRaymond Mao bl31_tl = (void *)arg3; /* saved TL address from BL2 */ 116305825b4SRaymond Mao } 117301d27d9SRadoslaw Biernacki } 118301d27d9SRadoslaw Biernacki 11972d47829SJean-Philippe Brucker #if ENABLE_RME 12072d47829SJean-Philippe Brucker static void bl31_plat_gpt_setup(void) 12172d47829SJean-Philippe Brucker { 12272d47829SJean-Philippe Brucker /* 12372d47829SJean-Philippe Brucker * The GPT library might modify the gpt regions structure to optimize 12472d47829SJean-Philippe Brucker * the layout, so the array cannot be constant. 12572d47829SJean-Philippe Brucker */ 12672d47829SJean-Philippe Brucker pas_region_t pas_regions[] = { 12772d47829SJean-Philippe Brucker QEMU_PAS_ROOT, 12872d47829SJean-Philippe Brucker QEMU_PAS_SECURE, 12972d47829SJean-Philippe Brucker QEMU_PAS_GPTS, 13072d47829SJean-Philippe Brucker QEMU_PAS_NS0, 13172d47829SJean-Philippe Brucker QEMU_PAS_REALM, 13272d47829SJean-Philippe Brucker QEMU_PAS_NS1, 13372d47829SJean-Philippe Brucker }; 13472d47829SJean-Philippe Brucker 13572d47829SJean-Philippe Brucker /* 13672d47829SJean-Philippe Brucker * Initialize entire protected space to GPT_GPI_ANY. With each L0 entry 13772d47829SJean-Philippe Brucker * covering 1GB (currently the only supported option), then covering 13872d47829SJean-Philippe Brucker * 256TB of RAM (48-bit PA) would require a 2MB L0 region. At the 13972d47829SJean-Philippe Brucker * moment we use a 8KB table, which covers 1TB of RAM (40-bit PA). 14072d47829SJean-Philippe Brucker */ 1417b015e12SMathieu Poirier if (gpt_init_l0_tables(PLATFORM_GPCCR_PPS, PLAT_QEMU_L0_GPT_BASE, 14272d47829SJean-Philippe Brucker PLAT_QEMU_L0_GPT_SIZE + 14372d47829SJean-Philippe Brucker PLAT_QEMU_GPT_BITLOCK_SIZE) < 0) { 14472d47829SJean-Philippe Brucker ERROR("gpt_init_l0_tables() failed!\n"); 14572d47829SJean-Philippe Brucker panic(); 14672d47829SJean-Philippe Brucker } 14772d47829SJean-Philippe Brucker 14872d47829SJean-Philippe Brucker /* Carve out defined PAS ranges. */ 14972d47829SJean-Philippe Brucker if (gpt_init_pas_l1_tables(GPCCR_PGS_4K, 15072d47829SJean-Philippe Brucker PLAT_QEMU_L1_GPT_BASE, 15172d47829SJean-Philippe Brucker PLAT_QEMU_L1_GPT_SIZE, 15272d47829SJean-Philippe Brucker pas_regions, 15372d47829SJean-Philippe Brucker (unsigned int)(sizeof(pas_regions) / 15472d47829SJean-Philippe Brucker sizeof(pas_region_t))) < 0) { 15572d47829SJean-Philippe Brucker ERROR("gpt_init_pas_l1_tables() failed!\n"); 15672d47829SJean-Philippe Brucker panic(); 15772d47829SJean-Philippe Brucker } 15872d47829SJean-Philippe Brucker 15972d47829SJean-Philippe Brucker INFO("Enabling Granule Protection Checks\n"); 16072d47829SJean-Philippe Brucker if (gpt_enable() < 0) { 16172d47829SJean-Philippe Brucker ERROR("gpt_enable() failed!\n"); 16272d47829SJean-Philippe Brucker panic(); 16372d47829SJean-Philippe Brucker } 16472d47829SJean-Philippe Brucker } 16572d47829SJean-Philippe Brucker #endif 16672d47829SJean-Philippe Brucker 167301d27d9SRadoslaw Biernacki void bl31_plat_arch_setup(void) 168301d27d9SRadoslaw Biernacki { 169a12cb77cSChen Baozi const mmap_region_t bl_regions[] = { 170a12cb77cSChen Baozi MAP_BL31_TOTAL, 171a12cb77cSChen Baozi MAP_BL31_RO, 172af994ae8SChen Baozi #if USE_COHERENT_MEM 173a12cb77cSChen Baozi MAP_BL_COHERENT_RAM, 174af994ae8SChen Baozi #endif 175cd75693fSJean-Philippe Brucker #if ENABLE_RME 176cd75693fSJean-Philippe Brucker MAP_GPT_L0_REGION, 177cd75693fSJean-Philippe Brucker MAP_GPT_L1_REGION, 178cd75693fSJean-Philippe Brucker MAP_RMM_SHARED_MEM, 179cd75693fSJean-Philippe Brucker #endif 180a12cb77cSChen Baozi {0} 181a12cb77cSChen Baozi }; 182a12cb77cSChen Baozi 183a12cb77cSChen Baozi setup_page_tables(bl_regions, plat_qemu_get_mmap()); 184a12cb77cSChen Baozi 185a12cb77cSChen Baozi enable_mmu_el3(0); 1866cd113feSJean-Philippe Brucker 1876cd113feSJean-Philippe Brucker #if ENABLE_RME 18872d47829SJean-Philippe Brucker /* Initialise and enable granule protection after MMU. */ 18972d47829SJean-Philippe Brucker bl31_plat_gpt_setup(); 19072d47829SJean-Philippe Brucker 1916cd113feSJean-Philippe Brucker /* 1926cd113feSJean-Philippe Brucker * Initialise Granule Protection library and enable GPC for the primary 1936cd113feSJean-Philippe Brucker * processor. The tables have already been initialized by a previous BL 1946cd113feSJean-Philippe Brucker * stage, so there is no need to provide any PAS here. This function 1956cd113feSJean-Philippe Brucker * sets up pointers to those tables. 1966cd113feSJean-Philippe Brucker */ 1976cd113feSJean-Philippe Brucker if (gpt_runtime_init() < 0) { 1986cd113feSJean-Philippe Brucker ERROR("gpt_runtime_init() failed!\n"); 1996cd113feSJean-Philippe Brucker panic(); 2006cd113feSJean-Philippe Brucker } 2016cd113feSJean-Philippe Brucker #endif /* ENABLE_RME */ 2026cd113feSJean-Philippe Brucker 203301d27d9SRadoslaw Biernacki } 204301d27d9SRadoslaw Biernacki 205ffb07b04SMaxim Uvarov static void qemu_gpio_init(void) 206ffb07b04SMaxim Uvarov { 207ffb07b04SMaxim Uvarov #ifdef SECURE_GPIO_BASE 208ffb07b04SMaxim Uvarov pl061_gpio_init(); 209ffb07b04SMaxim Uvarov pl061_gpio_register(SECURE_GPIO_BASE, 0); 210ffb07b04SMaxim Uvarov #endif 211ffb07b04SMaxim Uvarov } 212ffb07b04SMaxim Uvarov 213301d27d9SRadoslaw Biernacki void bl31_platform_setup(void) 214301d27d9SRadoslaw Biernacki { 215301d27d9SRadoslaw Biernacki plat_qemu_gic_init(); 216ffb07b04SMaxim Uvarov qemu_gpio_init(); 217301d27d9SRadoslaw Biernacki } 218301d27d9SRadoslaw Biernacki 219301d27d9SRadoslaw Biernacki unsigned int plat_get_syscnt_freq2(void) 220301d27d9SRadoslaw Biernacki { 2215436047aSMarcin Juszkiewicz return read_cntfrq_el0(); 222301d27d9SRadoslaw Biernacki } 223301d27d9SRadoslaw Biernacki 224301d27d9SRadoslaw Biernacki /******************************************************************************* 225301d27d9SRadoslaw Biernacki * Return a pointer to the 'entry_point_info' structure of the next image 226301d27d9SRadoslaw Biernacki * for the security state specified. BL3-3 corresponds to the non-secure 227301d27d9SRadoslaw Biernacki * image type while BL3-2 corresponds to the secure image type. A NULL 228301d27d9SRadoslaw Biernacki * pointer is returned if the image does not exist. 229301d27d9SRadoslaw Biernacki ******************************************************************************/ 230301d27d9SRadoslaw Biernacki entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 231301d27d9SRadoslaw Biernacki { 232301d27d9SRadoslaw Biernacki entry_point_info_t *next_image_info; 233301d27d9SRadoslaw Biernacki 234301d27d9SRadoslaw Biernacki assert(sec_state_is_valid(type)); 2358ffe0b2eSJean-Philippe Brucker if (type == NON_SECURE) { 2368ffe0b2eSJean-Philippe Brucker next_image_info = &bl33_image_ep_info; 2378ffe0b2eSJean-Philippe Brucker } 2388ffe0b2eSJean-Philippe Brucker #if ENABLE_RME 2398ffe0b2eSJean-Philippe Brucker else if (type == REALM) { 2408ffe0b2eSJean-Philippe Brucker next_image_info = &rmm_image_ep_info; 2418ffe0b2eSJean-Philippe Brucker } 2428ffe0b2eSJean-Philippe Brucker #endif 2438ffe0b2eSJean-Philippe Brucker else { 2448ffe0b2eSJean-Philippe Brucker next_image_info = &bl32_image_ep_info; 2458ffe0b2eSJean-Philippe Brucker } 2468ffe0b2eSJean-Philippe Brucker 247301d27d9SRadoslaw Biernacki /* 248301d27d9SRadoslaw Biernacki * None of the images on the ARM development platforms can have 0x0 249301d27d9SRadoslaw Biernacki * as the entrypoint 250301d27d9SRadoslaw Biernacki */ 251301d27d9SRadoslaw Biernacki if (next_image_info->pc) 252301d27d9SRadoslaw Biernacki return next_image_info; 253301d27d9SRadoslaw Biernacki else 254301d27d9SRadoslaw Biernacki return NULL; 255301d27d9SRadoslaw Biernacki } 256305825b4SRaymond Mao 257305825b4SRaymond Mao void bl31_plat_runtime_setup(void) 258305825b4SRaymond Mao { 259305825b4SRaymond Mao #if TRANSFER_LIST 260305825b4SRaymond Mao if (bl31_tl) { 261305825b4SRaymond Mao /* 262305825b4SRaymond Mao * update the TL from S to NS memory before jump to BL33 263305825b4SRaymond Mao * to reflect all changes in TL done by BL32 264305825b4SRaymond Mao */ 265305825b4SRaymond Mao memcpy((void *)FW_NS_HANDOFF_BASE, bl31_tl, bl31_tl->max_size); 266305825b4SRaymond Mao } 267305825b4SRaymond Mao #endif 268c09aa4ffSJens Wiklander 269c09aa4ffSJens Wiklander console_flush(); 270c09aa4ffSJens Wiklander console_switch_state(CONSOLE_FLAG_RUNTIME); 271305825b4SRaymond Mao } 272