1a63cdc74SMarcin Juszkiewicz# 2c69e95eeSJean-Philippe Brucker# Copyright (c) 2023-2024, Linaro Limited and Contributors. All rights reserved. 3a63cdc74SMarcin Juszkiewicz# 4a63cdc74SMarcin Juszkiewicz# SPDX-License-Identifier: BSD-3-Clause 5a63cdc74SMarcin Juszkiewicz# 6a63cdc74SMarcin Juszkiewicz 7a63cdc74SMarcin Juszkiewiczinclude lib/libfdt/libfdt.mk 8a63cdc74SMarcin Juszkiewiczinclude common/fdt_wrappers.mk 9a63cdc74SMarcin Juszkiewicz 10886688d1SMarcin JuszkiewiczPLAT_INCLUDES := -Iinclude/plat/arm/common/ \ 1117af9597SMathieu Poirier -I${PLAT_QEMU_COMMON_PATH}/ \ 12886688d1SMarcin Juszkiewicz -I${PLAT_QEMU_COMMON_PATH}/include \ 13886688d1SMarcin Juszkiewicz -I${PLAT_QEMU_PATH}/include \ 14886688d1SMarcin Juszkiewicz -Iinclude/common/tbbr 15886688d1SMarcin Juszkiewicz 16886688d1SMarcin Juszkiewiczifeq (${ARCH},aarch32) 17886688d1SMarcin JuszkiewiczQEMU_CPU_LIBS := lib/cpus/${ARCH}/cortex_a15.S 18886688d1SMarcin Juszkiewiczelse 19886688d1SMarcin JuszkiewiczQEMU_CPU_LIBS := lib/cpus/aarch64/aem_generic.S \ 20886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a53.S \ 21409c20c8SMark-PK Tsai lib/cpus/aarch64/cortex_a55.S \ 22886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a57.S \ 23886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a72.S \ 24886688d1SMarcin Juszkiewicz lib/cpus/aarch64/cortex_a76.S \ 254734a62dSMarcin Juszkiewicz lib/cpus/aarch64/cortex_a710.S \ 26886688d1SMarcin Juszkiewicz lib/cpus/aarch64/neoverse_n1.S \ 27886688d1SMarcin Juszkiewicz lib/cpus/aarch64/neoverse_v1.S \ 28408f9cb4SMarcin Juszkiewicz lib/cpus/aarch64/neoverse_n2.S \ 29886688d1SMarcin Juszkiewicz lib/cpus/aarch64/qemu_max.S 30886688d1SMarcin Juszkiewicz 31886688d1SMarcin JuszkiewiczPLAT_INCLUDES += -Iinclude/plat/arm/common/${ARCH} 32886688d1SMarcin Juszkiewiczendif 3371f5359bSMarcin Juszkiewicz 3471f5359bSMarcin JuszkiewiczPLAT_BL_COMMON_SOURCES := ${PLAT_QEMU_COMMON_PATH}/qemu_common.c \ 3571f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_console.c \ 3671f5359bSMarcin Juszkiewicz drivers/arm/pl011/${ARCH}/pl011_console.S 3771f5359bSMarcin Juszkiewicz 3871f5359bSMarcin Juszkiewiczinclude lib/xlat_tables_v2/xlat_tables.mk 3971f5359bSMarcin JuszkiewiczPLAT_BL_COMMON_SOURCES += ${XLAT_TABLES_LIB_SRCS} 4071f5359bSMarcin Juszkiewicz 4171f5359bSMarcin Juszkiewiczifneq ($(ENABLE_STACK_PROTECTOR), 0) 4271f5359bSMarcin Juszkiewicz PLAT_BL_COMMON_SOURCES += ${PLAT_QEMU_COMMON_PATH}/qemu_stack_protector.c 4371f5359bSMarcin Juszkiewiczendif 4471f5359bSMarcin Juszkiewicz 4571f5359bSMarcin JuszkiewiczBL1_SOURCES += drivers/io/io_semihosting.c \ 4671f5359bSMarcin Juszkiewicz drivers/io/io_storage.c \ 4771f5359bSMarcin Juszkiewicz drivers/io/io_fip.c \ 4871f5359bSMarcin Juszkiewicz drivers/io/io_memmap.c \ 4971f5359bSMarcin Juszkiewicz lib/semihosting/semihosting.c \ 5071f5359bSMarcin Juszkiewicz lib/semihosting/${ARCH}/semihosting_call.S \ 5171f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_io_storage.c \ 5271f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/${ARCH}/plat_helpers.S \ 5371f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl1_setup.c \ 5471f5359bSMarcin Juszkiewicz ${QEMU_CPU_LIBS} 5571f5359bSMarcin Juszkiewicz 5671f5359bSMarcin JuszkiewiczBL2_SOURCES += drivers/io/io_semihosting.c \ 5771f5359bSMarcin Juszkiewicz drivers/io/io_storage.c \ 5871f5359bSMarcin Juszkiewicz drivers/io/io_fip.c \ 5971f5359bSMarcin Juszkiewicz drivers/io/io_memmap.c \ 6071f5359bSMarcin Juszkiewicz lib/semihosting/semihosting.c \ 6171f5359bSMarcin Juszkiewicz lib/semihosting/${ARCH}/semihosting_call.S \ 6271f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_io_storage.c \ 6371f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/${ARCH}/plat_helpers.S \ 6471f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl2_setup.c \ 6571f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl2_mem_params_desc.c \ 6671f5359bSMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_image_load.c \ 6771f5359bSMarcin Juszkiewicz common/desc_image_load.c \ 6833ac6f99SMathieu Poirier common/fdt_fixup.c \ 6933ac6f99SMathieu Poirier ${FDT_WRAPPERS_SOURCES} 7018884750SMarcin Juszkiewicz 7118884750SMarcin JuszkiewiczBL31_SOURCES += ${QEMU_CPU_LIBS} \ 7218884750SMarcin Juszkiewicz lib/semihosting/semihosting.c \ 7318884750SMarcin Juszkiewicz lib/semihosting/${ARCH}/semihosting_call.S \ 7418884750SMarcin Juszkiewicz plat/common/plat_psci_common.c \ 7518884750SMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/aarch64/plat_helpers.S \ 7618884750SMarcin Juszkiewicz ${PLAT_QEMU_COMMON_PATH}/qemu_bl31_setup.c \ 7718884750SMarcin Juszkiewicz common/fdt_fixup.c \ 7818884750SMarcin Juszkiewicz ${QEMU_GIC_SOURCES} 7918884750SMarcin Juszkiewicz 80c1baf178SMarcin Juszkiewicz# CPU flag enablement 81941fc383SMarcin Juszkiewiczifeq (${ARCH},aarch64) 82c1baf178SMarcin Juszkiewicz 83a97f4665SMarcin Juszkiewicz# Cpu core architecture level: 84a97f4665SMarcin Juszkiewicz# v8.0: a53, a57, a72 85a97f4665SMarcin Juszkiewicz# v8.2: a55, a76, n1 86a97f4665SMarcin Juszkiewicz# v8.4: v1 87a97f4665SMarcin Juszkiewicz# v9.0: a710, n2 88a97f4665SMarcin Juszkiewicz# 89a97f4665SMarcin Juszkiewicz# 90a97f4665SMarcin Juszkiewicz# We go v8.0 by default and will enable all features we want 91a97f4665SMarcin Juszkiewicz 92e769f830SJean-Philippe BruckerARM_ARCH_MAJOR ?= 8 93e769f830SJean-Philippe BruckerARM_ARCH_MINOR ?= 0 94a97f4665SMarcin Juszkiewicz 95a97f4665SMarcin Juszkiewicz# 8.0 96a97f4665SMarcin JuszkiewiczENABLE_FEAT_CSV2_2 := 2 97a97f4665SMarcin Juszkiewicz 98a97f4665SMarcin Juszkiewicz# 8.1 99a97f4665SMarcin JuszkiewiczENABLE_FEAT_PAN := 2 100a97f4665SMarcin JuszkiewiczENABLE_FEAT_VHE := 2 101a97f4665SMarcin Juszkiewicz 102a97f4665SMarcin Juszkiewicz# 8.2 103a97f4665SMarcin Juszkiewicz# TF-A currently does not permit dynamic detection of FEAT_RAS 104a97f4665SMarcin Juszkiewicz# so this is the only safe setting 105a97f4665SMarcin JuszkiewiczENABLE_FEAT_RAS := 0 106a97f4665SMarcin Juszkiewicz 107a97f4665SMarcin Juszkiewicz# 8.4 108a97f4665SMarcin JuszkiewiczENABLE_FEAT_SEL2 := 2 109a97f4665SMarcin JuszkiewiczENABLE_FEAT_DIT := 2 110e769f830SJean-Philippe BruckerENABLE_TRF_FOR_NS := 2 111a97f4665SMarcin Juszkiewicz 112a97f4665SMarcin Juszkiewicz# 8.5 113a97f4665SMarcin JuszkiewiczENABLE_FEAT_RNG := 2 11459bdb426SMarcin Juszkiewicz# TF-A currently does not do dynamic detection of FEAT_SB. 11559bdb426SMarcin Juszkiewicz# Compiler puts SB instruction when it is enabled. 11659bdb426SMarcin JuszkiewiczENABLE_FEAT_SB := 0 117a97f4665SMarcin Juszkiewicz 118a97f4665SMarcin Juszkiewicz# 8.6 1191b694c77SJean-Philippe BruckerENABLE_FEAT_ECV := 2 120a97f4665SMarcin JuszkiewiczENABLE_FEAT_FGT := 2 121a97f4665SMarcin Juszkiewicz 122a97f4665SMarcin Juszkiewicz# 8.7 123a97f4665SMarcin JuszkiewiczENABLE_FEAT_HCX := 2 124a97f4665SMarcin Juszkiewicz 125436cc702SPierrick Bouvier# 8.8 126436cc702SPierrick BouvierENABLE_FEAT_TCR2 := 2 127436cc702SPierrick BouvierENABLE_FEAT_SCTLR2 := 2 128139ddfb5SJean-Philippe BruckerENABLE_FEAT_S2PIE := 2 129139ddfb5SJean-Philippe BruckerENABLE_FEAT_S1PIE := 2 130139ddfb5SJean-Philippe BruckerENABLE_FEAT_S2POE := 2 131139ddfb5SJean-Philippe BruckerENABLE_FEAT_S1POE := 2 132436cc702SPierrick Bouvier 133*d9872d75SJean-Philippe Brucker# 9.3 134*d9872d75SJean-Philippe BruckerENABLE_FEAT_GCS := 2 135*d9872d75SJean-Philippe Brucker 136941fc383SMarcin Juszkiewicz# SPM_MM is not compatible with ENABLE_SVE_FOR_NS (build breaks) 137941fc383SMarcin Juszkiewiczifeq (${SPM_MM},1) 138941fc383SMarcin Juszkiewicz ENABLE_SVE_FOR_NS := 0 139941fc383SMarcin Juszkiewicz ENABLE_SME_FOR_NS := 0 140941fc383SMarcin Juszkiewiczelse 141c1baf178SMarcin Juszkiewicz ENABLE_SVE_FOR_NS := 2 142c1baf178SMarcin Juszkiewicz ENABLE_SME_FOR_NS := 2 143c1baf178SMarcin Juszkiewiczendif 144c1baf178SMarcin Juszkiewicz 145c69e95eeSJean-Philippe Bruckerifeq (${ENABLE_RME},1) 146c69e95eeSJean-Philippe BruckerBL31_SOURCES += plat/qemu/common/qemu_plat_attest_token.c \ 147c69e95eeSJean-Philippe Brucker plat/qemu/common/qemu_realm_attest_key.c 148c69e95eeSJean-Philippe Bruckerendif 149c69e95eeSJean-Philippe Brucker 1503b61457bSMarcin Juszkiewicz# Treating this as a memory-constrained port for now 1513b61457bSMarcin JuszkiewiczUSE_COHERENT_MEM := 0 1523b61457bSMarcin Juszkiewicz 1533b61457bSMarcin Juszkiewicz# This can be overridden depending on CPU(s) used in the QEMU image 1543b61457bSMarcin JuszkiewiczHW_ASSISTED_COHERENCY := 1 1553b61457bSMarcin Juszkiewicz 1563b61457bSMarcin JuszkiewiczCTX_INCLUDE_AARCH32_REGS := 0 1573b61457bSMarcin Juszkiewiczifeq (${CTX_INCLUDE_AARCH32_REGS}, 1) 1583b61457bSMarcin Juszkiewicz$(error "This is an AArch64-only port; CTX_INCLUDE_AARCH32_REGS must be disabled") 1593b61457bSMarcin Juszkiewiczendif 16051ce1f34SMarcin Juszkiewicz 16151ce1f34SMarcin Juszkiewicz# Pointer Authentication sources 1628d9f5f25SBoyan Karatotevifeq ($(BRANCH_PROTECTION),$(filter $(BRANCH_PROTECTION),1 2 3 5)) 16351ce1f34SMarcin JuszkiewiczPLAT_BL_COMMON_SOURCES += plat/arm/common/aarch64/arm_pauth.c 16451ce1f34SMarcin Juszkiewiczendif 16551ce1f34SMarcin Juszkiewicz 166648d2d8eSKun Qinifeq (${TRANSFER_LIST}, 1) 167648d2d8eSKun Qininclude lib/transfer_list/transfer_list.mk 168648d2d8eSKun Qinendif 169648d2d8eSKun Qin 170648d2d8eSKun Qinifeq (${HOB_LIST}, 1) 171648d2d8eSKun Qininclude lib/hob/hob.mk 172648d2d8eSKun Qinendif 173648d2d8eSKun Qin 1743b61457bSMarcin Juszkiewiczendif 175