xref: /rk3399_ARM-atf/plat/arm/board/tc/tc_bl31_setup.c (revision e264b5573952c72805a14e69e438168c00163e9a)
1 /*
2  * Copyright (c) 2020-2024, Arm Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <assert.h>
8 
9 #include <libfdt.h>
10 #include <tc_plat.h>
11 
12 #include <arch_helpers.h>
13 #include <common/bl_common.h>
14 #include <common/debug.h>
15 #include <drivers/arm/css/css_mhu_doorbell.h>
16 #include <drivers/arm/css/scmi.h>
17 #include <drivers/arm/sbsa.h>
18 #include <lib/fconf/fconf.h>
19 #include <lib/fconf/fconf_dyn_cfg_getter.h>
20 #include <plat/arm/common/plat_arm.h>
21 #include <plat/common/platform.h>
22 
23 #ifdef PLATFORM_TEST_TFM_TESTSUITE
24 #include <psa/crypto_platform.h>
25 #include <psa/crypto_types.h>
26 #include <psa/crypto_values.h>
27 #endif /* PLATFORM_TEST_TFM_TESTSUITE */
28 
29 #ifdef PLATFORM_TEST_TFM_TESTSUITE
30 /*
31  * We pretend using an external RNG (through MBEDTLS_PSA_CRYPTO_EXTERNAL_RNG
32  * mbedTLS config option) so we need to provide an implementation of
33  * mbedtls_psa_external_get_random(). Provide a fake one, since we do not
34  * actually use any of external RNG and this function is only needed during
35  * the execution of TF-M testsuite during exporting the public part of the
36  * delegated attestation key.
37  */
38 psa_status_t mbedtls_psa_external_get_random(
39 			mbedtls_psa_external_random_context_t *context,
40 			uint8_t *output, size_t output_size,
41 			size_t *output_length)
42 {
43 	for (size_t i = 0U; i < output_size; i++) {
44 		output[i] = (uint8_t)(read_cntpct_el0() & 0xFFU);
45 	}
46 
47 	*output_length = output_size;
48 
49 	return PSA_SUCCESS;
50 }
51 #endif /* PLATFORM_TEST_TFM_TESTSUITE */
52 
53 #if TARGET_PLATFORM <= 2
54 static scmi_channel_plat_info_t tc_scmi_plat_info = {
55 	.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
56 	.db_reg_addr = PLAT_CSS_MHU_BASE + SENDER_REG_SET(0),
57 	.db_preserve_mask = 0xfffffffe,
58 	.db_modify_mask = 0x1,
59 	.ring_doorbell = &mhuv2_ring_doorbell,
60 };
61 #elif TARGET_PLATFORM == 3
62 static scmi_channel_plat_info_t tc_scmi_plat_info = {
63 	.scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
64 	.db_reg_addr = PLAT_CSS_MHU_BASE + MHU_V3_SENDER_REG_SET(0),
65 	.db_preserve_mask = 0xfffffffe,
66 	.db_modify_mask = 0x1,
67 	.ring_doorbell = &mhu_ring_doorbell,
68 };
69 
70 static void enable_ns_mcn_pmu(void)
71 {
72 	/*
73 	 * Enable non-secure access to MCN PMU registers
74 	 */
75 	for (int i = 0; i < MCN_INSTANCES; i++) {
76 		uintptr_t mcn_scr = MCN_MICROARCH_BASE_ADDR + MCN_SCR_OFFSET +
77 			(i * MCN_ADDRESS_SPACE_SIZE);
78 		mmio_setbits_32(mcn_scr, 1 << MCN_SCR_PMU_BIT);
79 	}
80 }
81 
82 static void set_mcn_slc_alloc_mode(void)
83 {
84 	/*
85 	 * SLC WRALLOCMODE and RDALLOCMODE are configured by default to
86 	 * 0b01 (always alloc), configure both to 0b10 (use bus signal
87 	 * attribute from interface).
88 	 */
89 	for (int i = 0; i < MCN_INSTANCES; i++) {
90 		uintptr_t slccfg_ctl_ns = MCN_MPAM_NS_BASE_ADDR +
91 			(i * MCN_ADDRESS_SPACE_SIZE) + MPAM_SLCCFG_CTL_OFFSET;
92 		uintptr_t slccfg_ctl_s = MCN_MPAM_S_BASE_ADDR +
93 			(i * MCN_ADDRESS_SPACE_SIZE) + MPAM_SLCCFG_CTL_OFFSET;
94 
95 		mmio_clrsetbits_32(slccfg_ctl_ns,
96 				   (SLC_RDALLOCMODE_MASK | SLC_WRALLOCMODE_MASK),
97 				   (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_RDALLOCMODE_SHIFT) |
98 				   (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_WRALLOCMODE_SHIFT));
99 		mmio_clrsetbits_32(slccfg_ctl_s,
100 				   (SLC_RDALLOCMODE_MASK | SLC_WRALLOCMODE_MASK),
101 				   (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_RDALLOCMODE_SHIFT) |
102 				   (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_WRALLOCMODE_SHIFT));
103 	}
104 }
105 #endif
106 
107 void bl31_platform_setup(void)
108 {
109 	tc_bl31_common_platform_setup();
110 #if TARGET_PLATFORM == 3
111 	enable_ns_mcn_pmu();
112 	set_mcn_slc_alloc_mode();
113 	plat_arm_ni_setup(NCI_BASE_ADDR);
114 #endif
115 }
116 
117 scmi_channel_plat_info_t *plat_css_get_scmi_info(unsigned int channel_id __unused)
118 {
119 
120 	return &tc_scmi_plat_info;
121 
122 }
123 
124 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
125 				u_register_t arg2, u_register_t arg3)
126 {
127 	arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
128 
129 	/* Fill the properties struct with the info from the config dtb */
130 	fconf_populate("FW_CONFIG", arg1);
131 }
132 
133 #ifdef PLATFORM_TESTS
134 static __dead2 void tc_run_platform_tests(void)
135 {
136 	int tests_failed;
137 
138 	printf("\nStarting platform tests...\n");
139 
140 #ifdef PLATFORM_TEST_NV_COUNTERS
141 	tests_failed = nv_counter_test();
142 #elif PLATFORM_TEST_ROTPK
143 	tests_failed = rotpk_test();
144 #elif PLATFORM_TEST_TFM_TESTSUITE
145 	tests_failed = run_platform_tests();
146 #endif
147 
148 	printf("Platform tests %s.\n",
149 	       (tests_failed != 0) ? "failed" : "succeeded");
150 
151 	/* Suspend booting, no matter the tests outcome. */
152 	printf("Suspend booting...\n");
153 	plat_error_handler(-1);
154 }
155 #endif
156 
157 void tc_bl31_common_platform_setup(void)
158 {
159 	arm_bl31_platform_setup();
160 
161 #ifdef PLATFORM_TESTS
162 	tc_run_platform_tests();
163 #endif
164 }
165 
166 const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
167 {
168 	return css_scmi_override_pm_ops(ops);
169 }
170 
171 void __init bl31_plat_arch_setup(void)
172 {
173 	arm_bl31_plat_arch_setup();
174 
175 	/* HW_CONFIG was also loaded by BL2 */
176 	const struct dyn_cfg_dtb_info_t *hw_config_info;
177 
178 	hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
179 	assert(hw_config_info != NULL);
180 
181 	fconf_populate("HW_CONFIG", hw_config_info->config_addr);
182 }
183 
184 #if defined(SPD_spmd) && (SPMC_AT_EL3 == 0)
185 void tc_bl31_plat_runtime_setup(void)
186 {
187 	/* Start secure watchdog timer. */
188 	plat_arm_secure_wdt_start();
189 
190 	arm_bl31_plat_runtime_setup();
191 }
192 
193 void bl31_plat_runtime_setup(void)
194 {
195 	tc_bl31_plat_runtime_setup();
196 }
197 
198 /*
199  * Platform handler for Group0 secure interrupt.
200  */
201 int plat_spmd_handle_group0_interrupt(uint32_t intid)
202 {
203 	/* Trusted Watchdog timer is the only source of Group0 interrupt now. */
204 	if (intid == SBSA_SECURE_WDOG_INTID) {
205 		/* Refresh the timer. */
206 		plat_arm_secure_wdt_refresh();
207 
208 		return 0;
209 	}
210 
211 	return -1;
212 }
213 #endif /*defined(SPD_spmd) && (SPMC_AT_EL3 == 0)*/
214