16ec0c65bSUsama Arif /*
25b46aaccSYann Gautier * Copyright (c) 2020-2025, Arm Limited and Contributors. All rights reserved.
36ec0c65bSUsama Arif *
46ec0c65bSUsama Arif * SPDX-License-Identifier: BSD-3-Clause
56ec0c65bSUsama Arif */
66ec0c65bSUsama Arif
76ec0c65bSUsama Arif #include <assert.h>
86ec0c65bSUsama Arif
96ec0c65bSUsama Arif #include <libfdt.h>
106ec0c65bSUsama Arif #include <tc_plat.h>
116ec0c65bSUsama Arif
12a8778185SManish V Badarkhe #include <arch_helpers.h>
136ec0c65bSUsama Arif #include <common/bl_common.h>
146ec0c65bSUsama Arif #include <common/debug.h>
156ec0c65bSUsama Arif #include <drivers/arm/css/css_mhu_doorbell.h>
166ec0c65bSUsama Arif #include <drivers/arm/css/scmi.h>
17fd4e6026SArvind Ram Prakash #include <drivers/arm/dsu.h>
1828b2d86cSMadhukar Pappireddy #include <drivers/arm/sbsa.h>
1934a87d74SUsama Arif #include <lib/fconf/fconf.h>
2034a87d74SUsama Arif #include <lib/fconf/fconf_dyn_cfg_getter.h>
216ec0c65bSUsama Arif #include <plat/arm/common/plat_arm.h>
226ec0c65bSUsama Arif #include <plat/common/platform.h>
236ec0c65bSUsama Arif
24d2ce6aa0SManish V Badarkhe #ifdef PLATFORM_TEST_TFM_TESTSUITE
25a8778185SManish V Badarkhe #include <psa/crypto_platform.h>
26a8778185SManish V Badarkhe #include <psa/crypto_types.h>
27a8778185SManish V Badarkhe #include <psa/crypto_values.h>
28d2ce6aa0SManish V Badarkhe #endif /* PLATFORM_TEST_TFM_TESTSUITE */
2922220e69SManish V Badarkhe #include <psa/error.h>
30a8778185SManish V Badarkhe
310328f342SLeo Yan #include <plat/common/platform.h>
325b46aaccSYann Gautier #include <tc_rse_comms.h>
330328f342SLeo Yan
34a8778185SManish V Badarkhe #ifdef PLATFORM_TEST_TFM_TESTSUITE
35a8778185SManish V Badarkhe /*
36a8778185SManish V Badarkhe * We pretend using an external RNG (through MBEDTLS_PSA_CRYPTO_EXTERNAL_RNG
37a8778185SManish V Badarkhe * mbedTLS config option) so we need to provide an implementation of
38a8778185SManish V Badarkhe * mbedtls_psa_external_get_random(). Provide a fake one, since we do not
39a8778185SManish V Badarkhe * actually use any of external RNG and this function is only needed during
40a8778185SManish V Badarkhe * the execution of TF-M testsuite during exporting the public part of the
41a8778185SManish V Badarkhe * delegated attestation key.
42a8778185SManish V Badarkhe */
mbedtls_psa_external_get_random(mbedtls_psa_external_random_context_t * context,uint8_t * output,size_t output_size,size_t * output_length)43a8778185SManish V Badarkhe psa_status_t mbedtls_psa_external_get_random(
44a8778185SManish V Badarkhe mbedtls_psa_external_random_context_t *context,
45a8778185SManish V Badarkhe uint8_t *output, size_t output_size,
46a8778185SManish V Badarkhe size_t *output_length)
47a8778185SManish V Badarkhe {
48a8778185SManish V Badarkhe for (size_t i = 0U; i < output_size; i++) {
49a8778185SManish V Badarkhe output[i] = (uint8_t)(read_cntpct_el0() & 0xFFU);
50a8778185SManish V Badarkhe }
51a8778185SManish V Badarkhe
52a8778185SManish V Badarkhe *output_length = output_size;
53a8778185SManish V Badarkhe
54a8778185SManish V Badarkhe return PSA_SUCCESS;
55a8778185SManish V Badarkhe }
56a8778185SManish V Badarkhe #endif /* PLATFORM_TEST_TFM_TESTSUITE */
57a8778185SManish V Badarkhe
584f65c0beSLeo Yan static scmi_channel_plat_info_t tc_scmi_plat_info = {
594f65c0beSLeo Yan .scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
604f65c0beSLeo Yan .db_reg_addr = PLAT_CSS_MHU_BASE + MHU_V3_SENDER_REG_SET(0),
614f65c0beSLeo Yan .db_preserve_mask = 0xfffffffe,
624f65c0beSLeo Yan .db_modify_mask = 0x1,
634f65c0beSLeo Yan .ring_doorbell = &mhu_ring_doorbell,
644f65c0beSLeo Yan };
65adc91a34SJagdish Gediya
6683ec7e45SBoyan Karatotev /* the bottom 3 AMU group 1 counters */
6783ec7e45SBoyan Karatotev #define MPMM_GEARS ((1 << 0) | (1 << 1) | (1 << 2))
6883ec7e45SBoyan Karatotev
6983ec7e45SBoyan Karatotev uint16_t plat_amu_aux_enables[PLATFORM_CORE_COUNT] = {
7083ec7e45SBoyan Karatotev MPMM_GEARS, MPMM_GEARS, MPMM_GEARS, MPMM_GEARS,
7183ec7e45SBoyan Karatotev MPMM_GEARS, MPMM_GEARS, MPMM_GEARS, MPMM_GEARS,
7283ec7e45SBoyan Karatotev #if PLATFORM_CORE_COUNT == 14
7383ec7e45SBoyan Karatotev MPMM_GEARS, MPMM_GEARS, MPMM_GEARS, MPMM_GEARS,
7483ec7e45SBoyan Karatotev MPMM_GEARS, MPMM_GEARS
7583ec7e45SBoyan Karatotev #endif
7683ec7e45SBoyan Karatotev };
7783ec7e45SBoyan Karatotev
78fd4e6026SArvind Ram Prakash const dsu_driver_data_t plat_dsu_data = {
79fd4e6026SArvind Ram Prakash .clusterpwrdwn_pwrdn = false,
80fd4e6026SArvind Ram Prakash .clusterpwrdwn_memret = false,
81fd4e6026SArvind Ram Prakash .clusterpwrctlr_cachepwr = CLUSTERPWRCTLR_CACHEPWR_RESET,
82fd4e6026SArvind Ram Prakash .clusterpwrctlr_funcret = CLUSTERPWRCTLR_FUNCRET_RESET
83fd4e6026SArvind Ram Prakash };
84fd4e6026SArvind Ram Prakash
enable_ns_mcn_pmu(void)85adc91a34SJagdish Gediya static void enable_ns_mcn_pmu(void)
86adc91a34SJagdish Gediya {
87adc91a34SJagdish Gediya /*
88adc91a34SJagdish Gediya * Enable non-secure access to MCN PMU registers
89adc91a34SJagdish Gediya */
90adc91a34SJagdish Gediya for (int i = 0; i < MCN_INSTANCES; i++) {
918f61c204SJagdish Gediya uintptr_t mcn_scr = MCN_MICROARCH_BASE_ADDR(i) +
928f61c204SJagdish Gediya MCN_SCR_OFFSET;
93adc91a34SJagdish Gediya mmio_setbits_32(mcn_scr, 1 << MCN_SCR_PMU_BIT);
94adc91a34SJagdish Gediya }
95adc91a34SJagdish Gediya }
96bb04d023SJagdish Gediya
97d1062c47SJagdish Gediya #if TARGET_PLATFORM == 3
set_mcn_slc_alloc_mode(void)98bb04d023SJagdish Gediya static void set_mcn_slc_alloc_mode(void)
99bb04d023SJagdish Gediya {
100bb04d023SJagdish Gediya /*
101bb04d023SJagdish Gediya * SLC WRALLOCMODE and RDALLOCMODE are configured by default to
102bb04d023SJagdish Gediya * 0b01 (always alloc), configure both to 0b10 (use bus signal
103bb04d023SJagdish Gediya * attribute from interface).
104bb04d023SJagdish Gediya */
105bb04d023SJagdish Gediya for (int i = 0; i < MCN_INSTANCES; i++) {
1068f61c204SJagdish Gediya uintptr_t slccfg_ctl_ns = MCN_MPAM_NS_BASE_ADDR(i) +
1078f61c204SJagdish Gediya MPAM_SLCCFG_CTL_OFFSET;
1088f61c204SJagdish Gediya uintptr_t slccfg_ctl_s = MCN_MPAM_S_BASE_ADDR(i) +
1098f61c204SJagdish Gediya MPAM_SLCCFG_CTL_OFFSET;
110bb04d023SJagdish Gediya
111bb04d023SJagdish Gediya mmio_clrsetbits_32(slccfg_ctl_ns,
112bb04d023SJagdish Gediya (SLC_RDALLOCMODE_MASK | SLC_WRALLOCMODE_MASK),
113bb04d023SJagdish Gediya (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_RDALLOCMODE_SHIFT) |
114bb04d023SJagdish Gediya (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_WRALLOCMODE_SHIFT));
115bb04d023SJagdish Gediya mmio_clrsetbits_32(slccfg_ctl_s,
116bb04d023SJagdish Gediya (SLC_RDALLOCMODE_MASK | SLC_WRALLOCMODE_MASK),
117bb04d023SJagdish Gediya (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_RDALLOCMODE_SHIFT) |
118bb04d023SJagdish Gediya (SLC_ALLOC_BUS_SIGNAL_ATTR << SLC_WRALLOCMODE_SHIFT));
119bb04d023SJagdish Gediya }
120bb04d023SJagdish Gediya }
1214f65c0beSLeo Yan #endif
1226ec0c65bSUsama Arif
bl31_platform_setup(void)1236ec0c65bSUsama Arif void bl31_platform_setup(void)
1246ec0c65bSUsama Arif {
125a3f96179SLeo Yan psa_status_t status;
126a3f96179SLeo Yan
1276ec0c65bSUsama Arif tc_bl31_common_platform_setup();
128adc91a34SJagdish Gediya enable_ns_mcn_pmu();
129d1062c47SJagdish Gediya #if TARGET_PLATFORM == 3
130bb04d023SJagdish Gediya set_mcn_slc_alloc_mode();
13189c58a50SJagdish Gediya plat_arm_ni_setup(NCI_BASE_ADDR);
132adc91a34SJagdish Gediya #endif
133a3f96179SLeo Yan
134a3f96179SLeo Yan /* Initialise RSE communication channel */
1355b46aaccSYann Gautier status = plat_rse_comms_init();
136a3f96179SLeo Yan if (status != PSA_SUCCESS) {
137a3f96179SLeo Yan ERROR("Failed to initialize RSE communication channel - psa_status = %d\n", status);
138a3f96179SLeo Yan }
1396ec0c65bSUsama Arif }
1406ec0c65bSUsama Arif
plat_css_get_scmi_info(unsigned int channel_id __unused)141d2b1eb80SLeo Yan scmi_channel_plat_info_t *plat_css_get_scmi_info(unsigned int channel_id __unused)
1426ec0c65bSUsama Arif {
1436ec0c65bSUsama Arif
144d2b1eb80SLeo Yan return &tc_scmi_plat_info;
1456ec0c65bSUsama Arif
1466ec0c65bSUsama Arif }
1476ec0c65bSUsama Arif
bl31_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)1486ec0c65bSUsama Arif void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
1496ec0c65bSUsama Arif u_register_t arg2, u_register_t arg3)
1506ec0c65bSUsama Arif {
151b6e6e2e6SJayanth Dodderi Chidanand /* Initialize the console to provide early debug support */
152b6e6e2e6SJayanth Dodderi Chidanand arm_console_boot_init();
153b6e6e2e6SJayanth Dodderi Chidanand
154b6e6e2e6SJayanth Dodderi Chidanand arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
15534a87d74SUsama Arif
15625a6bcd5SJayanth Dodderi Chidanand #if !TRANSFER_LIST
15734a87d74SUsama Arif /* Fill the properties struct with the info from the config dtb */
15834a87d74SUsama Arif fconf_populate("FW_CONFIG", arg1);
15925a6bcd5SJayanth Dodderi Chidanand #endif
1606ec0c65bSUsama Arif }
1616ec0c65bSUsama Arif
1626fbe11cdSlaurenw-arm #ifdef PLATFORM_TESTS
tc_run_platform_tests(void)1634eefbf1bSSandrine Bailleux static __dead2 void tc_run_platform_tests(void)
1644eefbf1bSSandrine Bailleux {
165303ef33eSSandrine Bailleux int tests_failed;
166303ef33eSSandrine Bailleux
167303ef33eSSandrine Bailleux printf("\nStarting platform tests...\n");
168303ef33eSSandrine Bailleux
169657b90eaSTamas Ban #ifdef PLATFORM_TEST_NV_COUNTERS
170303ef33eSSandrine Bailleux tests_failed = nv_counter_test();
17100b7e0bfSlaurenw-arm #elif PLATFORM_TEST_ROTPK
17200b7e0bfSlaurenw-arm tests_failed = rotpk_test();
173657b90eaSTamas Ban #elif PLATFORM_TEST_TFM_TESTSUITE
174303ef33eSSandrine Bailleux tests_failed = run_platform_tests();
1751b076113Slaurenw-arm #endif
176303ef33eSSandrine Bailleux
177303ef33eSSandrine Bailleux printf("Platform tests %s.\n",
178303ef33eSSandrine Bailleux (tests_failed != 0) ? "failed" : "succeeded");
179303ef33eSSandrine Bailleux
18057cc12c8SSandrine Bailleux /* Suspend booting, no matter the tests outcome. */
181303ef33eSSandrine Bailleux printf("Suspend booting...\n");
18225dd2172SMate Toth-Pal plat_error_handler(-1);
1834eefbf1bSSandrine Bailleux }
1844eefbf1bSSandrine Bailleux #endif
1854eefbf1bSSandrine Bailleux
tc_bl31_common_platform_setup(void)1866ec0c65bSUsama Arif void tc_bl31_common_platform_setup(void)
1876ec0c65bSUsama Arif {
1886ec0c65bSUsama Arif arm_bl31_platform_setup();
18925dd2172SMate Toth-Pal
190*1d59d686SBoyan Karatotev gic_set_gicr_frames(arm_gicr_base_addrs);
191*1d59d686SBoyan Karatotev
1924eefbf1bSSandrine Bailleux #ifdef PLATFORM_TESTS
1934eefbf1bSSandrine Bailleux tc_run_platform_tests();
1949b266556Slaurenw-arm #endif
1956ec0c65bSUsama Arif }
1966ec0c65bSUsama Arif
plat_arm_psci_override_pm_ops(plat_psci_ops_t * ops)1976ec0c65bSUsama Arif const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
1986ec0c65bSUsama Arif {
1996ec0c65bSUsama Arif return css_scmi_override_pm_ops(ops);
2006ec0c65bSUsama Arif }
20134a87d74SUsama Arif
bl31_plat_arch_setup(void)20234a87d74SUsama Arif void __init bl31_plat_arch_setup(void)
20334a87d74SUsama Arif {
20434a87d74SUsama Arif arm_bl31_plat_arch_setup();
20534a87d74SUsama Arif
20625a6bcd5SJayanth Dodderi Chidanand /*
20725a6bcd5SJayanth Dodderi Chidanand * When TRANSFER_LIST is enabled, HW_CONFIG is included in Transfer List
20825a6bcd5SJayanth Dodderi Chidanand * as an entry with the tag TL_TAG_FDT. In this case, the configuration
20925a6bcd5SJayanth Dodderi Chidanand * is already available, so the fconf_populate mechanism is not needed.
21025a6bcd5SJayanth Dodderi Chidanand * The code block below is only required when TRANSFER_LIST is not used.
21125a6bcd5SJayanth Dodderi Chidanand */
21225a6bcd5SJayanth Dodderi Chidanand #if !TRANSFER_LIST
21334a87d74SUsama Arif /* HW_CONFIG was also loaded by BL2 */
21434a87d74SUsama Arif const struct dyn_cfg_dtb_info_t *hw_config_info;
21534a87d74SUsama Arif
21634a87d74SUsama Arif hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID);
21734a87d74SUsama Arif assert(hw_config_info != NULL);
21834a87d74SUsama Arif
21934a87d74SUsama Arif fconf_populate("HW_CONFIG", hw_config_info->config_addr);
22025a6bcd5SJayanth Dodderi Chidanand #endif
22134a87d74SUsama Arif }
22228b2d86cSMadhukar Pappireddy
223fd51b215SGovindraj Raja #if defined(SPD_spmd) && (SPMC_AT_EL3 == 0)
tc_bl31_plat_runtime_setup(void)22428b2d86cSMadhukar Pappireddy void tc_bl31_plat_runtime_setup(void)
22528b2d86cSMadhukar Pappireddy {
22628b2d86cSMadhukar Pappireddy /* Start secure watchdog timer. */
22728b2d86cSMadhukar Pappireddy plat_arm_secure_wdt_start();
228c864af98SSalman Nabi
229c864af98SSalman Nabi arm_bl31_plat_runtime_setup();
23028b2d86cSMadhukar Pappireddy }
23128b2d86cSMadhukar Pappireddy
bl31_plat_runtime_setup(void)23228b2d86cSMadhukar Pappireddy void bl31_plat_runtime_setup(void)
23328b2d86cSMadhukar Pappireddy {
23428b2d86cSMadhukar Pappireddy tc_bl31_plat_runtime_setup();
23528b2d86cSMadhukar Pappireddy }
23628b2d86cSMadhukar Pappireddy
23728b2d86cSMadhukar Pappireddy /*
23828b2d86cSMadhukar Pappireddy * Platform handler for Group0 secure interrupt.
23928b2d86cSMadhukar Pappireddy */
plat_spmd_handle_group0_interrupt(uint32_t intid)24028b2d86cSMadhukar Pappireddy int plat_spmd_handle_group0_interrupt(uint32_t intid)
24128b2d86cSMadhukar Pappireddy {
24228b2d86cSMadhukar Pappireddy /* Trusted Watchdog timer is the only source of Group0 interrupt now. */
24328b2d86cSMadhukar Pappireddy if (intid == SBSA_SECURE_WDOG_INTID) {
24428b2d86cSMadhukar Pappireddy /* Refresh the timer. */
24528b2d86cSMadhukar Pappireddy plat_arm_secure_wdt_refresh();
24628b2d86cSMadhukar Pappireddy
24728b2d86cSMadhukar Pappireddy return 0;
24828b2d86cSMadhukar Pappireddy }
24928b2d86cSMadhukar Pappireddy
25028b2d86cSMadhukar Pappireddy return -1;
25128b2d86cSMadhukar Pappireddy }
252fd51b215SGovindraj Raja #endif /*defined(SPD_spmd) && (SPMC_AT_EL3 == 0)*/
253