16ec0c65bSUsama Arif /* 29b266556Slaurenw-arm * Copyright (c) 2020-2023, Arm Limited and Contributors. All rights reserved. 36ec0c65bSUsama Arif * 46ec0c65bSUsama Arif * SPDX-License-Identifier: BSD-3-Clause 56ec0c65bSUsama Arif */ 66ec0c65bSUsama Arif 76ec0c65bSUsama Arif #include <assert.h> 86ec0c65bSUsama Arif 96ec0c65bSUsama Arif #include <libfdt.h> 106ec0c65bSUsama Arif #include <tc_plat.h> 116ec0c65bSUsama Arif 126ec0c65bSUsama Arif #include <common/bl_common.h> 136ec0c65bSUsama Arif #include <common/debug.h> 146ec0c65bSUsama Arif #include <drivers/arm/css/css_mhu_doorbell.h> 156ec0c65bSUsama Arif #include <drivers/arm/css/scmi.h> 1628b2d86cSMadhukar Pappireddy #include <drivers/arm/sbsa.h> 1734a87d74SUsama Arif #include <lib/fconf/fconf.h> 1834a87d74SUsama Arif #include <lib/fconf/fconf_dyn_cfg_getter.h> 196ec0c65bSUsama Arif #include <plat/arm/common/plat_arm.h> 206ec0c65bSUsama Arif #include <plat/common/platform.h> 216ec0c65bSUsama Arif 226ec0c65bSUsama Arif static scmi_channel_plat_info_t tc_scmi_plat_info[] = { 236ec0c65bSUsama Arif { 246ec0c65bSUsama Arif .scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE, 256ec0c65bSUsama Arif .db_reg_addr = PLAT_CSS_MHU_BASE + SENDER_REG_SET(0), 266ec0c65bSUsama Arif .db_preserve_mask = 0xfffffffe, 276ec0c65bSUsama Arif .db_modify_mask = 0x1, 286ec0c65bSUsama Arif .ring_doorbell = &mhuv2_ring_doorbell, 296ec0c65bSUsama Arif } 306ec0c65bSUsama Arif }; 316ec0c65bSUsama Arif 326ec0c65bSUsama Arif void bl31_platform_setup(void) 336ec0c65bSUsama Arif { 346ec0c65bSUsama Arif tc_bl31_common_platform_setup(); 356ec0c65bSUsama Arif } 366ec0c65bSUsama Arif 37f0f2c903STony K Nadackal scmi_channel_plat_info_t *plat_css_get_scmi_info(unsigned int channel_id) 386ec0c65bSUsama Arif { 396ec0c65bSUsama Arif 406ec0c65bSUsama Arif return &tc_scmi_plat_info[channel_id]; 416ec0c65bSUsama Arif 426ec0c65bSUsama Arif } 436ec0c65bSUsama Arif 446ec0c65bSUsama Arif void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 456ec0c65bSUsama Arif u_register_t arg2, u_register_t arg3) 466ec0c65bSUsama Arif { 476ec0c65bSUsama Arif arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3); 4834a87d74SUsama Arif 4934a87d74SUsama Arif /* Fill the properties struct with the info from the config dtb */ 5034a87d74SUsama Arif fconf_populate("FW_CONFIG", arg1); 516ec0c65bSUsama Arif } 526ec0c65bSUsama Arif 536fbe11cdSlaurenw-arm #ifdef PLATFORM_TESTS 544eefbf1bSSandrine Bailleux static __dead2 void tc_run_platform_tests(void) 554eefbf1bSSandrine Bailleux { 56303ef33eSSandrine Bailleux int tests_failed; 57303ef33eSSandrine Bailleux 58303ef33eSSandrine Bailleux printf("\nStarting platform tests...\n"); 59303ef33eSSandrine Bailleux 60657b90eaSTamas Ban #ifdef PLATFORM_TEST_NV_COUNTERS 61303ef33eSSandrine Bailleux tests_failed = nv_counter_test(); 62*00b7e0bfSlaurenw-arm #elif PLATFORM_TEST_ROTPK 63*00b7e0bfSlaurenw-arm tests_failed = rotpk_test(); 64657b90eaSTamas Ban #elif PLATFORM_TEST_TFM_TESTSUITE 65303ef33eSSandrine Bailleux tests_failed = run_platform_tests(); 661b076113Slaurenw-arm #endif 67303ef33eSSandrine Bailleux 68303ef33eSSandrine Bailleux printf("Platform tests %s.\n", 69303ef33eSSandrine Bailleux (tests_failed != 0) ? "failed" : "succeeded"); 70303ef33eSSandrine Bailleux 7157cc12c8SSandrine Bailleux /* Suspend booting, no matter the tests outcome. */ 72303ef33eSSandrine Bailleux printf("Suspend booting...\n"); 7325dd2172SMate Toth-Pal plat_error_handler(-1); 744eefbf1bSSandrine Bailleux } 754eefbf1bSSandrine Bailleux #endif 764eefbf1bSSandrine Bailleux 776ec0c65bSUsama Arif void tc_bl31_common_platform_setup(void) 786ec0c65bSUsama Arif { 796ec0c65bSUsama Arif arm_bl31_platform_setup(); 8025dd2172SMate Toth-Pal 814eefbf1bSSandrine Bailleux #ifdef PLATFORM_TESTS 824eefbf1bSSandrine Bailleux tc_run_platform_tests(); 839b266556Slaurenw-arm #endif 846ec0c65bSUsama Arif } 856ec0c65bSUsama Arif 866ec0c65bSUsama Arif const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops) 876ec0c65bSUsama Arif { 886ec0c65bSUsama Arif return css_scmi_override_pm_ops(ops); 896ec0c65bSUsama Arif } 9034a87d74SUsama Arif 9134a87d74SUsama Arif void __init bl31_plat_arch_setup(void) 9234a87d74SUsama Arif { 9334a87d74SUsama Arif arm_bl31_plat_arch_setup(); 9434a87d74SUsama Arif 9534a87d74SUsama Arif /* HW_CONFIG was also loaded by BL2 */ 9634a87d74SUsama Arif const struct dyn_cfg_dtb_info_t *hw_config_info; 9734a87d74SUsama Arif 9834a87d74SUsama Arif hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); 9934a87d74SUsama Arif assert(hw_config_info != NULL); 10034a87d74SUsama Arif 10134a87d74SUsama Arif fconf_populate("HW_CONFIG", hw_config_info->config_addr); 10234a87d74SUsama Arif } 10328b2d86cSMadhukar Pappireddy 104fd51b215SGovindraj Raja #if defined(SPD_spmd) && (SPMC_AT_EL3 == 0) 10528b2d86cSMadhukar Pappireddy void tc_bl31_plat_runtime_setup(void) 10628b2d86cSMadhukar Pappireddy { 10728b2d86cSMadhukar Pappireddy arm_bl31_plat_runtime_setup(); 10828b2d86cSMadhukar Pappireddy 10928b2d86cSMadhukar Pappireddy /* Start secure watchdog timer. */ 11028b2d86cSMadhukar Pappireddy plat_arm_secure_wdt_start(); 11128b2d86cSMadhukar Pappireddy } 11228b2d86cSMadhukar Pappireddy 11328b2d86cSMadhukar Pappireddy void bl31_plat_runtime_setup(void) 11428b2d86cSMadhukar Pappireddy { 11528b2d86cSMadhukar Pappireddy tc_bl31_plat_runtime_setup(); 11628b2d86cSMadhukar Pappireddy } 11728b2d86cSMadhukar Pappireddy 11828b2d86cSMadhukar Pappireddy /* 11928b2d86cSMadhukar Pappireddy * Platform handler for Group0 secure interrupt. 12028b2d86cSMadhukar Pappireddy */ 12128b2d86cSMadhukar Pappireddy int plat_spmd_handle_group0_interrupt(uint32_t intid) 12228b2d86cSMadhukar Pappireddy { 12328b2d86cSMadhukar Pappireddy /* Trusted Watchdog timer is the only source of Group0 interrupt now. */ 12428b2d86cSMadhukar Pappireddy if (intid == SBSA_SECURE_WDOG_INTID) { 12528b2d86cSMadhukar Pappireddy INFO("Watchdog restarted\n"); 12628b2d86cSMadhukar Pappireddy /* Refresh the timer. */ 12728b2d86cSMadhukar Pappireddy plat_arm_secure_wdt_refresh(); 12828b2d86cSMadhukar Pappireddy 12928b2d86cSMadhukar Pappireddy /* Deactivate the corresponding interrupt. */ 13028b2d86cSMadhukar Pappireddy plat_ic_end_of_interrupt(intid); 13128b2d86cSMadhukar Pappireddy return 0; 13228b2d86cSMadhukar Pappireddy } 13328b2d86cSMadhukar Pappireddy 13428b2d86cSMadhukar Pappireddy return -1; 13528b2d86cSMadhukar Pappireddy } 136fd51b215SGovindraj Raja #endif /*defined(SPD_spmd) && (SPMC_AT_EL3 == 0)*/ 137