xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision f363deb6d409e64de70d25af868a91edb94c186c)
1#
2# Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Use the GICv3 driver on the FVP by default
8FVP_USE_GIC_DRIVER	:= FVP_GICV3
9
10# Use the SP804 timer instead of the generic one
11FVP_USE_SP804_TIMER	:= 0
12
13# Default cluster count for FVP
14FVP_CLUSTER_COUNT	:= 2
15
16# Default number of CPUs per cluster on FVP
17FVP_MAX_CPUS_PER_CLUSTER	:= 4
18
19# Default number of threads per CPU on FVP
20FVP_MAX_PE_PER_CPU	:= 1
21
22FVP_DT_PREFIX		:= fvp-base-gicv3-psci
23
24$(eval $(call assert_boolean,FVP_USE_SP804_TIMER))
25$(eval $(call add_define,FVP_USE_SP804_TIMER))
26
27# The FVP platform depends on this macro to build with correct GIC driver.
28$(eval $(call add_define,FVP_USE_GIC_DRIVER))
29
30# Pass FVP_CLUSTER_COUNT to the build system.
31$(eval $(call add_define,FVP_CLUSTER_COUNT))
32
33# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
34$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
35
36# Pass FVP_MAX_PE_PER_CPU to the build system.
37$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
38
39# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
40# choose the CCI driver , else the CCN driver
41ifeq ($(FVP_CLUSTER_COUNT), 0)
42$(error "Incorrect cluster count specified for FVP port")
43else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
44FVP_INTERCONNECT_DRIVER := FVP_CCI
45else
46FVP_INTERCONNECT_DRIVER := FVP_CCN
47endif
48
49$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
50
51FVP_GICV3_SOURCES	:=	drivers/arm/gic/common/gic_common.c	\
52				drivers/arm/gic/v3/gicv3_main.c		\
53				drivers/arm/gic/v3/gicv3_helpers.c	\
54				plat/common/plat_gicv3.c		\
55				plat/arm/common/arm_gicv3.c
56
57# Choose the GIC sources depending upon the how the FVP will be invoked
58ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
59FVP_GIC_SOURCES		:=	${FVP_GICV3_SOURCES}			\
60				drivers/arm/gic/v3/gic500.c
61else ifeq (${FVP_USE_GIC_DRIVER},FVP_GIC600)
62FVP_GIC_SOURCES		:=	${FVP_GICV3_SOURCES}			\
63				drivers/arm/gic/v3/gic600.c
64else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
65FVP_GIC_SOURCES		:=	drivers/arm/gic/common/gic_common.c	\
66				drivers/arm/gic/v2/gicv2_main.c		\
67				drivers/arm/gic/v2/gicv2_helpers.c	\
68				plat/common/plat_gicv2.c		\
69				plat/arm/common/arm_gicv2.c
70
71FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
72else
73$(error "Incorrect GIC driver chosen on FVP port")
74endif
75
76ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
77FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
78else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
79FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
80					plat/arm/common/arm_ccn.c
81else
82$(error "Incorrect CCN driver chosen on FVP port")
83endif
84
85FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
86				plat/arm/board/fvp/fvp_security.c	\
87				plat/arm/common/arm_tzc400.c
88
89
90PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include
91
92
93PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
94
95FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
96
97ifeq (${ARCH}, aarch64)
98
99# select a different set of CPU files, depending on whether we compile for
100# hardware assisted coherency cores or not
101ifeq (${HW_ASSISTED_COHERENCY}, 0)
102	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
103				lib/cpus/aarch64/cortex_a53.S			\
104				lib/cpus/aarch64/cortex_a57.S			\
105				lib/cpus/aarch64/cortex_a72.S			\
106				lib/cpus/aarch64/cortex_a73.S
107else
108	# AArch64-only cores
109	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
110		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a76.S		\
111					lib/cpus/aarch64/cortex_a76ae.S		\
112					lib/cpus/aarch64/cortex_a77.S		\
113					lib/cpus/aarch64/neoverse_n1.S		\
114					lib/cpus/aarch64/neoverse_e1.S		\
115					lib/cpus/aarch64/neoverse_zeus.S
116	# AArch64/AArch32
117	else
118		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
119					lib/cpus/aarch64/cortex_a75.S
120	endif
121endif
122
123else
124FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S
125endif
126
127BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
128				drivers/arm/sp805/sp805.c			\
129				drivers/io/io_semihosting.c			\
130				lib/semihosting/semihosting.c			\
131				lib/semihosting/${ARCH}/semihosting_call.S	\
132				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
133				plat/arm/board/fvp/fvp_bl1_setup.c		\
134				plat/arm/board/fvp/fvp_io_storage.c		\
135				plat/arm/board/fvp/fvp_trusted_boot.c		\
136				${FVP_CPU_LIBS}					\
137				${FVP_INTERCONNECT_SOURCES}
138
139
140BL2_SOURCES		+=	drivers/io/io_semihosting.c			\
141				lib/utils/mem_region.c				\
142				lib/semihosting/semihosting.c			\
143				lib/semihosting/${ARCH}/semihosting_call.S	\
144				plat/arm/board/fvp/fvp_bl2_setup.c		\
145				plat/arm/board/fvp/fvp_io_storage.c		\
146				plat/arm/board/fvp/fvp_trusted_boot.c		\
147				plat/arm/common/arm_nor_psci_mem_protect.c	\
148				${FVP_SECURITY_SOURCES}
149
150
151
152ifeq (${BL2_AT_EL3},1)
153BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
154				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
155				${FVP_CPU_LIBS}					\
156				${FVP_INTERCONNECT_SOURCES}
157endif
158
159ifeq (${FVP_USE_SP804_TIMER},1)
160BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
161endif
162
163BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
164				${FVP_SECURITY_SOURCES}
165
166BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
167				drivers/arm/smmu/smmu_v3.c			\
168				drivers/cfi/v2m/v2m_flash.c			\
169				lib/utils/mem_region.c				\
170				plat/arm/board/fvp/fvp_bl31_setup.c		\
171				plat/arm/board/fvp/fvp_pm.c			\
172				plat/arm/board/fvp/fvp_topology.c		\
173				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
174				plat/arm/common/arm_nor_psci_mem_protect.c	\
175				${FVP_CPU_LIBS}					\
176				${FVP_GIC_SOURCES}				\
177				${FVP_INTERCONNECT_SOURCES}			\
178				${FVP_SECURITY_SOURCES}
179
180# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
181ifdef UNIX_MK
182FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
183FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
184					${PLAT}_tb_fw_config.dts	\
185					${PLAT}_soc_fw_config.dts	\
186					${PLAT}_nt_fw_config.dts	\
187				)
188
189FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
190FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
191FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
192
193ifeq (${SPD},tspd)
194FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
195FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
196
197# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
198$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config))
199endif
200
201# Add the TB_FW_CONFIG to FIP and specify the same to certtool
202$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config))
203# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
204$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config))
205# Add the NT_FW_CONFIG to FIP and specify the same to certtool
206$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config))
207
208FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
209$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
210
211# Add the HW_CONFIG to FIP and specify the same to certtool
212$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config))
213endif
214
215# Enable Activity Monitor Unit extensions by default
216ENABLE_AMU			:=	1
217
218# Enable dynamic mitigation support by default
219DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
220
221ifneq (${RESET_TO_BL31},1)
222# Enable reclaiming of BL31 initialisation code for secondary cores stacks for
223# FVP. We cannot enable PIE for this case because the overlayed init section
224# creates some dynamic relocations which cannot be handled by the fixup
225# logic currently.
226RECLAIM_INIT_CODE	:=	1
227else
228# Enable PIE support when RESET_TO_BL31=1
229ENABLE_PIE		:=	1
230endif
231
232ifeq (${ENABLE_AMU},1)
233BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
234				lib/cpus/aarch64/cpuamu_helpers.S
235
236ifeq (${HW_ASSISTED_COHERENCY}, 1)
237BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
238				lib/cpus/aarch64/neoverse_n1_pubsub.c
239endif
240endif
241
242ifeq (${RAS_EXTENSION},1)
243BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
244endif
245
246ifneq (${ENABLE_STACK_PROTECTOR},0)
247PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
248endif
249
250ifeq (${ARCH},aarch32)
251    NEED_BL32 := yes
252endif
253
254# Enable the dynamic translation tables library.
255ifeq (${ARCH},aarch32)
256    ifeq (${RESET_TO_SP_MIN},1)
257        BL32_CFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC=1
258    endif
259else # if AArch64
260    ifeq (${RESET_TO_BL31},1)
261        BL31_CFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC=1
262    endif
263    ifeq (${ENABLE_SPM},1)
264        ifeq (${SPM_MM},0)
265            BL31_CFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC=1
266        endif
267    endif
268    ifeq (${SPD},trusty)
269        BL31_CFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC=1
270    endif
271endif
272
273# Add support for platform supplied linker script for BL31 build
274$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
275
276ifneq (${BL2_AT_EL3}, 0)
277    override BL1_SOURCES =
278endif
279
280include plat/arm/board/common/board_common.mk
281include plat/arm/common/arm_common.mk
282
283# FVP being a development platform, enable capability to disable Authentication
284# dynamically if TRUSTED_BOARD_BOOT is set.
285ifeq (${TRUSTED_BOARD_BOOT}, 1)
286        DYN_DISABLE_AUTH	:=	1
287endif
288