xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision ee656609c8e9292f65ad82100f4ca190b7882a05)
1#
2# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7include common/fdt_wrappers.mk
8
9# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER		:= FVP_GICV3
11
12# Default cluster count for FVP
13FVP_CLUSTER_COUNT		:= 2
14
15# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER	:= 4
17
18# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU		:= 1
20
21# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION	:= 0
24
25ifeq (${HW_ASSISTED_COHERENCY}, 0)
26FVP_DT_PREFIX			:= fvp-base-gicv3-psci
27else
28FVP_DT_PREFIX			:= fvp-base-gicv3-psci-dynamiq
29endif
30# fdts is wrong otherwise
31
32# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
33# the FVP platform.
34ifeq (${ENABLE_RME},1)
35FVP_TRUSTED_SRAM_SIZE		:= 384
36else
37FVP_TRUSTED_SRAM_SIZE		:= 256
38endif
39
40# Macro to enable helpers for running SPM tests. Disabled by default.
41PLAT_TEST_SPM	:= 0
42
43# By default dont build CPUs with no FVP model.
44BUILD_CPUS_WITH_NO_FVP_MODEL	?= 0
45
46ENABLE_FEAT_AMU			:= 2
47ENABLE_FEAT_AMUv1p1		:= 2
48ENABLE_FEAT_HCX			:= 2
49ENABLE_FEAT_RNG			:= 2
50ENABLE_FEAT_TWED		:= 2
51ENABLE_FEAT_GCS			:= 2
52
53ifeq (${ARCH}, aarch64)
54
55ifeq (${SPM_MM}, 0)
56ifeq (${CTX_INCLUDE_FPREGS}, 0)
57      ENABLE_SME_FOR_NS		:= 2
58      ENABLE_SME2_FOR_NS	:= 2
59else
60      ENABLE_SVE_FOR_NS		:= 0
61      ENABLE_SME_FOR_NS		:= 0
62      ENABLE_SME2_FOR_NS	:= 0
63endif
64endif
65
66      ENABLE_BRBE_FOR_NS	:= 2
67      ENABLE_TRBE_FOR_NS	:= 2
68      ENABLE_FEAT_D128		:= 2
69      ENABLE_FEAT_FPMR		:= 2
70      ENABLE_FEAT_MOPS		:= 2
71endif
72
73ENABLE_SYS_REG_TRACE_FOR_NS	:= 2
74ENABLE_FEAT_CSV2_2		:= 2
75ENABLE_FEAT_CSV2_3		:= 2
76ENABLE_FEAT_DEBUGV8P9		:= 2
77ENABLE_FEAT_DIT			:= 2
78ENABLE_FEAT_PAN			:= 2
79ENABLE_FEAT_VHE			:= 2
80CTX_INCLUDE_NEVE_REGS		:= 2
81ENABLE_FEAT_SEL2		:= 2
82ENABLE_TRF_FOR_NS		:= 2
83ENABLE_FEAT_ECV			:= 2
84ENABLE_FEAT_FGT			:= 2
85ENABLE_FEAT_FGT2		:= 2
86ENABLE_FEAT_THE			:= 2
87ENABLE_FEAT_TCR2		:= 2
88ENABLE_FEAT_S2PIE		:= 2
89ENABLE_FEAT_S1PIE		:= 2
90ENABLE_FEAT_S2POE		:= 2
91ENABLE_FEAT_S1POE		:= 2
92ENABLE_FEAT_SCTLR2		:= 2
93ENABLE_FEAT_MTE2		:= 2
94ENABLE_FEAT_LS64_ACCDATA	:= 2
95
96ifeq (${ENABLE_RME},1)
97    ENABLE_FEAT_MEC		:= 2
98    RMMD_ENABLE_IDE_KEY_PROG	:= 1
99endif
100
101# The FVP platform depends on this macro to build with correct GIC driver.
102$(eval $(call add_define,FVP_USE_GIC_DRIVER))
103
104# Pass FVP_CLUSTER_COUNT to the build system.
105$(eval $(call add_define,FVP_CLUSTER_COUNT))
106
107# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
108$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
109
110# Pass FVP_MAX_PE_PER_CPU to the build system.
111$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
112
113# Pass FVP_GICR_REGION_PROTECTION to the build system.
114$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
115
116# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
117$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
118
119# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
120# choose the CCI driver , else the CCN driver
121ifeq ($(FVP_CLUSTER_COUNT), 0)
122$(error "Incorrect cluster count specified for FVP port")
123else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
124FVP_INTERCONNECT_DRIVER := FVP_CCI
125else
126FVP_INTERCONNECT_DRIVER := FVP_CCN
127endif
128
129$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
130
131# Choose the GIC sources depending upon the how the FVP will be invoked
132ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
133
134# The GIC model (GIC-600 or GIC-500) will be detected at runtime
135GICV3_SUPPORT_GIC600		:=	1
136GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
137
138# Include GICv3 driver files
139include drivers/arm/gic/v3/gicv3.mk
140
141FVP_GIC_SOURCES		:=	${GICV3_SOURCES}			\
142				plat/common/plat_gicv3.c		\
143				plat/arm/common/arm_gicv3.c
144
145	ifeq ($(filter 1,${RESET_TO_BL2} \
146		${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
147		FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
148	endif
149
150else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
151
152# No GICv4 extension
153GIC_ENABLE_V4_EXTN	:=	0
154$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
155
156# Include GICv2 driver files
157include drivers/arm/gic/v2/gicv2.mk
158
159FVP_GIC_SOURCES		:=	${GICV2_SOURCES}			\
160				plat/common/plat_gicv2.c		\
161				plat/arm/common/arm_gicv2.c
162
163FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
164else
165$(error "Incorrect GIC driver chosen on FVP port")
166endif
167
168ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
169FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
170else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
171FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
172					plat/arm/common/arm_ccn.c
173else
174$(error "Incorrect CCN driver chosen on FVP port")
175endif
176
177FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
178				plat/arm/board/fvp/fvp_security.c	\
179				plat/arm/common/arm_tzc400.c
180
181
182PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include		\
183				-Iinclude/lib/psa
184
185
186PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
187
188FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
189
190ifeq (${ARCH}, aarch64)
191
192# select a different set of CPU files, depending on whether we compile for
193# hardware assisted coherency cores or not
194ifeq (${HW_ASSISTED_COHERENCY}, 0)
195# Cores used without DSU
196	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
197				lib/cpus/aarch64/cortex_a53.S			\
198				lib/cpus/aarch64/cortex_a57.S			\
199				lib/cpus/aarch64/cortex_a72.S			\
200				lib/cpus/aarch64/cortex_a73.S
201else
202# Cores used with DSU only
203	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
204	# AArch64-only cores
205	# TODO: add all cores to the appropriate lists
206		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a65.S		\
207					lib/cpus/aarch64/cortex_a65ae.S		\
208					lib/cpus/aarch64/cortex_a76.S		\
209					lib/cpus/aarch64/cortex_a76ae.S		\
210					lib/cpus/aarch64/cortex_a77.S		\
211					lib/cpus/aarch64/cortex_a78.S		\
212					lib/cpus/aarch64/cortex_a78_ae.S	\
213					lib/cpus/aarch64/cortex_a78c.S		\
214					lib/cpus/aarch64/cortex_a710.S		\
215					lib/cpus/aarch64/cortex_a715.S		\
216					lib/cpus/aarch64/cortex_a720.S		\
217					lib/cpus/aarch64/cortex_a720_ae.S	\
218					lib/cpus/aarch64/neoverse_n1.S		\
219					lib/cpus/aarch64/neoverse_n2.S		\
220					lib/cpus/aarch64/neoverse_v1.S		\
221					lib/cpus/aarch64/neoverse_e1.S		\
222					lib/cpus/aarch64/cortex_x2.S		\
223					lib/cpus/aarch64/cortex_x4.S
224	endif
225	# AArch64/AArch32 cores
226	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
227				lib/cpus/aarch64/cortex_a75.S
228endif
229
230#Include all CPUs to build to support all-errata build.
231ifeq (${ENABLE_ERRATA_ALL},1)
232	BUILD_CPUS_WITH_NO_FVP_MODEL = 1
233	FVP_CPU_LIBS    +=    	lib/cpus/aarch64/cortex_a320.S          \
234				lib/cpus/aarch64/cortex_a510.S		\
235				lib/cpus/aarch64/cortex_a520.S		\
236				lib/cpus/aarch64/cortex_a725.S          \
237				lib/cpus/aarch64/cortex_x1.S            \
238				lib/cpus/aarch64/cortex_x3.S            \
239				lib/cpus/aarch64/cortex_x925.S          \
240				lib/cpus/aarch64/neoverse_n3.S          \
241				lib/cpus/aarch64/neoverse_v2.S          \
242				lib/cpus/aarch64/neoverse_v3.S
243endif
244
245#Build AArch64-only CPUs with no FVP model yet.
246ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
247	# travis/gelas need these
248	FEAT_PABANDON	:=	1
249	ERRATA_SME_POWER_DOWN := 1
250	FVP_CPU_LIBS    +=	lib/cpus/aarch64/cortex_gelas.S		\
251				lib/cpus/aarch64/nevis.S		\
252				lib/cpus/aarch64/travis.S		\
253				lib/cpus/aarch64/cortex_alto.S
254endif
255
256else
257FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S			\
258				lib/cpus/aarch32/cortex_a57.S			\
259				lib/cpus/aarch32/cortex_a53.S
260endif
261
262BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
263				drivers/arm/sp805/sp805.c			\
264				drivers/delay_timer/delay_timer.c		\
265				drivers/io/io_semihosting.c			\
266				lib/semihosting/semihosting.c			\
267				lib/semihosting/${ARCH}/semihosting_call.S	\
268				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
269				plat/arm/board/fvp/fvp_bl1_setup.c		\
270				plat/arm/board/fvp/fvp_cpu_pwr.c		\
271				plat/arm/board/fvp/fvp_err.c			\
272				plat/arm/board/fvp/fvp_io_storage.c		\
273				plat/arm/board/fvp/fvp_topology.c		\
274				${FVP_CPU_LIBS}					\
275				${FVP_INTERCONNECT_SOURCES}
276
277ifeq (${USE_SP804_TIMER},1)
278BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
279else
280BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
281endif
282
283
284BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
285				drivers/io/io_semihosting.c			\
286				lib/utils/mem_region.c				\
287				lib/semihosting/semihosting.c			\
288				lib/semihosting/${ARCH}/semihosting_call.S	\
289				plat/arm/board/fvp/fvp_bl2_setup.c		\
290				plat/arm/board/fvp/fvp_err.c			\
291				plat/arm/board/fvp/fvp_io_storage.c		\
292				plat/arm/common/arm_nor_psci_mem_protect.c	\
293				${FVP_SECURITY_SOURCES}
294
295
296ifeq (${COT_DESC_IN_DTB},1)
297BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
298endif
299
300ifeq (${ENABLE_RME},1)
301BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S	\
302				plat/arm/board/fvp/fvp_cpu_pwr.c
303
304BL31_SOURCES		+=	plat/arm/board/fvp/fvp_plat_attest_token.c	\
305				plat/arm/board/fvp/fvp_realm_attest_key.c	\
306				plat/arm/board/fvp/fvp_el3_token_sign.c		\
307				plat/arm/board/fvp/fvp_ide_keymgmt.c
308endif
309
310ifeq (${ENABLE_FEAT_RNG_TRAP},1)
311BL31_SOURCES		+=	plat/arm/board/fvp/fvp_sync_traps.c
312endif
313
314ifeq (${RESET_TO_BL2},1)
315BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
316				plat/arm/board/fvp/fvp_cpu_pwr.c		\
317				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
318				${FVP_CPU_LIBS}					\
319				${FVP_INTERCONNECT_SOURCES}
320endif
321
322ifeq (${USE_SP804_TIMER},1)
323BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
324endif
325
326BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
327				${FVP_SECURITY_SOURCES}
328
329ifeq (${USE_SP804_TIMER},1)
330BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
331endif
332
333BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
334				drivers/arm/smmu/smmu_v3.c			\
335				drivers/delay_timer/delay_timer.c		\
336				drivers/cfi/v2m/v2m_flash.c			\
337				lib/utils/mem_region.c				\
338				plat/arm/board/fvp/fvp_bl31_setup.c		\
339				plat/arm/board/fvp/fvp_console.c		\
340				plat/arm/board/fvp/fvp_pm.c			\
341				plat/arm/board/fvp/fvp_topology.c		\
342				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
343				plat/arm/board/fvp/fvp_cpu_pwr.c		\
344				plat/arm/common/arm_nor_psci_mem_protect.c	\
345				${FVP_CPU_LIBS}					\
346				${FVP_GIC_SOURCES}				\
347				${FVP_INTERCONNECT_SOURCES}			\
348				${FVP_SECURITY_SOURCES}
349
350# Support for fconf in BL31
351# Added separately from the above list for better readability
352ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
353BL31_SOURCES		+=	lib/fconf/fconf.c				\
354				lib/fconf/fconf_dyn_cfg_getter.c		\
355				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
356
357BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
358
359ifeq (${SEC_INT_DESC_IN_FCONF},1)
360BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
361endif
362
363endif
364
365ifeq (${USE_SP804_TIMER},1)
366BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
367else
368BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
369endif
370
371# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
372FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
373
374FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
375$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
376HW_CONFIG		:=	${FVP_HW_CONFIG}
377
378# Set default initrd base 128MiB offset of the default kernel address in FVP
379INITRD_BASE		?=	0x90000000
380
381# Kernel base address supports Linux kernels before v5.7
382# DTB base 1MiB before normal base kernel address in FVP (0x88000000)
383ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
384    PRELOADED_BL33_BASE ?= 0x80080000
385    ifeq (${RESET_TO_BL31},1)
386        ARM_PRELOADED_DTB_BASE ?= 0x87F00000
387    endif
388endif
389
390ifeq (${TRANSFER_LIST}, 0)
391FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
392					${PLAT}_fw_config.dts		\
393					${PLAT}_tb_fw_config.dts	\
394					${PLAT}_soc_fw_config.dts	\
395					${PLAT}_nt_fw_config.dts	\
396				)
397
398FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
399FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
400FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
401FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
402
403ifeq (${SPD},tspd)
404FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
405FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
406
407# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
408$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
409endif
410
411ifeq (${SPD},spmd)
412
413ifeq ($(ARM_SPMC_MANIFEST_DTS),)
414ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
415endif
416
417FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
418FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
419
420# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
421$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
422endif
423
424# Add the FW_CONFIG to FIP and specify the same to certtool
425$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
426# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
427$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
428# Add the NT_FW_CONFIG to FIP and specify the same to certtool
429$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
430# Add the TB_FW_CONFIG to FIP and specify the same to certtool
431$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
432endif
433
434# Add the HW_CONFIG to FIP and specify the same to certtool
435$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
436
437ifeq (${TRANSFER_LIST}, 1)
438
439ifeq ($(RESET_TO_BL31), 1)
440FW_HANDOFF_SIZE			:=	20000
441
442TRANSFER_LIST_DTB_OFFSET	:=	0x20
443$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
444endif
445endif
446
447ifeq (${HOB_LIST}, 1)
448include lib/hob/hob.mk
449endif
450
451# Enable dynamic mitigation support by default
452DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
453
454ifneq (${ENABLE_FEAT_AMU},0)
455BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
456				lib/cpus/aarch64/cpuamu_helpers.S
457
458ifeq (${HW_ASSISTED_COHERENCY}, 1)
459BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
460				lib/cpus/aarch64/neoverse_n1_pubsub.c
461endif
462endif
463
464ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
465    ifeq (${ENABLE_FEAT_RAS},1)
466    	ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
467            BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
468	else
469            BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
470	endif
471    else
472        BL31_SOURCES		+= 	plat/arm/board/fvp/aarch64/fvp_ea.c
473    endif
474endif
475
476ifneq (${ENABLE_STACK_PROTECTOR},0)
477PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
478endif
479
480# Enable the dynamic translation tables library.
481ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
482    ifeq (${ARCH},aarch32)
483        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
484    else # AArch64
485        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
486    endif
487endif
488
489ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
490    ifeq (${ARCH},aarch32)
491        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
492    else # AArch64
493        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
494        ifeq (${SPD},tspd)
495            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
496        endif
497    endif
498endif
499
500ifeq (${USE_DEBUGFS},1)
501    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
502endif
503
504# Add support for platform supplied linker script for BL31 build
505$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
506
507ifneq (${RESET_TO_BL2}, 0)
508    override BL1_SOURCES =
509endif
510
511include plat/arm/board/common/board_common.mk
512include plat/arm/common/arm_common.mk
513
514ifeq (${MEASURED_BOOT},1)
515BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
516				plat/arm/board/fvp/fvp_bl1_measured_boot.c	\
517				lib/psa/measured_boot.c
518
519BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
520				plat/arm/board/fvp/fvp_bl2_measured_boot.c	\
521				lib/psa/measured_boot.c
522endif
523
524ifeq (${DRTM_SUPPORT}, 1)
525BL31_SOURCES   += plat/arm/board/fvp/fvp_drtm_addr.c	\
526		  plat/arm/board/fvp/fvp_drtm_dma_prot.c	\
527		  plat/arm/board/fvp/fvp_drtm_err.c	\
528		  plat/arm/board/fvp/fvp_drtm_measurement.c	\
529		  plat/arm/board/fvp/fvp_drtm_stub.c	\
530		  plat/arm/common/arm_dyn_cfg.c		\
531		  plat/arm/board/fvp/fvp_err.c
532endif
533
534ifeq (${TRUSTED_BOARD_BOOT}, 1)
535BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
536BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
537
538# FVP being a development platform, enable capability to disable Authentication
539# dynamically if TRUSTED_BOARD_BOOT is set.
540DYN_DISABLE_AUTH	:=	1
541endif
542
543ifeq (${SPMC_AT_EL3}, 1)
544PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_el3_spmc.c
545endif
546
547PSCI_OS_INIT_MODE	:=	1
548
549ifeq (${SPD},spmd)
550BL31_SOURCES	+=	plat/arm/board/fvp/fvp_spmd.c
551endif
552
553# Test specific macros, keep them at bottom of this file
554$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
555ifeq (${PLATFORM_TEST_EA_FFH}, 1)
556    ifeq (${FFH_SUPPORT}, 0)
557         $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
558    endif
559
560endif
561
562$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
563ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
564    ifeq (${ENABLE_FEAT_RAS}, 0)
565         $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
566    endif
567    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
568         $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
569    endif
570endif
571
572$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
573ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
574    ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
575         $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
576    endif
577    ifeq (${ENABLE_SPMD_LP}, 0)
578         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
579    endif
580    ifeq (${ENABLE_FEAT_RAS}, 0)
581         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
582    endif
583    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
584         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
585    endif
586endif
587
588ifeq (${ERRATA_ABI_SUPPORT}, 1)
589include plat/arm/board/fvp/fvp_cpu_errata.mk
590endif
591
592# Build macro necessary for running SPM tests on FVP platform
593$(eval $(call add_define,PLAT_TEST_SPM))
594