xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision d23acc9e4f94d95280ee7985e3f96482eb7fe04d)
1#
2# Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7include common/fdt_wrappers.mk
8
9# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER	:= FVP_GICV3
11
12# Default cluster count for FVP
13FVP_CLUSTER_COUNT	:= 2
14
15# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER	:= 4
17
18# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU	:= 1
20
21# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION		:= 0
24
25FVP_DT_PREFIX		:= fvp-base-gicv3-psci
26
27# The FVP platform depends on this macro to build with correct GIC driver.
28$(eval $(call add_define,FVP_USE_GIC_DRIVER))
29
30# Pass FVP_CLUSTER_COUNT to the build system.
31$(eval $(call add_define,FVP_CLUSTER_COUNT))
32
33# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
34$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
35
36# Pass FVP_MAX_PE_PER_CPU to the build system.
37$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
38
39# Pass FVP_GICR_REGION_PROTECTION to the build system.
40$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
41
42# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
43# choose the CCI driver , else the CCN driver
44ifeq ($(FVP_CLUSTER_COUNT), 0)
45$(error "Incorrect cluster count specified for FVP port")
46else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
47FVP_INTERCONNECT_DRIVER := FVP_CCI
48else
49FVP_INTERCONNECT_DRIVER := FVP_CCN
50endif
51
52$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
53
54# Choose the GIC sources depending upon the how the FVP will be invoked
55ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
56
57# The GIC model (GIC-600 or GIC-500) will be detected at runtime
58GICV3_SUPPORT_GIC600		:=	1
59GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
60
61# Include GICv3 driver files
62include drivers/arm/gic/v3/gicv3.mk
63
64FVP_GIC_SOURCES		:=	${GICV3_SOURCES}			\
65				plat/common/plat_gicv3.c		\
66				plat/arm/common/arm_gicv3.c
67
68	ifeq ($(filter 1,${RESET_TO_BL2} \
69		${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
70		FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
71	endif
72
73else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
74
75# No GICv4 extension
76GIC_ENABLE_V4_EXTN	:=	0
77$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
78
79# Include GICv2 driver files
80include drivers/arm/gic/v2/gicv2.mk
81
82FVP_GIC_SOURCES		:=	${GICV2_SOURCES}			\
83				plat/common/plat_gicv2.c		\
84				plat/arm/common/arm_gicv2.c
85
86FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
87else
88$(error "Incorrect GIC driver chosen on FVP port")
89endif
90
91ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
92FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
93else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
94FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
95					plat/arm/common/arm_ccn.c
96else
97$(error "Incorrect CCN driver chosen on FVP port")
98endif
99
100FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
101				plat/arm/board/fvp/fvp_security.c	\
102				plat/arm/common/arm_tzc400.c
103
104
105PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include		\
106				-Iinclude/lib/psa
107
108
109PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
110
111FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
112
113ifeq (${ARCH}, aarch64)
114
115# select a different set of CPU files, depending on whether we compile for
116# hardware assisted coherency cores or not
117ifeq (${HW_ASSISTED_COHERENCY}, 0)
118# Cores used without DSU
119	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
120				lib/cpus/aarch64/cortex_a53.S			\
121				lib/cpus/aarch64/cortex_a57.S			\
122				lib/cpus/aarch64/cortex_a72.S			\
123				lib/cpus/aarch64/cortex_a73.S
124else
125# Cores used with DSU only
126	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
127	# AArch64-only cores
128		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a76.S		\
129					lib/cpus/aarch64/cortex_a76ae.S		\
130					lib/cpus/aarch64/cortex_a77.S		\
131					lib/cpus/aarch64/cortex_a78.S		\
132					lib/cpus/aarch64/neoverse_n_common.S	\
133					lib/cpus/aarch64/neoverse_n1.S		\
134					lib/cpus/aarch64/neoverse_n2.S		\
135					lib/cpus/aarch64/neoverse_e1.S		\
136					lib/cpus/aarch64/neoverse_v1.S		\
137					lib/cpus/aarch64/neoverse_v2.S	\
138					lib/cpus/aarch64/cortex_a78_ae.S	\
139					lib/cpus/aarch64/cortex_a510.S		\
140					lib/cpus/aarch64/cortex_a710.S		\
141					lib/cpus/aarch64/cortex_a715.S		\
142					lib/cpus/aarch64/cortex_x3.S 		\
143					lib/cpus/aarch64/cortex_a65.S		\
144					lib/cpus/aarch64/cortex_a65ae.S		\
145					lib/cpus/aarch64/cortex_a78c.S		\
146					lib/cpus/aarch64/cortex_hayes.S		\
147					lib/cpus/aarch64/cortex_hunter.S	\
148					lib/cpus/aarch64/cortex_hunter_elp_arm.S \
149					lib/cpus/aarch64/cortex_x2.S		\
150					lib/cpus/aarch64/neoverse_poseidon.S
151	endif
152	# AArch64/AArch32 cores
153	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
154				lib/cpus/aarch64/cortex_a75.S
155endif
156
157else
158FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S			\
159				lib/cpus/aarch32/cortex_a57.S
160endif
161
162BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
163				drivers/arm/sp805/sp805.c			\
164				drivers/delay_timer/delay_timer.c		\
165				drivers/io/io_semihosting.c			\
166				lib/semihosting/semihosting.c			\
167				lib/semihosting/${ARCH}/semihosting_call.S	\
168				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
169				plat/arm/board/fvp/fvp_bl1_setup.c		\
170				plat/arm/board/fvp/fvp_err.c			\
171				plat/arm/board/fvp/fvp_io_storage.c		\
172				${FVP_CPU_LIBS}					\
173				${FVP_INTERCONNECT_SOURCES}
174
175ifeq (${USE_SP804_TIMER},1)
176BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
177else
178BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
179endif
180
181
182BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
183				drivers/io/io_semihosting.c			\
184				lib/utils/mem_region.c				\
185				lib/semihosting/semihosting.c			\
186				lib/semihosting/${ARCH}/semihosting_call.S	\
187				plat/arm/board/fvp/fvp_bl2_setup.c		\
188				plat/arm/board/fvp/fvp_err.c			\
189				plat/arm/board/fvp/fvp_io_storage.c		\
190				plat/arm/common/arm_nor_psci_mem_protect.c	\
191				${FVP_SECURITY_SOURCES}
192
193
194ifeq (${COT_DESC_IN_DTB},1)
195BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
196endif
197
198ifeq (${ENABLE_RME},1)
199BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S
200
201BL31_SOURCES		+=	plat/arm/board/fvp/fvp_plat_attest_token.c	\
202				plat/arm/board/fvp/fvp_realm_attest_key.c
203
204# FVP platform does not support RSS, but it can leverage RSS APIs to
205# provide hardcoded token/key on request.
206BL31_SOURCES		+=	lib/psa/delegated_attestation.c
207
208endif
209
210ifeq (${ENABLE_FEAT_RNG_TRAP},1)
211BL31_SOURCES		+=	plat/arm/board/fvp/fvp_sync_traps.c
212endif
213
214ifeq (${RESET_TO_BL2},1)
215BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
216				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
217				${FVP_CPU_LIBS}					\
218				${FVP_INTERCONNECT_SOURCES}
219endif
220
221ifeq (${USE_SP804_TIMER},1)
222BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
223endif
224
225BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
226				${FVP_SECURITY_SOURCES}
227
228ifeq (${USE_SP804_TIMER},1)
229BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
230endif
231
232BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
233				drivers/arm/smmu/smmu_v3.c			\
234				drivers/delay_timer/delay_timer.c		\
235				drivers/cfi/v2m/v2m_flash.c			\
236				lib/utils/mem_region.c				\
237				plat/arm/board/fvp/fvp_bl31_setup.c		\
238				plat/arm/board/fvp/fvp_console.c		\
239				plat/arm/board/fvp/fvp_pm.c			\
240				plat/arm/board/fvp/fvp_topology.c		\
241				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
242				plat/arm/common/arm_nor_psci_mem_protect.c	\
243				${FVP_CPU_LIBS}					\
244				${FVP_GIC_SOURCES}				\
245				${FVP_INTERCONNECT_SOURCES}			\
246				${FVP_SECURITY_SOURCES}
247
248# Support for fconf in BL31
249# Added separately from the above list for better readability
250ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
251BL31_SOURCES		+=	lib/fconf/fconf.c				\
252				lib/fconf/fconf_dyn_cfg_getter.c		\
253				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
254
255BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
256
257ifeq (${SEC_INT_DESC_IN_FCONF},1)
258BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
259endif
260
261endif
262
263ifeq (${USE_SP804_TIMER},1)
264BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
265else
266BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
267endif
268
269# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
270ifdef UNIX_MK
271FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
272FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
273					${PLAT}_fw_config.dts		\
274					${PLAT}_tb_fw_config.dts	\
275					${PLAT}_soc_fw_config.dts	\
276					${PLAT}_nt_fw_config.dts	\
277				)
278
279FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
280FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
281FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
282FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
283
284ifeq (${SPD},tspd)
285FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
286FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
287
288# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
289$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
290endif
291
292ifeq (${SPD},spmd)
293
294ifeq ($(ARM_SPMC_MANIFEST_DTS),)
295ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
296endif
297
298FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
299FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
300
301# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
302$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
303endif
304
305# Add the FW_CONFIG to FIP and specify the same to certtool
306$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
307# Add the TB_FW_CONFIG to FIP and specify the same to certtool
308$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
309# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
310$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
311# Add the NT_FW_CONFIG to FIP and specify the same to certtool
312$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
313
314FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
315$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
316
317# Add the HW_CONFIG to FIP and specify the same to certtool
318$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
319endif
320
321# Enable Activity Monitor Unit extensions by default
322ENABLE_FEAT_AMU			:=	2
323
324# Enable dynamic mitigation support by default
325DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
326
327ifneq (${ENABLE_FEAT_AMU},0)
328BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
329				lib/cpus/aarch64/cpuamu_helpers.S
330
331ifeq (${HW_ASSISTED_COHERENCY}, 1)
332BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
333				lib/cpus/aarch64/neoverse_n1_pubsub.c
334endif
335endif
336
337ifeq (${RAS_EXTENSION},1)
338BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
339endif
340
341ifneq (${ENABLE_STACK_PROTECTOR},0)
342PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
343endif
344
345ifeq (${ARCH},aarch32)
346    NEED_BL32 := yes
347endif
348
349# Enable the dynamic translation tables library.
350ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
351    ifeq (${ARCH},aarch32)
352        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
353    else # AArch64
354        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
355    endif
356endif
357
358ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
359    ifeq (${ARCH},aarch32)
360        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
361    else # AArch64
362        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
363        ifeq (${SPD},tspd)
364            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
365        endif
366    endif
367endif
368
369ifeq (${USE_DEBUGFS},1)
370    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
371endif
372
373# Add support for platform supplied linker script for BL31 build
374$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
375
376ifneq (${RESET_TO_BL2}, 0)
377    override BL1_SOURCES =
378endif
379
380# RSS is not supported on FVP right now. Thus, we use the mocked version
381# of the provided PSA APIs. They return with success and hard-coded token/key.
382PLAT_RSS_NOT_SUPPORTED	:= 1
383
384# Include Measured Boot makefile before any Crypto library makefile.
385# Crypto library makefile may need default definitions of Measured Boot build
386# flags present in Measured Boot makefile.
387ifeq (${MEASURED_BOOT},1)
388    RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk
389    $(info Including ${RSS_MEASURED_BOOT_MK})
390    include ${RSS_MEASURED_BOOT_MK}
391
392    ifneq (${MBOOT_RSS_HASH_ALG}, sha256)
393        $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512))
394    endif
395
396    BL1_SOURCES		+=	${MEASURED_BOOT_SOURCES}
397    BL2_SOURCES		+=	${MEASURED_BOOT_SOURCES}
398endif
399
400include plat/arm/board/common/board_common.mk
401include plat/arm/common/arm_common.mk
402
403ifeq (${MEASURED_BOOT},1)
404BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
405				plat/arm/board/fvp/fvp_bl1_measured_boot.c	\
406				lib/psa/measured_boot.c
407
408BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
409				plat/arm/board/fvp/fvp_bl2_measured_boot.c	\
410				lib/psa/measured_boot.c
411
412# Even though RSS is not supported on FVP (see above), we support overriding
413# PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building
414# the code to detect any build regressions. The resulting firmware will not be
415# functional.
416ifneq (${PLAT_RSS_NOT_SUPPORTED},1)
417    $(warning "RSS is not supported on FVP. The firmware will not be functional.")
418    include drivers/arm/rss/rss_comms.mk
419    BL1_SOURCES		+=	${RSS_COMMS_SOURCES}
420    BL2_SOURCES		+=	${RSS_COMMS_SOURCES}
421    BL31_SOURCES	+=	${RSS_COMMS_SOURCES}
422
423    BL1_CFLAGS		+=	-DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
424    BL2_CFLAGS		+=	-DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
425    BL31_CFLAGS		+=	-DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
426endif
427
428endif
429
430ifeq (${DRTM_SUPPORT}, 1)
431BL31_SOURCES   += plat/arm/board/fvp/fvp_drtm_addr.c	\
432		  plat/arm/board/fvp/fvp_drtm_dma_prot.c	\
433		  plat/arm/board/fvp/fvp_drtm_err.c	\
434		  plat/arm/board/fvp/fvp_drtm_measurement.c	\
435		  plat/arm/board/fvp/fvp_drtm_stub.c	\
436		  plat/arm/common/arm_dyn_cfg.c		\
437		  plat/arm/board/fvp/fvp_err.c
438endif
439
440ifeq (${TRUSTED_BOARD_BOOT}, 1)
441BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
442BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
443
444# FVP being a development platform, enable capability to disable Authentication
445# dynamically if TRUSTED_BOARD_BOOT is set.
446DYN_DISABLE_AUTH	:=	1
447endif
448
449# enable trace buffer control registers access to NS by default
450ENABLE_TRBE_FOR_NS		:= 2
451
452# enable branch record buffer control registers access in NS by default
453# only enable for aarch64
454# do not enable when ENABLE_RME=1
455ifeq (${ARCH}, aarch64)
456ifeq (${ENABLE_RME},0)
457	ENABLE_BRBE_FOR_NS		:= 2
458endif
459endif
460
461# enable trace system registers access to NS by default
462ENABLE_SYS_REG_TRACE_FOR_NS	:= 2
463
464# enable trace filter control registers access to NS by default
465ENABLE_TRF_FOR_NS		:= 2
466
467# Linux relies on EL3 enablement if those features are present
468ENABLE_FEAT_FGT			:= 2
469ENABLE_FEAT_HCX			:= 2
470ENABLE_FEAT_TCR2		:= 2
471
472CTX_INCLUDE_NEVE_REGS		:= 2
473ENABLE_FEAT_CSV2_2		:= 2
474ENABLE_FEAT_ECV			:= 2
475ENABLE_FEAT_PAN			:= 2
476ENABLE_FEAT_SEL2		:= 2
477ENABLE_FEAT_TWED		:= 2
478ENABLE_FEAT_VHE			:= 2
479ENABLE_MPAM_FOR_LOWER_ELS	:= 2
480
481ifeq (${SPMC_AT_EL3}, 1)
482PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_el3_spmc.c
483endif
484