xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision aa05796e471e2a1a06508c0fb3771f01b44a1d20)
1#
2# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7include common/fdt_wrappers.mk
8
9# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER		:= FVP_GICV3
11
12# Default cluster count for FVP
13FVP_CLUSTER_COUNT		:= 2
14
15# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER	:= 4
17
18# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU		:= 1
20
21# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION	:= 0
24
25# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
26# the FVP platform.
27ifeq (${ENABLE_RME},1)
28FVP_TRUSTED_SRAM_SIZE		:= 384
29else
30FVP_TRUSTED_SRAM_SIZE		:= 256
31endif
32
33# Macro to enable helpers for running SPM tests. Disabled by default.
34PLAT_TEST_SPM	:= 0
35
36
37# Enable passing the DT to BL33 in x0 by default.
38USE_KERNEL_DT_CONVENTION	:= 1
39
40# By default dont build CPUs with no FVP model.
41BUILD_CPUS_WITH_NO_FVP_MODEL	?= 0
42
43ENABLE_FEAT_AMU			:= 2
44ENABLE_FEAT_AMUv1p1		:= 2
45ENABLE_FEAT_HCX			:= 2
46ENABLE_FEAT_RNG			:= 2
47ENABLE_FEAT_TWED		:= 2
48ENABLE_FEAT_GCS			:= 2
49
50ifeq (${ARCH}, aarch64)
51
52ifeq (${SPM_MM}, 0)
53ifeq (${CTX_INCLUDE_FPREGS}, 0)
54      ENABLE_SME_FOR_NS		:= 2
55      ENABLE_SME2_FOR_NS	:= 2
56else
57      ENABLE_SVE_FOR_NS		:= 0
58      ENABLE_SME_FOR_NS		:= 0
59      ENABLE_SME2_FOR_NS	:= 0
60endif
61endif
62
63      ENABLE_BRBE_FOR_NS		:= 2
64      ENABLE_TRBE_FOR_NS		:= 2
65      ENABLE_FEAT_D128			:= 2
66      ENABLE_FEAT_FPMR			:= 2
67      ENABLE_FEAT_MOPS			:= 2
68      ENABLE_FEAT_FGWTE3		:= 2
69      ENABLE_FEAT_MPAM_PE_BW_CTRL	:= 2
70      ENABLE_FEAT_CPA2			:= 2
71endif
72
73ENABLE_SYS_REG_TRACE_FOR_NS	:= 2
74ENABLE_FEAT_CSV2_2		:= 2
75ENABLE_FEAT_CSV2_3		:= 2
76ENABLE_FEAT_DEBUGV8P9		:= 2
77ENABLE_FEAT_DIT			:= 2
78ENABLE_FEAT_PAN			:= 2
79ENABLE_FEAT_VHE			:= 2
80CTX_INCLUDE_NEVE_REGS		:= 2
81ENABLE_FEAT_SEL2		:= 2
82ENABLE_TRF_FOR_NS		:= 2
83ENABLE_FEAT_ECV			:= 2
84ENABLE_FEAT_FGT			:= 2
85ENABLE_FEAT_FGT2		:= 2
86ENABLE_FEAT_THE			:= 2
87ENABLE_FEAT_TCR2		:= 2
88ENABLE_FEAT_S2PIE		:= 2
89ENABLE_FEAT_S1PIE		:= 2
90ENABLE_FEAT_S2POE		:= 2
91ENABLE_FEAT_S1POE		:= 2
92ENABLE_FEAT_SCTLR2		:= 2
93ENABLE_FEAT_MTE2		:= 2
94ENABLE_FEAT_LS64_ACCDATA	:= 2
95ENABLE_FEAT_AIE			:= 2
96
97ifeq (${ENABLE_RME},1)
98    ENABLE_FEAT_MEC		:= 2
99    RMMD_ENABLE_IDE_KEY_PROG	:= 1
100endif
101
102# The FVP platform depends on this macro to build with correct GIC driver.
103$(eval $(call add_define,FVP_USE_GIC_DRIVER))
104
105# Pass FVP_CLUSTER_COUNT to the build system.
106$(eval $(call add_define,FVP_CLUSTER_COUNT))
107
108# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
109$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
110
111# Pass FVP_MAX_PE_PER_CPU to the build system.
112$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
113
114# Pass FVP_GICR_REGION_PROTECTION to the build system.
115$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
116
117# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
118$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
119
120# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
121# choose the CCI driver , else the CCN driver
122ifeq ($(FVP_CLUSTER_COUNT), 0)
123$(error "Incorrect cluster count specified for FVP port")
124else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
125FVP_INTERCONNECT_DRIVER := FVP_CCI
126else
127FVP_INTERCONNECT_DRIVER := FVP_CCN
128endif
129
130$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
131
132# Choose the GIC sources depending upon the how the FVP will be invoked
133ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
134USE_GIC_DRIVER			:=	3
135
136# The GIC model (GIC-600 or GIC-500) will be detected at runtime
137GICV3_SUPPORT_GIC600		:=	1
138GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
139
140FVP_SECURITY_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
141ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
142BL31_SOURCES		+=	plat/arm/board/fvp/fconf/fconf_gicv3_config_getter.c
143endif
144
145ifeq (${HW_ASSISTED_COHERENCY}, 0)
146FVP_DT_PREFIX			:= fvp-base-gicv3-psci
147else
148FVP_DT_PREFIX			:= fvp-base-gicv3-psci-dynamiq
149endif
150else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV5)
151USE_GIC_DRIVER		:=	5
152ENABLE_FEAT_GCIE	:=	1
153BL31_SOURCES		+=	plat/arm/board/fvp/fvp_gicv5.c
154FVP_DT_PREFIX		:=	fvp-base-gicv5-psci
155ifneq ($(SPD),none)
156        $(error Error: GICv5 is not compatible with SPDs)
157endif
158ifeq ($(ENABLE_RME),1)
159       $(error Error: GICv5 is not compatible with RME)
160endif
161else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
162USE_GIC_DRIVER		:=	2
163
164# No GICv4 extension
165GIC_ENABLE_V4_EXTN	:=	0
166$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
167
168FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
169else
170$(error "Incorrect GIC driver chosen on FVP port")
171endif
172
173ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
174FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
175else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
176FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
177					plat/arm/common/arm_ccn.c
178else
179$(error "Incorrect CCN driver chosen on FVP port")
180endif
181
182FVP_SECURITY_SOURCES	+=	drivers/arm/tzc/tzc400.c		\
183				plat/arm/board/fvp/fvp_security.c	\
184				plat/arm/common/arm_tzc400.c
185
186
187PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include		\
188				-Iinclude/lib/psa
189
190
191PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
192
193FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
194
195ifeq (${ARCH}, aarch64)
196
197# select a different set of CPU files, depending on whether we compile for
198# hardware assisted coherency cores or not
199ifeq (${HW_ASSISTED_COHERENCY}, 0)
200# Cores used without DSU
201	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
202				lib/cpus/aarch64/cortex_a53.S			\
203				lib/cpus/aarch64/cortex_a57.S			\
204				lib/cpus/aarch64/cortex_a72.S			\
205				lib/cpus/aarch64/cortex_a73.S
206else
207# Cores used with DSU only
208	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
209	# AArch64-only cores
210	# TODO: add all cores to the appropriate lists
211		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a65.S		\
212					lib/cpus/aarch64/cortex_a65ae.S		\
213					lib/cpus/aarch64/cortex_a76.S		\
214					lib/cpus/aarch64/cortex_a76ae.S		\
215					lib/cpus/aarch64/cortex_a77.S		\
216					lib/cpus/aarch64/cortex_a78.S		\
217					lib/cpus/aarch64/cortex_a78_ae.S	\
218					lib/cpus/aarch64/cortex_a78c.S		\
219					lib/cpus/aarch64/cortex_a710.S		\
220					lib/cpus/aarch64/cortex_a715.S		\
221					lib/cpus/aarch64/cortex_a720.S		\
222					lib/cpus/aarch64/cortex_a720_ae.S	\
223					lib/cpus/aarch64/neoverse_n1.S		\
224					lib/cpus/aarch64/neoverse_n2.S		\
225					lib/cpus/aarch64/neoverse_v1.S		\
226					lib/cpus/aarch64/neoverse_e1.S		\
227					lib/cpus/aarch64/cortex_x2.S		\
228					lib/cpus/aarch64/cortex_x4.S
229	endif
230	# AArch64/AArch32 cores
231	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
232				lib/cpus/aarch64/cortex_a75.S
233endif
234
235#Include all CPUs to build to support all-errata build.
236ifeq (${ENABLE_ERRATA_ALL},1)
237	BUILD_CPUS_WITH_NO_FVP_MODEL = 1
238	FVP_CPU_LIBS    +=    	lib/cpus/aarch64/cortex_a320.S          \
239				lib/cpus/aarch64/cortex_a510.S		\
240				lib/cpus/aarch64/cortex_a520.S		\
241				lib/cpus/aarch64/cortex_a725.S          \
242				lib/cpus/aarch64/cortex_x1.S            \
243				lib/cpus/aarch64/cortex_x3.S            \
244				lib/cpus/aarch64/cortex_x925.S          \
245				lib/cpus/aarch64/neoverse_n3.S          \
246				lib/cpus/aarch64/neoverse_v2.S          \
247				lib/cpus/aarch64/neoverse_v3.S
248endif
249
250#Build AArch64-only CPUs with no FVP model yet.
251ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
252	ERRATA_SME_POWER_DOWN := 1
253	FVP_CPU_LIBS    +=	lib/cpus/aarch64/c1_pro.S		\
254				lib/cpus/aarch64/c1_nano.S		\
255				lib/cpus/aarch64/c1_ultra.S		\
256				lib/cpus/aarch64/c1_premium.S		\
257				lib/cpus/aarch64/canyon.S		\
258				lib/cpus/aarch64/caddo.S		\
259				lib/cpus/aarch64/veymont.S
260endif
261
262else
263FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S			\
264				lib/cpus/aarch32/cortex_a57.S			\
265				lib/cpus/aarch32/cortex_a53.S
266endif
267
268BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
269				drivers/arm/sp805/sp805.c			\
270				drivers/delay_timer/delay_timer.c		\
271				drivers/io/io_semihosting.c			\
272				lib/semihosting/semihosting.c			\
273				lib/semihosting/${ARCH}/semihosting_call.S	\
274				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
275				plat/arm/board/fvp/fvp_bl1_setup.c		\
276				plat/arm/board/fvp/fvp_cpu_pwr.c		\
277				plat/arm/board/fvp/fvp_err.c			\
278				plat/arm/board/fvp/fvp_io_storage.c		\
279				plat/arm/board/fvp/fvp_topology.c		\
280				${FVP_CPU_LIBS}					\
281				${FVP_INTERCONNECT_SOURCES}
282
283ifeq (${USE_SP804_TIMER},1)
284BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
285else
286BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
287endif
288
289
290BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
291				drivers/io/io_semihosting.c			\
292				lib/utils/mem_region.c				\
293				lib/semihosting/semihosting.c			\
294				lib/semihosting/${ARCH}/semihosting_call.S	\
295				plat/arm/board/fvp/fvp_bl2_setup.c		\
296				plat/arm/board/fvp/fvp_err.c			\
297				plat/arm/board/fvp/fvp_io_storage.c		\
298				plat/arm/common/arm_nor_psci_mem_protect.c	\
299				${FVP_SECURITY_SOURCES}
300
301
302ifeq (${COT_DESC_IN_DTB},1)
303BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
304endif
305
306ifeq (${ENABLE_RME},1)
307BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S	\
308				plat/arm/board/fvp/fvp_cpu_pwr.c
309
310BL31_SOURCES		+=	plat/arm/board/fvp/fvp_plat_attest_token.c	\
311				plat/arm/board/fvp/fvp_realm_attest_key.c	\
312				plat/arm/board/fvp/fvp_el3_token_sign.c		\
313				plat/arm/board/fvp/fvp_ide_keymgmt.c		\
314				plat/arm/common/plat_rmm_mem_carveout.c
315endif
316
317ifneq (${ENABLE_FEAT_RNG_TRAP},0)
318BL31_SOURCES		+=	plat/arm/board/fvp/fvp_sync_traps.c
319endif
320
321ifeq (${RESET_TO_BL2},1)
322BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
323				plat/arm/board/fvp/fvp_cpu_pwr.c		\
324				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
325				${FVP_CPU_LIBS}					\
326				${FVP_INTERCONNECT_SOURCES}
327endif
328
329ifeq (${USE_SP804_TIMER},1)
330BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
331endif
332
333BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
334				${FVP_SECURITY_SOURCES}
335
336ifeq (${USE_SP804_TIMER},1)
337BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
338endif
339
340BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
341				drivers/arm/smmu/smmu_v3.c			\
342				drivers/delay_timer/delay_timer.c		\
343				drivers/cfi/v2m/v2m_flash.c			\
344				lib/utils/mem_region.c				\
345				plat/arm/board/fvp/fvp_bl31_setup.c		\
346				plat/arm/board/fvp/fvp_console.c		\
347				plat/arm/board/fvp/fvp_pm.c			\
348				plat/arm/board/fvp/fvp_topology.c		\
349				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
350				plat/arm/board/fvp/fvp_cpu_pwr.c		\
351				plat/arm/common/arm_nor_psci_mem_protect.c	\
352				${FVP_CPU_LIBS}					\
353				${FVP_INTERCONNECT_SOURCES}			\
354				${FVP_SECURITY_SOURCES}
355
356# Support for fconf in BL31
357# Added separately from the above list for better readability
358ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
359BL31_SOURCES		+=	lib/fconf/fconf.c				\
360				lib/fconf/fconf_dyn_cfg_getter.c		\
361				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
362
363BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
364
365ifeq (${SEC_INT_DESC_IN_FCONF},1)
366BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
367endif
368
369endif
370
371ifeq (${USE_SP804_TIMER},1)
372BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
373else
374BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
375endif
376
377# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
378FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
379
380FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
381$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
382HW_CONFIG		:=	${FVP_HW_CONFIG}
383
384HW_CONFIG_BASE		?=	0x82000000
385
386# Set default initrd base 128MiB offset of the default kernel address in FVP
387INITRD_BASE		?=	0x90000000
388
389# Kernel base address supports Linux kernels before v5.7
390# DTB base 1MiB before normal base kernel address in FVP (0x88000000)
391ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
392    PRELOADED_BL33_BASE ?= 0x80080000
393    ifeq (${RESET_TO_BL31},1)
394        ARM_PRELOADED_DTB_BASE ?= 0x87F00000
395    endif
396endif
397
398ifeq (${TRANSFER_LIST}, 0)
399FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
400					${PLAT}_fw_config.dts		\
401					${PLAT}_tb_fw_config.dts	\
402					${PLAT}_soc_fw_config.dts	\
403					${PLAT}_nt_fw_config.dts	\
404				)
405
406FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
407FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
408FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
409FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
410
411ifeq (${SPD},tspd)
412FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
413FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
414
415# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
416$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
417endif
418
419# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
420$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
421# Add the NT_FW_CONFIG to FIP and specify the same to certtool
422$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
423endif
424
425ifeq (${SPD},spmd)
426
427ifeq ($(ARM_SPMC_MANIFEST_DTS),)
428ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
429endif
430
431FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
432FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
433
434# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
435$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
436endif
437
438# Add the HW_CONFIG to FIP and specify the same to certtool
439$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
440
441ifeq (${TRANSFER_LIST}, 1)
442
443ifeq ($(RESET_TO_BL31), 1)
444FW_HANDOFF_SIZE			:=	20000
445
446TRANSFER_LIST_DTB_OFFSET	:=	0x20
447$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
448endif
449endif
450
451ifeq (${HOB_LIST}, 1)
452include lib/hob/hob.mk
453endif
454
455# Enable dynamic mitigation support by default
456DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
457
458ifneq (${ENABLE_FEAT_AMU},0)
459BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
460				lib/cpus/aarch64/cpuamu_helpers.S
461
462ifeq (${HW_ASSISTED_COHERENCY}, 1)
463BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
464				lib/cpus/aarch64/neoverse_n1_pubsub.c
465endif
466endif
467
468ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
469    ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
470        BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
471    endif
472    BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c	\
473					plat/arm/board/fvp/aarch64/fvp_ea.c
474endif
475
476ifneq (${ENABLE_STACK_PROTECTOR},0)
477PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
478endif
479
480# Enable the dynamic translation tables library.
481ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
482    ifeq (${ARCH},aarch32)
483        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
484    else # AArch64
485        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
486    endif
487endif
488
489ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
490    ifeq (${ARCH},aarch32)
491        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
492    else # AArch64
493        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
494        ifeq (${SPD},tspd)
495            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
496        endif
497    endif
498endif
499
500ifeq (${USE_DEBUGFS},1)
501    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
502endif
503
504# Add support for platform supplied linker script for BL31 build
505PLAT_EXTRA_LD_SCRIPT	:=	1
506
507ifneq (${RESET_TO_BL2}, 0)
508    override BL1_SOURCES =
509endif
510
511include plat/arm/board/common/board_common.mk
512include plat/arm/common/arm_common.mk
513
514ifeq (${MEASURED_BOOT},1)
515BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
516				plat/arm/board/fvp/fvp_bl1_measured_boot.c	\
517				lib/psa/measured_boot.c
518
519BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
520				plat/arm/board/fvp/fvp_bl2_measured_boot.c	\
521				lib/psa/measured_boot.c
522endif
523
524ifeq (${DRTM_SUPPORT}, 1)
525BL31_SOURCES   += plat/arm/board/fvp/fvp_drtm_addr.c	\
526		  plat/arm/board/fvp/fvp_drtm_dma_prot.c	\
527		  plat/arm/board/fvp/fvp_drtm_err.c	\
528		  plat/arm/board/fvp/fvp_drtm_measurement.c	\
529		  plat/arm/board/fvp/fvp_drtm_stub.c	\
530		  plat/arm/common/arm_dyn_cfg.c		\
531		  plat/arm/board/fvp/fvp_err.c
532endif
533
534ifeq (${TRUSTED_BOARD_BOOT}, 1)
535BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
536BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
537
538# FVP being a development platform, enable capability to disable Authentication
539# dynamically if TRUSTED_BOARD_BOOT is set.
540DYN_DISABLE_AUTH	:=	1
541endif
542
543ifeq (${SPMC_AT_EL3}, 1)
544PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_el3_spmc.c
545endif
546
547PSCI_OS_INIT_MODE	:=	1
548
549ifeq (${SPD},spmd)
550BL31_SOURCES	+=	plat/arm/board/fvp/fvp_spmd.c
551endif
552
553# Test specific macros, keep them at bottom of this file
554$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
555ifeq (${PLATFORM_TEST_EA_FFH}, 1)
556    ifeq (${FFH_SUPPORT}, 0)
557         $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
558    endif
559
560endif
561
562PLATFORM_TEST_RAS_FFH	?=	0
563$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
564ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
565    ifeq (${ENABLE_FEAT_RAS}, 0)
566         $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
567    endif
568    ifeq (${SDEI_SUPPORT}, 0)
569         $(error "PLATFORM_TEST_RAS_FFH expects SDEI_SUPPORT to be 1")
570    endif
571    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
572         $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
573    endif
574endif
575
576$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
577ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
578    ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
579         $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
580    endif
581    ifeq (${ENABLE_SPMD_LP}, 0)
582         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
583    endif
584    ifeq (${ENABLE_FEAT_RAS}, 0)
585         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
586    endif
587    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
588         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
589    endif
590endif
591
592ifeq (${ERRATA_ABI_SUPPORT}, 1)
593include plat/arm/board/fvp/fvp_cpu_errata.mk
594endif
595
596# Build macro necessary for running SPM tests on FVP platform
597$(eval $(call add_define,PLAT_TEST_SPM))
598
599ifeq (${LFA_SUPPORT},1)
600BL31_SOURCES            +=      plat/arm/board/fvp/fvp_lfa.c
601endif
602
603# This is set to 1 by default when the firmware update
604# support is enabled. Since the BL2 image is not updatable
605ifeq ($(PSA_FWU_SUPPORT),1)
606    SEPARATE_BL2_FIP  :=	1
607endif
608
609ifeq (${TRANSFER_LIST}, 0)
610ifeq (${SEPARATE_BL2_FIP},1)
611$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG},BL2_))
612$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG},BL2_))
613else
614$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
615$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
616endif
617endif
618