1# 2# Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7include common/fdt_wrappers.mk 8 9# Use the GICv3 driver on the FVP by default 10FVP_USE_GIC_DRIVER := FVP_GICV3 11 12# Default cluster count for FVP 13FVP_CLUSTER_COUNT := 2 14 15# Default number of CPUs per cluster on FVP 16FVP_MAX_CPUS_PER_CLUSTER := 4 17 18# Default number of threads per CPU on FVP 19FVP_MAX_PE_PER_CPU := 1 20 21# Disable redistributor frame of inactive/fused CPU cores by marking it as read 22# only; enable redistributor frames of all CPU cores by default. 23FVP_GICR_REGION_PROTECTION := 0 24 25FVP_DT_PREFIX := fvp-base-gicv3-psci 26 27# Size (in kilobytes) of the Trusted SRAM region to utilize when building for 28# the FVP platform. This option defaults to 256. 29FVP_TRUSTED_SRAM_SIZE := 256 30 31# Macro to enable helpers for running SPM tests. Disabled by default. 32PLAT_TEST_SPM := 0 33 34# This is a very trickly TEMPORARY fix. Enabling ALL features exceeds BL31's 35# progbits limit. We need a way to build all useful configurations while waiting 36# on the fvp to increase its SRAM size. The problem is twofild: 37# 1. the cleanup that introduced these enables cleaned up tf-a a little too 38# well and things that previously (incorrectly) were enabled, no longer are. 39# A bunch of CI configs build subtly incorrectly and this combo makes it 40# necessary to forcefully and unconditionally enable them here. 41# 2. the progbits limit is exceeded only when the tsp is involved. However, 42# there are tsp CI configs that run on very high architecture revisions so 43# disabling everything isn't an option. 44# The fix is to enable everything, as before. When the tsp is included, though, 45# we need to slim the size down. In that case, disable all optional features, 46# that will not be present in CI when the tsp is. 47# Similarly, DRTM support is only tested on v8.0 models. Disable everything just 48# for it. 49# TODO: make all of this unconditional (or only base the condition on 50# ARM_ARCH_* when the makefile supports it). 51ifneq (${DRTM_SUPPORT}, 1) 52ifneq (${SPD}, tspd) 53 ENABLE_FEAT_AMU := 2 54 ENABLE_FEAT_AMUv1p1 := 2 55 ENABLE_FEAT_HCX := 2 56 ENABLE_FEAT_RNG := 2 57 ENABLE_FEAT_TWED := 2 58 ENABLE_FEAT_GCS := 2 59ifeq (${ARCH}, aarch64) 60ifeq (${SPM_MM}, 0) 61ifeq (${CTX_INCLUDE_FPREGS}, 0) 62 ENABLE_SME_FOR_NS := 2 63 ENABLE_SME2_FOR_NS := 2 64endif 65endif 66endif 67endif 68 69# enable unconditionally for all builds 70ifeq (${ARCH}, aarch64) 71 ENABLE_BRBE_FOR_NS := 2 72 ENABLE_TRBE_FOR_NS := 2 73endif 74ENABLE_SYS_REG_TRACE_FOR_NS := 2 75ENABLE_FEAT_CSV2_2 := 2 76ENABLE_FEAT_CSV2_3 := 2 77ENABLE_FEAT_DIT := 2 78ENABLE_FEAT_PAN := 2 79ENABLE_FEAT_VHE := 2 80CTX_INCLUDE_NEVE_REGS := 2 81ENABLE_FEAT_SEL2 := 2 82ENABLE_TRF_FOR_NS := 2 83ENABLE_FEAT_ECV := 2 84ENABLE_FEAT_FGT := 2 85ENABLE_FEAT_TCR2 := 2 86ENABLE_FEAT_S2PIE := 2 87ENABLE_FEAT_S1PIE := 2 88ENABLE_FEAT_S2POE := 2 89ENABLE_FEAT_S1POE := 2 90endif 91 92# The FVP platform depends on this macro to build with correct GIC driver. 93$(eval $(call add_define,FVP_USE_GIC_DRIVER)) 94 95# Pass FVP_CLUSTER_COUNT to the build system. 96$(eval $(call add_define,FVP_CLUSTER_COUNT)) 97 98# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. 99$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) 100 101# Pass FVP_MAX_PE_PER_CPU to the build system. 102$(eval $(call add_define,FVP_MAX_PE_PER_CPU)) 103 104# Pass FVP_GICR_REGION_PROTECTION to the build system. 105$(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) 106 107# Pass FVP_TRUSTED_SRAM_SIZE to the build system. 108$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE)) 109 110# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, 111# choose the CCI driver , else the CCN driver 112ifeq ($(FVP_CLUSTER_COUNT), 0) 113$(error "Incorrect cluster count specified for FVP port") 114else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) 115FVP_INTERCONNECT_DRIVER := FVP_CCI 116else 117FVP_INTERCONNECT_DRIVER := FVP_CCN 118endif 119 120$(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) 121 122# Choose the GIC sources depending upon the how the FVP will be invoked 123ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) 124 125# The GIC model (GIC-600 or GIC-500) will be detected at runtime 126GICV3_SUPPORT_GIC600 := 1 127GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 128 129# Include GICv3 driver files 130include drivers/arm/gic/v3/gicv3.mk 131 132FVP_GIC_SOURCES := ${GICV3_SOURCES} \ 133 plat/common/plat_gicv3.c \ 134 plat/arm/common/arm_gicv3.c 135 136 ifeq ($(filter 1,${RESET_TO_BL2} \ 137 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) 138 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c 139 endif 140 141else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) 142 143# No GICv4 extension 144GIC_ENABLE_V4_EXTN := 0 145$(eval $(call add_define,GIC_ENABLE_V4_EXTN)) 146 147# Include GICv2 driver files 148include drivers/arm/gic/v2/gicv2.mk 149 150FVP_GIC_SOURCES := ${GICV2_SOURCES} \ 151 plat/common/plat_gicv2.c \ 152 plat/arm/common/arm_gicv2.c 153 154FVP_DT_PREFIX := fvp-base-gicv2-psci 155else 156$(error "Incorrect GIC driver chosen on FVP port") 157endif 158 159ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) 160FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c 161else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) 162FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ 163 plat/arm/common/arm_ccn.c 164else 165$(error "Incorrect CCN driver chosen on FVP port") 166endif 167 168FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 169 plat/arm/board/fvp/fvp_security.c \ 170 plat/arm/common/arm_tzc400.c 171 172 173PLAT_INCLUDES := -Iplat/arm/board/fvp/include \ 174 -Iinclude/lib/psa 175 176 177PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c 178 179FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S 180 181ifeq (${ARCH}, aarch64) 182 183# select a different set of CPU files, depending on whether we compile for 184# hardware assisted coherency cores or not 185ifeq (${HW_ASSISTED_COHERENCY}, 0) 186# Cores used without DSU 187 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ 188 lib/cpus/aarch64/cortex_a53.S \ 189 lib/cpus/aarch64/cortex_a57.S \ 190 lib/cpus/aarch64/cortex_a72.S \ 191 lib/cpus/aarch64/cortex_a73.S 192else 193# Cores used with DSU only 194 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) 195 # AArch64-only cores 196 # TODO: add all cores to the appropriate lists 197 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \ 198 lib/cpus/aarch64/cortex_a65ae.S \ 199 lib/cpus/aarch64/cortex_a76.S \ 200 lib/cpus/aarch64/cortex_a76ae.S \ 201 lib/cpus/aarch64/cortex_a77.S \ 202 lib/cpus/aarch64/cortex_a78.S \ 203 lib/cpus/aarch64/cortex_a78_ae.S \ 204 lib/cpus/aarch64/cortex_a78c.S \ 205 lib/cpus/aarch64/cortex_a710.S \ 206 lib/cpus/aarch64/cortex_a715.S \ 207 lib/cpus/aarch64/cortex_a720.S \ 208 lib/cpus/aarch64/neoverse_n_common.S \ 209 lib/cpus/aarch64/neoverse_n1.S \ 210 lib/cpus/aarch64/neoverse_n2.S \ 211 lib/cpus/aarch64/neoverse_v1.S \ 212 lib/cpus/aarch64/neoverse_e1.S \ 213 lib/cpus/aarch64/cortex_x2.S \ 214 lib/cpus/aarch64/cortex_x4.S \ 215 lib/cpus/aarch64/cortex_gelas.S \ 216 lib/cpus/aarch64/nevis.S \ 217 lib/cpus/aarch64/travis.S 218 endif 219 # AArch64/AArch32 cores 220 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ 221 lib/cpus/aarch64/cortex_a75.S 222endif 223 224else 225FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \ 226 lib/cpus/aarch32/cortex_a57.S \ 227 lib/cpus/aarch32/cortex_a53.S 228endif 229 230BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ 231 drivers/arm/sp805/sp805.c \ 232 drivers/delay_timer/delay_timer.c \ 233 drivers/io/io_semihosting.c \ 234 lib/semihosting/semihosting.c \ 235 lib/semihosting/${ARCH}/semihosting_call.S \ 236 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 237 plat/arm/board/fvp/fvp_bl1_setup.c \ 238 plat/arm/board/fvp/fvp_err.c \ 239 plat/arm/board/fvp/fvp_io_storage.c \ 240 plat/arm/board/fvp/fvp_topology.c \ 241 ${FVP_CPU_LIBS} \ 242 ${FVP_INTERCONNECT_SOURCES} 243 244ifeq (${USE_SP804_TIMER},1) 245BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 246else 247BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c 248endif 249 250 251BL2_SOURCES += drivers/arm/sp805/sp805.c \ 252 drivers/io/io_semihosting.c \ 253 lib/utils/mem_region.c \ 254 lib/semihosting/semihosting.c \ 255 lib/semihosting/${ARCH}/semihosting_call.S \ 256 plat/arm/board/fvp/fvp_bl2_setup.c \ 257 plat/arm/board/fvp/fvp_err.c \ 258 plat/arm/board/fvp/fvp_io_storage.c \ 259 plat/arm/common/arm_nor_psci_mem_protect.c \ 260 ${FVP_SECURITY_SOURCES} 261 262 263ifeq (${COT_DESC_IN_DTB},1) 264BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c 265endif 266 267ifeq (${ENABLE_RME},1) 268BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S 269 270BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \ 271 plat/arm/board/fvp/fvp_realm_attest_key.c 272endif 273 274ifeq (${ENABLE_FEAT_RNG_TRAP},1) 275BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c 276endif 277 278ifeq (${RESET_TO_BL2},1) 279BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 280 plat/arm/board/fvp/fvp_bl2_el3_setup.c \ 281 ${FVP_CPU_LIBS} \ 282 ${FVP_INTERCONNECT_SOURCES} 283endif 284 285ifeq (${USE_SP804_TIMER},1) 286BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 287endif 288 289BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ 290 ${FVP_SECURITY_SOURCES} 291 292ifeq (${USE_SP804_TIMER},1) 293BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 294endif 295 296BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ 297 drivers/arm/smmu/smmu_v3.c \ 298 drivers/delay_timer/delay_timer.c \ 299 drivers/cfi/v2m/v2m_flash.c \ 300 lib/utils/mem_region.c \ 301 plat/arm/board/fvp/fvp_bl31_setup.c \ 302 plat/arm/board/fvp/fvp_console.c \ 303 plat/arm/board/fvp/fvp_pm.c \ 304 plat/arm/board/fvp/fvp_topology.c \ 305 plat/arm/board/fvp/aarch64/fvp_helpers.S \ 306 plat/arm/common/arm_nor_psci_mem_protect.c \ 307 ${FVP_CPU_LIBS} \ 308 ${FVP_GIC_SOURCES} \ 309 ${FVP_INTERCONNECT_SOURCES} \ 310 ${FVP_SECURITY_SOURCES} 311 312# Support for fconf in BL31 313# Added separately from the above list for better readability 314ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),) 315BL31_SOURCES += lib/fconf/fconf.c \ 316 lib/fconf/fconf_dyn_cfg_getter.c \ 317 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c 318 319BL31_SOURCES += ${FDT_WRAPPERS_SOURCES} 320 321ifeq (${SEC_INT_DESC_IN_FCONF},1) 322BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c 323endif 324 325endif 326 327ifeq (${USE_SP804_TIMER},1) 328BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 329else 330BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c 331endif 332 333# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) 334ifdef UNIX_MK 335FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts 336FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ 337 ${PLAT}_fw_config.dts \ 338 ${PLAT}_tb_fw_config.dts \ 339 ${PLAT}_soc_fw_config.dts \ 340 ${PLAT}_nt_fw_config.dts \ 341 ) 342 343FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 344FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 345FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb 346FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb 347 348ifeq (${SPD},tspd) 349FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts 350FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb 351 352# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 353$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 354endif 355 356ifeq (${TRANSFER_LIST}, 1) 357include lib/transfer_list/transfer_list.mk 358endif 359 360ifeq (${SPD},spmd) 361 362ifeq ($(ARM_SPMC_MANIFEST_DTS),) 363ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts 364endif 365 366FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} 367FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb 368 369# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 370$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 371endif 372 373# Add the FW_CONFIG to FIP and specify the same to certtool 374$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) 375# Add the TB_FW_CONFIG to FIP and specify the same to certtool 376$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) 377# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 378$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) 379# Add the NT_FW_CONFIG to FIP and specify the same to certtool 380$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) 381 382FDT_SOURCES += ${FVP_HW_CONFIG_DTS} 383$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) 384 385# Add the HW_CONFIG to FIP and specify the same to certtool 386$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) 387endif 388 389# Enable dynamic mitigation support by default 390DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 391 392ifneq (${ENABLE_FEAT_AMU},0) 393BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ 394 lib/cpus/aarch64/cpuamu_helpers.S 395 396ifeq (${HW_ASSISTED_COHERENCY}, 1) 397BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ 398 lib/cpus/aarch64/neoverse_n1_pubsub.c 399endif 400endif 401 402ifeq (${HANDLE_EA_EL3_FIRST_NS},1) 403 ifeq (${ENABLE_FEAT_RAS},1) 404 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1) 405 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c 406 else 407 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c 408 endif 409 else 410 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c 411 endif 412endif 413 414ifneq (${ENABLE_STACK_PROTECTOR},0) 415PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c 416endif 417 418# Enable the dynamic translation tables library. 419ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),) 420 ifeq (${ARCH},aarch32) 421 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 422 else # AArch64 423 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 424 endif 425endif 426 427ifeq (${ALLOW_RO_XLAT_TABLES}, 1) 428 ifeq (${ARCH},aarch32) 429 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 430 else # AArch64 431 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 432 ifeq (${SPD},tspd) 433 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 434 endif 435 endif 436endif 437 438ifeq (${USE_DEBUGFS},1) 439 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 440endif 441 442# Add support for platform supplied linker script for BL31 build 443$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) 444 445ifneq (${RESET_TO_BL2}, 0) 446 override BL1_SOURCES = 447endif 448 449include plat/arm/board/common/board_common.mk 450include plat/arm/common/arm_common.mk 451 452ifeq (${MEASURED_BOOT},1) 453BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 454 plat/arm/board/fvp/fvp_bl1_measured_boot.c \ 455 lib/psa/measured_boot.c 456 457BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 458 plat/arm/board/fvp/fvp_bl2_measured_boot.c \ 459 lib/psa/measured_boot.c 460endif 461 462ifeq (${DRTM_SUPPORT}, 1) 463BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \ 464 plat/arm/board/fvp/fvp_drtm_dma_prot.c \ 465 plat/arm/board/fvp/fvp_drtm_err.c \ 466 plat/arm/board/fvp/fvp_drtm_measurement.c \ 467 plat/arm/board/fvp/fvp_drtm_stub.c \ 468 plat/arm/common/arm_dyn_cfg.c \ 469 plat/arm/board/fvp/fvp_err.c 470endif 471 472ifeq (${TRUSTED_BOARD_BOOT}, 1) 473BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 474BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 475 476# FVP being a development platform, enable capability to disable Authentication 477# dynamically if TRUSTED_BOARD_BOOT is set. 478DYN_DISABLE_AUTH := 1 479endif 480 481ifeq (${SPMC_AT_EL3}, 1) 482PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c 483endif 484 485PSCI_OS_INIT_MODE := 1 486 487ifeq (${SPD},spmd) 488BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c 489endif 490 491# Test specific macros, keep them at bottom of this file 492$(eval $(call add_define,PLATFORM_TEST_EA_FFH)) 493ifeq (${PLATFORM_TEST_EA_FFH}, 1) 494 ifeq (${FFH_SUPPORT}, 0) 495 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1") 496 endif 497 498endif 499 500$(eval $(call add_define,PLATFORM_TEST_RAS_FFH)) 501ifeq (${PLATFORM_TEST_RAS_FFH}, 1) 502 ifeq (${ENABLE_FEAT_RAS}, 0) 503 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1") 504 endif 505 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) 506 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1") 507 endif 508endif 509 510$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP)) 511ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1) 512 ifeq (${PLATFORM_TEST_RAS_FFH}, 1) 513 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP") 514 endif 515 ifeq (${ENABLE_SPMD_LP}, 0) 516 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1") 517 endif 518 ifeq (${ENABLE_FEAT_RAS}, 0) 519 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1") 520 endif 521 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) 522 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1") 523 endif 524endif 525 526ifeq (${ERRATA_ABI_SUPPORT}, 1) 527include plat/arm/board/fvp/fvp_cpu_errata.mk 528endif 529 530# Build macro necessary for running SPM tests on FVP platform 531$(eval $(call add_define,PLAT_TEST_SPM)) 532