xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision 6d0433f04045f52856ecb837efc873a5504d9fa2)
1#
2# Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7include common/fdt_wrappers.mk
8
9# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER		:= FVP_GICV3
11
12# Default cluster count for FVP
13FVP_CLUSTER_COUNT		:= 2
14
15# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER	:= 4
17
18# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU		:= 1
20
21# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION	:= 0
24
25FVP_DT_PREFIX			:= fvp-base-gicv3-psci
26
27# Size (in kilobytes) of the Trusted SRAM region to  utilize when building for
28# the FVP platform. This option defaults to 256.
29FVP_TRUSTED_SRAM_SIZE		:= 256
30
31# Macro to enable helpers for running SPM tests. Disabled by default.
32PLAT_TEST_SPM	:= 0
33
34# By default dont build CPUs with no FVP model.
35BUILD_CPUS_WITH_NO_FVP_MODEL	?= 0
36
37ENABLE_FEAT_AMU			:= 2
38ENABLE_FEAT_AMUv1p1		:= 2
39ENABLE_FEAT_HCX			:= 2
40ENABLE_FEAT_RNG			:= 2
41ENABLE_FEAT_TWED		:= 2
42ENABLE_FEAT_GCS			:= 2
43
44ifeq (${ARCH}, aarch64)
45
46ifeq (${SPM_MM}, 0)
47ifeq (${CTX_INCLUDE_FPREGS}, 0)
48      ENABLE_SME_FOR_NS		:= 2
49      ENABLE_SME2_FOR_NS	:= 2
50else
51      ENABLE_SVE_FOR_NS		:= 0
52      ENABLE_SME_FOR_NS		:= 0
53      ENABLE_SME2_FOR_NS	:= 0
54endif
55endif
56
57      ENABLE_BRBE_FOR_NS	:= 2
58      ENABLE_TRBE_FOR_NS	:= 2
59endif
60
61ENABLE_SYS_REG_TRACE_FOR_NS	:= 2
62ENABLE_FEAT_CSV2_2		:= 2
63ENABLE_FEAT_CSV2_3		:= 2
64ENABLE_FEAT_DEBUGV8P9		:= 2
65ENABLE_FEAT_DIT			:= 2
66ENABLE_FEAT_PAN			:= 2
67ENABLE_FEAT_VHE			:= 2
68CTX_INCLUDE_NEVE_REGS		:= 2
69ENABLE_FEAT_SEL2		:= 2
70ENABLE_TRF_FOR_NS		:= 2
71ENABLE_FEAT_ECV			:= 2
72ENABLE_FEAT_FGT			:= 2
73ENABLE_FEAT_FGT2		:= 2
74ENABLE_FEAT_THE			:= 2
75ENABLE_FEAT_TCR2		:= 2
76ENABLE_FEAT_S2PIE		:= 2
77ENABLE_FEAT_S1PIE		:= 2
78ENABLE_FEAT_S2POE		:= 2
79ENABLE_FEAT_S1POE		:= 2
80ENABLE_FEAT_MTE2		:= 2
81
82# The FVP platform depends on this macro to build with correct GIC driver.
83$(eval $(call add_define,FVP_USE_GIC_DRIVER))
84
85# Pass FVP_CLUSTER_COUNT to the build system.
86$(eval $(call add_define,FVP_CLUSTER_COUNT))
87
88# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
89$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
90
91# Pass FVP_MAX_PE_PER_CPU to the build system.
92$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
93
94# Pass FVP_GICR_REGION_PROTECTION to the build system.
95$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
96
97# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
98$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
99
100# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
101# choose the CCI driver , else the CCN driver
102ifeq ($(FVP_CLUSTER_COUNT), 0)
103$(error "Incorrect cluster count specified for FVP port")
104else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
105FVP_INTERCONNECT_DRIVER := FVP_CCI
106else
107FVP_INTERCONNECT_DRIVER := FVP_CCN
108endif
109
110$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
111
112# Choose the GIC sources depending upon the how the FVP will be invoked
113ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
114
115# The GIC model (GIC-600 or GIC-500) will be detected at runtime
116GICV3_SUPPORT_GIC600		:=	1
117GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
118
119# Include GICv3 driver files
120include drivers/arm/gic/v3/gicv3.mk
121
122FVP_GIC_SOURCES		:=	${GICV3_SOURCES}			\
123				plat/common/plat_gicv3.c		\
124				plat/arm/common/arm_gicv3.c
125
126	ifeq ($(filter 1,${RESET_TO_BL2} \
127		${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
128		FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
129	endif
130
131else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
132
133# No GICv4 extension
134GIC_ENABLE_V4_EXTN	:=	0
135$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
136
137# Include GICv2 driver files
138include drivers/arm/gic/v2/gicv2.mk
139
140FVP_GIC_SOURCES		:=	${GICV2_SOURCES}			\
141				plat/common/plat_gicv2.c		\
142				plat/arm/common/arm_gicv2.c
143
144FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
145else
146$(error "Incorrect GIC driver chosen on FVP port")
147endif
148
149ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
150FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
151else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
152FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
153					plat/arm/common/arm_ccn.c
154else
155$(error "Incorrect CCN driver chosen on FVP port")
156endif
157
158FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
159				plat/arm/board/fvp/fvp_security.c	\
160				plat/arm/common/arm_tzc400.c
161
162
163PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include		\
164				-Iinclude/lib/psa
165
166
167PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
168
169FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
170
171ifeq (${ARCH}, aarch64)
172
173# select a different set of CPU files, depending on whether we compile for
174# hardware assisted coherency cores or not
175ifeq (${HW_ASSISTED_COHERENCY}, 0)
176# Cores used without DSU
177	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
178				lib/cpus/aarch64/cortex_a53.S			\
179				lib/cpus/aarch64/cortex_a57.S			\
180				lib/cpus/aarch64/cortex_a72.S			\
181				lib/cpus/aarch64/cortex_a73.S
182else
183# Cores used with DSU only
184	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
185	# AArch64-only cores
186	# TODO: add all cores to the appropriate lists
187		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a65.S		\
188					lib/cpus/aarch64/cortex_a65ae.S		\
189					lib/cpus/aarch64/cortex_a76.S		\
190					lib/cpus/aarch64/cortex_a76ae.S		\
191					lib/cpus/aarch64/cortex_a77.S		\
192					lib/cpus/aarch64/cortex_a78.S		\
193					lib/cpus/aarch64/cortex_a78_ae.S	\
194					lib/cpus/aarch64/cortex_a78c.S		\
195					lib/cpus/aarch64/cortex_a710.S		\
196					lib/cpus/aarch64/cortex_a715.S		\
197					lib/cpus/aarch64/cortex_a720.S		\
198					lib/cpus/aarch64/neoverse_n_common.S	\
199					lib/cpus/aarch64/neoverse_n1.S		\
200					lib/cpus/aarch64/neoverse_n2.S		\
201					lib/cpus/aarch64/neoverse_v1.S		\
202					lib/cpus/aarch64/neoverse_e1.S		\
203					lib/cpus/aarch64/cortex_x2.S		\
204					lib/cpus/aarch64/cortex_x4.S
205	endif
206	# AArch64/AArch32 cores
207	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
208				lib/cpus/aarch64/cortex_a75.S
209endif
210
211#Build AArch64-only CPUs with no FVP model yet.
212ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
213	FVP_CPU_LIBS    +=	lib/cpus/aarch64/neoverse_n3.S	\
214				lib/cpus/aarch64/cortex_gelas.S		\
215				lib/cpus/aarch64/nevis.S		\
216				lib/cpus/aarch64/travis.S
217endif
218
219else
220FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S			\
221				lib/cpus/aarch32/cortex_a57.S			\
222				lib/cpus/aarch32/cortex_a53.S
223endif
224
225BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
226				drivers/arm/sp805/sp805.c			\
227				drivers/delay_timer/delay_timer.c		\
228				drivers/io/io_semihosting.c			\
229				lib/semihosting/semihosting.c			\
230				lib/semihosting/${ARCH}/semihosting_call.S	\
231				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
232				plat/arm/board/fvp/fvp_bl1_setup.c		\
233				plat/arm/board/fvp/fvp_cpu_pwr.c		\
234				plat/arm/board/fvp/fvp_err.c			\
235				plat/arm/board/fvp/fvp_io_storage.c		\
236				plat/arm/board/fvp/fvp_topology.c		\
237				${FVP_CPU_LIBS}					\
238				${FVP_INTERCONNECT_SOURCES}
239
240ifeq (${USE_SP804_TIMER},1)
241BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
242else
243BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
244endif
245
246
247BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
248				drivers/io/io_semihosting.c			\
249				lib/utils/mem_region.c				\
250				lib/semihosting/semihosting.c			\
251				lib/semihosting/${ARCH}/semihosting_call.S	\
252				plat/arm/board/fvp/fvp_bl2_setup.c		\
253				plat/arm/board/fvp/fvp_err.c			\
254				plat/arm/board/fvp/fvp_io_storage.c		\
255				plat/arm/common/arm_nor_psci_mem_protect.c	\
256				${FVP_SECURITY_SOURCES}
257
258
259ifeq (${COT_DESC_IN_DTB},1)
260BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
261endif
262
263ifeq (${ENABLE_RME},1)
264BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S	\
265				plat/arm/board/fvp/fvp_cpu_pwr.c
266
267BL31_SOURCES		+=	plat/arm/board/fvp/fvp_plat_attest_token.c	\
268				plat/arm/board/fvp/fvp_realm_attest_key.c
269endif
270
271ifeq (${ENABLE_FEAT_RNG_TRAP},1)
272BL31_SOURCES		+=	plat/arm/board/fvp/fvp_sync_traps.c
273endif
274
275ifeq (${RESET_TO_BL2},1)
276BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
277				plat/arm/board/fvp/fvp_cpu_pwr.c		\
278				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
279				${FVP_CPU_LIBS}					\
280				${FVP_INTERCONNECT_SOURCES}
281endif
282
283ifeq (${USE_SP804_TIMER},1)
284BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
285endif
286
287BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
288				${FVP_SECURITY_SOURCES}
289
290ifeq (${USE_SP804_TIMER},1)
291BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
292endif
293
294BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
295				drivers/arm/smmu/smmu_v3.c			\
296				drivers/delay_timer/delay_timer.c		\
297				drivers/cfi/v2m/v2m_flash.c			\
298				lib/utils/mem_region.c				\
299				plat/arm/board/fvp/fvp_bl31_setup.c		\
300				plat/arm/board/fvp/fvp_console.c		\
301				plat/arm/board/fvp/fvp_pm.c			\
302				plat/arm/board/fvp/fvp_topology.c		\
303				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
304				plat/arm/board/fvp/fvp_cpu_pwr.c		\
305				plat/arm/common/arm_nor_psci_mem_protect.c	\
306				${FVP_CPU_LIBS}					\
307				${FVP_GIC_SOURCES}				\
308				${FVP_INTERCONNECT_SOURCES}			\
309				${FVP_SECURITY_SOURCES}
310
311# Support for fconf in BL31
312# Added separately from the above list for better readability
313ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
314BL31_SOURCES		+=	lib/fconf/fconf.c				\
315				lib/fconf/fconf_dyn_cfg_getter.c		\
316				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
317
318BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
319
320ifeq (${SEC_INT_DESC_IN_FCONF},1)
321BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
322endif
323
324endif
325
326ifeq (${USE_SP804_TIMER},1)
327BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
328else
329BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
330endif
331
332# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
333ifdef UNIX_MK
334FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
335FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
336
337FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
338$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
339
340ifeq (${TRANSFER_LIST}, 1)
341FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
342					${PLAT}_tb_fw_config.dts	\
343				)
344else
345FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
346					${PLAT}_fw_config.dts		\
347					${PLAT}_tb_fw_config.dts	\
348					${PLAT}_soc_fw_config.dts	\
349					${PLAT}_nt_fw_config.dts	\
350				)
351
352FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
353FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
354FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
355
356ifeq (${SPD},tspd)
357FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
358FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
359
360# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
361$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
362endif
363
364ifeq (${SPD},spmd)
365
366ifeq ($(ARM_SPMC_MANIFEST_DTS),)
367ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
368endif
369
370FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
371FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
372
373# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
374$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
375endif
376
377# Add the FW_CONFIG to FIP and specify the same to certtool
378$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
379# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
380$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
381# Add the NT_FW_CONFIG to FIP and specify the same to certtool
382$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
383endif
384
385# Add the TB_FW_CONFIG to FIP and specify the same to certtool
386$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
387# Add the HW_CONFIG to FIP and specify the same to certtool
388$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
389endif
390
391ifeq (${TRANSFER_LIST}, 1)
392include lib/transfer_list/transfer_list.mk
393
394ifeq ($(RESET_TO_BL31), 1)
395HW_CONFIG			:=	${FVP_HW_CONFIG}
396FW_HANDOFF_SIZE			:=	20000
397
398TRANSFER_LIST_DTB_OFFSET	:=	0x20
399$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
400endif
401endif
402
403# Enable dynamic mitigation support by default
404DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
405
406ifneq (${ENABLE_FEAT_AMU},0)
407BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
408				lib/cpus/aarch64/cpuamu_helpers.S
409
410ifeq (${HW_ASSISTED_COHERENCY}, 1)
411BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
412				lib/cpus/aarch64/neoverse_n1_pubsub.c
413endif
414endif
415
416ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
417    ifeq (${ENABLE_FEAT_RAS},1)
418    	ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
419            BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
420	else
421            BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
422	endif
423    else
424        BL31_SOURCES		+= 	plat/arm/board/fvp/aarch64/fvp_ea.c
425    endif
426endif
427
428ifneq (${ENABLE_STACK_PROTECTOR},0)
429PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
430endif
431
432# Enable the dynamic translation tables library.
433ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
434    ifeq (${ARCH},aarch32)
435        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
436    else # AArch64
437        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
438    endif
439endif
440
441ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
442    ifeq (${ARCH},aarch32)
443        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
444    else # AArch64
445        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
446        ifeq (${SPD},tspd)
447            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
448        endif
449    endif
450endif
451
452ifeq (${USE_DEBUGFS},1)
453    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
454endif
455
456# Add support for platform supplied linker script for BL31 build
457$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
458
459ifneq (${RESET_TO_BL2}, 0)
460    override BL1_SOURCES =
461endif
462
463include plat/arm/board/common/board_common.mk
464include plat/arm/common/arm_common.mk
465
466ifeq (${MEASURED_BOOT},1)
467BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
468				plat/arm/board/fvp/fvp_bl1_measured_boot.c	\
469				lib/psa/measured_boot.c
470
471BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
472				plat/arm/board/fvp/fvp_bl2_measured_boot.c	\
473				lib/psa/measured_boot.c
474endif
475
476ifeq (${DRTM_SUPPORT}, 1)
477BL31_SOURCES   += plat/arm/board/fvp/fvp_drtm_addr.c	\
478		  plat/arm/board/fvp/fvp_drtm_dma_prot.c	\
479		  plat/arm/board/fvp/fvp_drtm_err.c	\
480		  plat/arm/board/fvp/fvp_drtm_measurement.c	\
481		  plat/arm/board/fvp/fvp_drtm_stub.c	\
482		  plat/arm/common/arm_dyn_cfg.c		\
483		  plat/arm/board/fvp/fvp_err.c
484endif
485
486ifeq (${TRUSTED_BOARD_BOOT}, 1)
487BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
488BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
489
490# FVP being a development platform, enable capability to disable Authentication
491# dynamically if TRUSTED_BOARD_BOOT is set.
492DYN_DISABLE_AUTH	:=	1
493endif
494
495ifeq (${SPMC_AT_EL3}, 1)
496PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_el3_spmc.c
497endif
498
499PSCI_OS_INIT_MODE	:=	1
500
501ifeq (${SPD},spmd)
502BL31_SOURCES	+=	plat/arm/board/fvp/fvp_spmd.c
503endif
504
505# Test specific macros, keep them at bottom of this file
506$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
507ifeq (${PLATFORM_TEST_EA_FFH}, 1)
508    ifeq (${FFH_SUPPORT}, 0)
509         $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
510    endif
511
512endif
513
514$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
515ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
516    ifeq (${ENABLE_FEAT_RAS}, 0)
517         $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
518    endif
519    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
520         $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
521    endif
522endif
523
524$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
525ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
526    ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
527         $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
528    endif
529    ifeq (${ENABLE_SPMD_LP}, 0)
530         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
531    endif
532    ifeq (${ENABLE_FEAT_RAS}, 0)
533         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
534    endif
535    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
536         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
537    endif
538endif
539
540ifeq (${ERRATA_ABI_SUPPORT}, 1)
541include plat/arm/board/fvp/fvp_cpu_errata.mk
542endif
543
544# Build macro necessary for running SPM tests on FVP platform
545$(eval $(call add_define,PLAT_TEST_SPM))
546