1# 2# Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7# Use the GICv3 driver on the FVP by default 8FVP_USE_GIC_DRIVER := FVP_GICV3 9 10# Default cluster count for FVP 11FVP_CLUSTER_COUNT := 2 12 13# Default number of CPUs per cluster on FVP 14FVP_MAX_CPUS_PER_CLUSTER := 4 15 16# Default number of threads per CPU on FVP 17FVP_MAX_PE_PER_CPU := 1 18 19# Disable redistributor frame of inactive/fused CPU cores by marking it as read 20# only; enable redistributor frames of all CPU cores by default. 21FVP_GICR_REGION_PROTECTION := 0 22 23FVP_DT_PREFIX := fvp-base-gicv3-psci 24 25# The FVP platform depends on this macro to build with correct GIC driver. 26$(eval $(call add_define,FVP_USE_GIC_DRIVER)) 27 28# Pass FVP_CLUSTER_COUNT to the build system. 29$(eval $(call add_define,FVP_CLUSTER_COUNT)) 30 31# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. 32$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) 33 34# Pass FVP_MAX_PE_PER_CPU to the build system. 35$(eval $(call add_define,FVP_MAX_PE_PER_CPU)) 36 37# Pass FVP_GICR_REGION_PROTECTION to the build system. 38$(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) 39 40# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, 41# choose the CCI driver , else the CCN driver 42ifeq ($(FVP_CLUSTER_COUNT), 0) 43$(error "Incorrect cluster count specified for FVP port") 44else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) 45FVP_INTERCONNECT_DRIVER := FVP_CCI 46else 47FVP_INTERCONNECT_DRIVER := FVP_CCN 48endif 49 50$(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) 51 52# Choose the GIC sources depending upon the how the FVP will be invoked 53ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) 54 55# The GIC model (GIC-600 or GIC-500) will be detected at runtime 56GICV3_SUPPORT_GIC600 := 1 57GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 58 59# Include GICv3 driver files 60include drivers/arm/gic/v3/gicv3.mk 61 62FVP_GIC_SOURCES := ${GICV3_SOURCES} \ 63 plat/common/plat_gicv3.c \ 64 plat/arm/common/arm_gicv3.c 65 66 ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) 67 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c 68 endif 69 70else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) 71 72# No GICv4 extension 73GIC_ENABLE_V4_EXTN := 0 74$(eval $(call add_define,GIC_ENABLE_V4_EXTN)) 75 76# Include GICv2 driver files 77include drivers/arm/gic/v2/gicv2.mk 78 79FVP_GIC_SOURCES := ${GICV2_SOURCES} \ 80 plat/common/plat_gicv2.c \ 81 plat/arm/common/arm_gicv2.c 82 83FVP_DT_PREFIX := fvp-base-gicv2-psci 84else 85$(error "Incorrect GIC driver chosen on FVP port") 86endif 87 88ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) 89FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c 90else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) 91FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ 92 plat/arm/common/arm_ccn.c 93else 94$(error "Incorrect CCN driver chosen on FVP port") 95endif 96 97FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 98 plat/arm/board/fvp/fvp_security.c \ 99 plat/arm/common/arm_tzc400.c 100 101 102PLAT_INCLUDES := -Iplat/arm/board/fvp/include 103 104 105PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c 106 107FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S 108 109ifeq (${ARCH}, aarch64) 110 111# select a different set of CPU files, depending on whether we compile for 112# hardware assisted coherency cores or not 113ifeq (${HW_ASSISTED_COHERENCY}, 0) 114# Cores used without DSU 115 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ 116 lib/cpus/aarch64/cortex_a53.S \ 117 lib/cpus/aarch64/cortex_a57.S \ 118 lib/cpus/aarch64/cortex_a72.S \ 119 lib/cpus/aarch64/cortex_a73.S 120else 121# Cores used with DSU only 122 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) 123 # AArch64-only cores 124 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \ 125 lib/cpus/aarch64/cortex_a76ae.S \ 126 lib/cpus/aarch64/cortex_a77.S \ 127 lib/cpus/aarch64/cortex_a78.S \ 128 lib/cpus/aarch64/neoverse_n_common.S \ 129 lib/cpus/aarch64/neoverse_n1.S \ 130 lib/cpus/aarch64/neoverse_n2.S \ 131 lib/cpus/aarch64/neoverse_e1.S \ 132 lib/cpus/aarch64/neoverse_v1.S \ 133 lib/cpus/aarch64/cortex_a78_ae.S \ 134 lib/cpus/aarch64/cortex_a510.S \ 135 lib/cpus/aarch64/cortex_a710.S \ 136 lib/cpus/aarch64/cortex_makalu.S \ 137 lib/cpus/aarch64/cortex_makalu_elp_arm.S \ 138 lib/cpus/aarch64/cortex_demeter.S \ 139 lib/cpus/aarch64/cortex_a65.S \ 140 lib/cpus/aarch64/cortex_a65ae.S \ 141 lib/cpus/aarch64/cortex_a78c.S \ 142 lib/cpus/aarch64/cortex_hayes.S 143 endif 144 # AArch64/AArch32 cores 145 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ 146 lib/cpus/aarch64/cortex_a75.S 147endif 148 149else 150FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S 151endif 152 153BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ 154 drivers/arm/sp805/sp805.c \ 155 drivers/delay_timer/delay_timer.c \ 156 drivers/io/io_semihosting.c \ 157 lib/semihosting/semihosting.c \ 158 lib/semihosting/${ARCH}/semihosting_call.S \ 159 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 160 plat/arm/board/fvp/fvp_bl1_setup.c \ 161 plat/arm/board/fvp/fvp_err.c \ 162 plat/arm/board/fvp/fvp_io_storage.c \ 163 ${FVP_CPU_LIBS} \ 164 ${FVP_INTERCONNECT_SOURCES} 165 166ifeq (${USE_SP804_TIMER},1) 167BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 168else 169BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c 170endif 171 172 173BL2_SOURCES += drivers/arm/sp805/sp805.c \ 174 drivers/io/io_semihosting.c \ 175 lib/utils/mem_region.c \ 176 lib/semihosting/semihosting.c \ 177 lib/semihosting/${ARCH}/semihosting_call.S \ 178 plat/arm/board/fvp/fvp_bl2_setup.c \ 179 plat/arm/board/fvp/fvp_err.c \ 180 plat/arm/board/fvp/fvp_io_storage.c \ 181 plat/arm/common/arm_nor_psci_mem_protect.c \ 182 ${FVP_SECURITY_SOURCES} 183 184 185ifeq (${COT_DESC_IN_DTB},1) 186BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c 187endif 188 189ifeq (${BL2_AT_EL3},1) 190BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 191 plat/arm/board/fvp/fvp_bl2_el3_setup.c \ 192 ${FVP_CPU_LIBS} \ 193 ${FVP_INTERCONNECT_SOURCES} 194endif 195 196ifeq (${USE_SP804_TIMER},1) 197BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 198endif 199 200BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ 201 ${FVP_SECURITY_SOURCES} 202 203ifeq (${USE_SP804_TIMER},1) 204BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 205endif 206 207BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ 208 drivers/arm/smmu/smmu_v3.c \ 209 drivers/delay_timer/delay_timer.c \ 210 drivers/cfi/v2m/v2m_flash.c \ 211 lib/utils/mem_region.c \ 212 plat/arm/board/fvp/fvp_bl31_setup.c \ 213 plat/arm/board/fvp/fvp_console.c \ 214 plat/arm/board/fvp/fvp_pm.c \ 215 plat/arm/board/fvp/fvp_topology.c \ 216 plat/arm/board/fvp/aarch64/fvp_helpers.S \ 217 plat/arm/common/arm_nor_psci_mem_protect.c \ 218 ${FVP_CPU_LIBS} \ 219 ${FVP_GIC_SOURCES} \ 220 ${FVP_INTERCONNECT_SOURCES} \ 221 ${FVP_SECURITY_SOURCES} 222 223# Support for fconf in BL31 224# Added separately from the above list for better readability 225ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),) 226BL31_SOURCES += common/fdt_wrappers.c \ 227 lib/fconf/fconf.c \ 228 lib/fconf/fconf_dyn_cfg_getter.c \ 229 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c 230 231ifeq (${SEC_INT_DESC_IN_FCONF},1) 232BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c 233endif 234 235endif 236 237ifeq (${USE_SP804_TIMER},1) 238BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 239else 240BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c 241endif 242 243# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) 244ifdef UNIX_MK 245FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts 246FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ 247 ${PLAT}_fw_config.dts \ 248 ${PLAT}_tb_fw_config.dts \ 249 ${PLAT}_soc_fw_config.dts \ 250 ${PLAT}_nt_fw_config.dts \ 251 ) 252 253FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 254FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 255FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb 256FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb 257 258ifeq (${SPD},tspd) 259FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts 260FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb 261 262# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 263$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 264endif 265 266ifeq (${SPD},spmd) 267 268ifeq ($(ARM_SPMC_MANIFEST_DTS),) 269ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts 270endif 271 272FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} 273FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb 274 275# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 276$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 277endif 278 279# Add the FW_CONFIG to FIP and specify the same to certtool 280$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) 281# Add the TB_FW_CONFIG to FIP and specify the same to certtool 282$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) 283# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 284$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) 285# Add the NT_FW_CONFIG to FIP and specify the same to certtool 286$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) 287 288FDT_SOURCES += ${FVP_HW_CONFIG_DTS} 289$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) 290 291# Add the HW_CONFIG to FIP and specify the same to certtool 292$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) 293endif 294 295# Enable Activity Monitor Unit extensions by default 296ENABLE_AMU := 1 297 298# Enable dynamic mitigation support by default 299DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 300 301# Enable reclaiming of BL31 initialisation code for secondary cores 302# stacks for FVP. However, don't enable reclaiming for clang. 303ifneq (${RESET_TO_BL31},1) 304ifeq ($(findstring clang,$(notdir $(CC))),) 305RECLAIM_INIT_CODE := 1 306endif 307endif 308 309ifeq (${ENABLE_AMU},1) 310BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ 311 lib/cpus/aarch64/cpuamu_helpers.S 312 313ifeq (${HW_ASSISTED_COHERENCY}, 1) 314BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ 315 lib/cpus/aarch64/neoverse_n1_pubsub.c 316endif 317endif 318 319ifeq (${RAS_EXTENSION},1) 320BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c 321endif 322 323ifneq (${ENABLE_STACK_PROTECTOR},0) 324PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c 325endif 326 327ifeq (${ARCH},aarch32) 328 NEED_BL32 := yes 329endif 330 331# Enable the dynamic translation tables library. 332ifeq (${ARCH},aarch32) 333 ifeq (${RESET_TO_SP_MIN},1) 334 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 335 endif 336else # AArch64 337 ifeq (${RESET_TO_BL31},1) 338 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 339 endif 340 ifeq (${SPD},trusty) 341 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 342 endif 343endif 344 345ifeq (${ALLOW_RO_XLAT_TABLES}, 1) 346 ifeq (${ARCH},aarch32) 347 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 348 else # AArch64 349 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 350 ifeq (${SPD},tspd) 351 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 352 endif 353 endif 354endif 355 356ifeq (${USE_DEBUGFS},1) 357 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 358endif 359 360# Add support for platform supplied linker script for BL31 build 361$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) 362 363ifneq (${BL2_AT_EL3}, 0) 364 override BL1_SOURCES = 365endif 366 367include plat/arm/board/common/board_common.mk 368include plat/arm/common/arm_common.mk 369 370ifeq (${TRUSTED_BOARD_BOOT}, 1) 371BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 372BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 373 374ifeq (${MEASURED_BOOT},1) 375BL2_SOURCES += plat/arm/board/fvp/fvp_measured_boot.c 376endif 377 378# FVP being a development platform, enable capability to disable Authentication 379# dynamically if TRUSTED_BOARD_BOOT is set. 380DYN_DISABLE_AUTH := 1 381endif 382 383# enable trace buffer control registers access to NS by default 384ENABLE_TRBE_FOR_NS := 1 385 386# enable trace system registers access to NS by default 387ENABLE_SYS_REG_TRACE_FOR_NS := 1 388 389# enable trace filter control registers access to NS by default 390ENABLE_TRF_FOR_NS := 1 391