xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision 522a22771f0e40866a7361b2f8e416b8cb716a1c)
1#
2# Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Use the GICv3 driver on the FVP by default
8FVP_USE_GIC_DRIVER	:= FVP_GICV3
9
10# Default cluster count for FVP
11FVP_CLUSTER_COUNT	:= 2
12
13# Default number of CPUs per cluster on FVP
14FVP_MAX_CPUS_PER_CLUSTER	:= 4
15
16# Default number of threads per CPU on FVP
17FVP_MAX_PE_PER_CPU	:= 1
18
19FVP_DT_PREFIX		:= fvp-base-gicv3-psci
20
21# The FVP platform depends on this macro to build with correct GIC driver.
22$(eval $(call add_define,FVP_USE_GIC_DRIVER))
23
24# Pass FVP_CLUSTER_COUNT to the build system.
25$(eval $(call add_define,FVP_CLUSTER_COUNT))
26
27# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
28$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
29
30# Pass FVP_MAX_PE_PER_CPU to the build system.
31$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
32
33# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
34# choose the CCI driver , else the CCN driver
35ifeq ($(FVP_CLUSTER_COUNT), 0)
36$(error "Incorrect cluster count specified for FVP port")
37else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
38FVP_INTERCONNECT_DRIVER := FVP_CCI
39else
40FVP_INTERCONNECT_DRIVER := FVP_CCN
41endif
42
43$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
44
45# Choose the GIC sources depending upon the how the FVP will be invoked
46ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
47
48# The GIC model (GIC-600 or GIC-500) will be detected at runtime
49GICV3_SUPPORT_GIC600		:=	1
50GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
51
52# Include GICv3 driver files
53include drivers/arm/gic/v3/gicv3.mk
54
55FVP_GIC_SOURCES		:=	${GICV3_SOURCES}			\
56				plat/common/plat_gicv3.c		\
57				plat/arm/common/arm_gicv3.c
58
59	ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
60		FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
61	endif
62
63else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
64
65# No GICv4 extension
66GIC_ENABLE_V4_EXTN	:=	0
67$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
68
69# Include GICv2 driver files
70include drivers/arm/gic/v2/gicv2.mk
71
72FVP_GIC_SOURCES		:=	${GICV2_SOURCES}			\
73				plat/common/plat_gicv2.c		\
74				plat/arm/common/arm_gicv2.c
75
76FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
77else
78$(error "Incorrect GIC driver chosen on FVP port")
79endif
80
81ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
82FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
83else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
84FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
85					plat/arm/common/arm_ccn.c
86else
87$(error "Incorrect CCN driver chosen on FVP port")
88endif
89
90FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
91				plat/arm/board/fvp/fvp_security.c	\
92				plat/arm/common/arm_tzc400.c
93
94
95PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include
96
97
98PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
99
100FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
101
102ifeq (${ARCH}, aarch64)
103
104# select a different set of CPU files, depending on whether we compile for
105# hardware assisted coherency cores or not
106ifeq (${HW_ASSISTED_COHERENCY}, 0)
107# Cores used without DSU
108	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
109				lib/cpus/aarch64/cortex_a53.S			\
110				lib/cpus/aarch64/cortex_a57.S			\
111				lib/cpus/aarch64/cortex_a72.S			\
112				lib/cpus/aarch64/cortex_a73.S
113else
114# Cores used with DSU only
115	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
116	# AArch64-only cores
117		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a76.S		\
118					lib/cpus/aarch64/cortex_a76ae.S		\
119					lib/cpus/aarch64/cortex_a77.S		\
120					lib/cpus/aarch64/cortex_a78.S		\
121					lib/cpus/aarch64/neoverse_n1.S		\
122					lib/cpus/aarch64/neoverse_e1.S		\
123					lib/cpus/aarch64/neoverse_zeus.S	\
124					lib/cpus/aarch64/cortex_hercules_ae.S	\
125					lib/cpus/aarch64/cortex_klein.S	        \
126					lib/cpus/aarch64/cortex_matterhorn.S	\
127					lib/cpus/aarch64/cortex_a65.S		\
128					lib/cpus/aarch64/cortex_a65ae.S
129	endif
130	# AArch64/AArch32 cores
131	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
132				lib/cpus/aarch64/cortex_a75.S
133endif
134
135else
136FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S
137endif
138
139BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
140				drivers/arm/sp805/sp805.c			\
141				drivers/delay_timer/delay_timer.c		\
142				drivers/io/io_semihosting.c			\
143				lib/semihosting/semihosting.c			\
144				lib/semihosting/${ARCH}/semihosting_call.S	\
145				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
146				plat/arm/board/fvp/fvp_bl1_setup.c		\
147				plat/arm/board/fvp/fvp_err.c			\
148				plat/arm/board/fvp/fvp_io_storage.c		\
149				${FVP_CPU_LIBS}					\
150				${FVP_INTERCONNECT_SOURCES}
151
152ifeq (${USE_SP804_TIMER},1)
153BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
154else
155BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
156endif
157
158
159BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
160				drivers/io/io_semihosting.c			\
161				lib/utils/mem_region.c				\
162				lib/semihosting/semihosting.c			\
163				lib/semihosting/${ARCH}/semihosting_call.S	\
164				plat/arm/board/fvp/fvp_bl2_setup.c		\
165				plat/arm/board/fvp/fvp_err.c			\
166				plat/arm/board/fvp/fvp_io_storage.c		\
167				plat/arm/common/arm_nor_psci_mem_protect.c	\
168				${FVP_SECURITY_SOURCES}
169
170
171
172ifeq (${BL2_AT_EL3},1)
173BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
174				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
175				${FVP_CPU_LIBS}					\
176				${FVP_INTERCONNECT_SOURCES}
177endif
178
179ifeq (${USE_SP804_TIMER},1)
180BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
181endif
182
183BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
184				${FVP_SECURITY_SOURCES}
185
186ifeq (${USE_SP804_TIMER},1)
187BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
188endif
189
190BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
191				drivers/arm/smmu/smmu_v3.c			\
192				drivers/delay_timer/delay_timer.c		\
193				drivers/cfi/v2m/v2m_flash.c			\
194				lib/utils/mem_region.c				\
195				plat/arm/board/fvp/fvp_bl31_setup.c		\
196				plat/arm/board/fvp/fvp_console.c		\
197				plat/arm/board/fvp/fvp_pm.c			\
198				plat/arm/board/fvp/fvp_topology.c		\
199				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
200				plat/arm/common/arm_nor_psci_mem_protect.c	\
201				${FVP_CPU_LIBS}					\
202				${FVP_GIC_SOURCES}				\
203				${FVP_INTERCONNECT_SOURCES}			\
204				${FVP_SECURITY_SOURCES}
205
206# Support for fconf in BL31
207# Added separately from the above list for better readability
208ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),)
209BL31_SOURCES		+=	common/fdt_wrappers.c				\
210				lib/fconf/fconf.c				\
211				lib/fconf/fconf_dyn_cfg_getter.c		\
212				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
213
214ifeq (${SEC_INT_DESC_IN_FCONF},1)
215BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
216endif
217
218endif
219
220ifeq (${USE_SP804_TIMER},1)
221BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
222else
223BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
224endif
225
226# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
227ifdef UNIX_MK
228FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
229FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
230					${PLAT}_fw_config.dts		\
231					${PLAT}_tb_fw_config.dts	\
232					${PLAT}_soc_fw_config.dts	\
233					${PLAT}_nt_fw_config.dts	\
234				)
235
236FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
237FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
238FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
239FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
240
241ifeq (${SPD},tspd)
242FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
243FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
244
245# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
246$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config))
247endif
248
249ifeq (${SPD},spmd)
250
251ifeq ($(ARM_SPMC_MANIFEST_DTS),)
252ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
253endif
254
255FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
256FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
257
258# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
259$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config))
260endif
261
262# Add the FW_CONFIG to FIP and specify the same to certtool
263$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config))
264# Add the TB_FW_CONFIG to FIP and specify the same to certtool
265$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config))
266# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
267$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config))
268# Add the NT_FW_CONFIG to FIP and specify the same to certtool
269$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config))
270
271FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
272$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
273
274# Add the HW_CONFIG to FIP and specify the same to certtool
275$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config))
276endif
277
278# Enable Activity Monitor Unit extensions by default
279ENABLE_AMU			:=	1
280
281# Enable dynamic mitigation support by default
282DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
283
284# Enable reclaiming of BL31 initialisation code for secondary cores
285# stacks for FVP. However, don't enable reclaiming for clang.
286ifneq (${RESET_TO_BL31},1)
287ifeq ($(findstring clang,$(notdir $(CC))),)
288RECLAIM_INIT_CODE	:=	1
289endif
290endif
291
292ifeq (${ENABLE_AMU},1)
293BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
294				lib/cpus/aarch64/cpuamu_helpers.S
295
296ifeq (${HW_ASSISTED_COHERENCY}, 1)
297BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
298				lib/cpus/aarch64/neoverse_n1_pubsub.c
299endif
300endif
301
302ifeq (${RAS_EXTENSION},1)
303BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
304endif
305
306ifneq (${ENABLE_STACK_PROTECTOR},0)
307PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
308endif
309
310ifeq (${ARCH},aarch32)
311    NEED_BL32 := yes
312endif
313
314# Enable the dynamic translation tables library.
315ifeq (${ARCH},aarch32)
316    ifeq (${RESET_TO_SP_MIN},1)
317        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
318    endif
319else # AArch64
320    ifeq (${RESET_TO_BL31},1)
321        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
322    endif
323    ifeq (${SPD},trusty)
324        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
325    endif
326endif
327
328ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
329    ifeq (${ARCH},aarch32)
330        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
331    else # AArch64
332        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
333        ifeq (${SPD},tspd)
334            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
335        endif
336    endif
337endif
338
339ifeq (${USE_DEBUGFS},1)
340    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
341endif
342
343# Add support for platform supplied linker script for BL31 build
344$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
345
346ifneq (${BL2_AT_EL3}, 0)
347    override BL1_SOURCES =
348endif
349
350include plat/arm/board/common/board_common.mk
351include plat/arm/common/arm_common.mk
352
353ifeq (${TRUSTED_BOARD_BOOT}, 1)
354BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
355BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
356
357ifeq (${MEASURED_BOOT},1)
358BL2_SOURCES		+=	plat/arm/board/fvp/fvp_measured_boot.c
359endif
360
361# FVP being a development platform, enable capability to disable Authentication
362# dynamically if TRUSTED_BOARD_BOOT is set.
363DYN_DISABLE_AUTH	:=	1
364endif
365