1# 2# Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7include common/fdt_wrappers.mk 8 9# Use the GICv3 driver on the FVP by default 10FVP_USE_GIC_DRIVER := FVP_GICV3 11 12# Default cluster count for FVP 13FVP_CLUSTER_COUNT := 2 14 15# Default number of CPUs per cluster on FVP 16FVP_MAX_CPUS_PER_CLUSTER := 4 17 18# Default number of threads per CPU on FVP 19FVP_MAX_PE_PER_CPU := 1 20 21# Disable redistributor frame of inactive/fused CPU cores by marking it as read 22# only; enable redistributor frames of all CPU cores by default. 23FVP_GICR_REGION_PROTECTION := 0 24 25FVP_DT_PREFIX := fvp-base-gicv3-psci 26 27# Size (in kilobytes) of the Trusted SRAM region to utilize when building for 28# the FVP platform. This option defaults to 256. 29FVP_TRUSTED_SRAM_SIZE := 256 30 31# Macro to enable helpers for running SPM tests. Disabled by default. 32PLAT_TEST_SPM := 0 33 34# This is a very trickly TEMPORARY fix. Enabling ALL features exceeds BL31's 35# progbits limit. We need a way to build all useful configurations while waiting 36# on the fvp to increase its SRAM size. The problem is twofild: 37# 1. the cleanup that introduced these enables cleaned up tf-a a little too 38# well and things that previously (incorrectly) were enabled, no longer are. 39# A bunch of CI configs build subtly incorrectly and this combo makes it 40# necessary to forcefully and unconditionally enable them here. 41# 2. the progbits limit is exceeded only when the tsp is involved. However, 42# there are tsp CI configs that run on very high architecture revisions so 43# disabling everything isn't an option. 44# The fix is to enable everything, as before. When the tsp is included, though, 45# we need to slim the size down. In that case, disable all optional features, 46# that will not be present in CI when the tsp is. 47# Similarly, DRTM support is only tested on v8.0 models. Disable everything just 48# for it. 49# TODO: make all of this unconditional (or only base the condition on 50# ARM_ARCH_* when the makefile supports it). 51ifneq (${DRTM_SUPPORT}, 1) 52ifneq (${SPD}, tspd) 53 ENABLE_FEAT_AMU := 2 54 ENABLE_FEAT_AMUv1p1 := 2 55 ENABLE_FEAT_HCX := 2 56 ENABLE_FEAT_MPAM := 2 57 ENABLE_FEAT_RNG := 2 58 ENABLE_FEAT_TWED := 2 59 ENABLE_FEAT_GCS := 2 60 ENABLE_FEAT_RAS := 2 61ifeq (${ARCH}, aarch64) 62ifneq (${SPD}, spmd) 63ifeq (${SPM_MM}, 0) 64ifeq (${CTX_INCLUDE_FPREGS}, 0) 65 ENABLE_SME_FOR_NS := 2 66 ENABLE_SME2_FOR_NS := 2 67endif 68endif 69endif 70endif 71endif 72 73# enable unconditionally for all builds 74ifeq (${ARCH}, aarch64) 75 ENABLE_BRBE_FOR_NS := 2 76 ENABLE_TRBE_FOR_NS := 2 77endif 78ENABLE_SYS_REG_TRACE_FOR_NS := 2 79ENABLE_FEAT_CSV2_2 := 2 80ENABLE_FEAT_DIT := 2 81ENABLE_FEAT_PAN := 2 82ENABLE_FEAT_MTE_PERM := 2 83ENABLE_FEAT_VHE := 2 84CTX_INCLUDE_NEVE_REGS := 2 85ENABLE_FEAT_SEL2 := 2 86ENABLE_TRF_FOR_NS := 2 87ENABLE_FEAT_ECV := 2 88ENABLE_FEAT_FGT := 2 89ENABLE_FEAT_TCR2 := 2 90ENABLE_FEAT_S2PIE := 2 91ENABLE_FEAT_S1PIE := 2 92ENABLE_FEAT_S2POE := 2 93ENABLE_FEAT_S1POE := 2 94endif 95 96# The FVP platform depends on this macro to build with correct GIC driver. 97$(eval $(call add_define,FVP_USE_GIC_DRIVER)) 98 99# Pass FVP_CLUSTER_COUNT to the build system. 100$(eval $(call add_define,FVP_CLUSTER_COUNT)) 101 102# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. 103$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) 104 105# Pass FVP_MAX_PE_PER_CPU to the build system. 106$(eval $(call add_define,FVP_MAX_PE_PER_CPU)) 107 108# Pass FVP_GICR_REGION_PROTECTION to the build system. 109$(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) 110 111# Pass FVP_TRUSTED_SRAM_SIZE to the build system. 112$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE)) 113 114# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, 115# choose the CCI driver , else the CCN driver 116ifeq ($(FVP_CLUSTER_COUNT), 0) 117$(error "Incorrect cluster count specified for FVP port") 118else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) 119FVP_INTERCONNECT_DRIVER := FVP_CCI 120else 121FVP_INTERCONNECT_DRIVER := FVP_CCN 122endif 123 124$(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) 125 126# Choose the GIC sources depending upon the how the FVP will be invoked 127ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) 128 129# The GIC model (GIC-600 or GIC-500) will be detected at runtime 130GICV3_SUPPORT_GIC600 := 1 131GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 132 133# Include GICv3 driver files 134include drivers/arm/gic/v3/gicv3.mk 135 136FVP_GIC_SOURCES := ${GICV3_SOURCES} \ 137 plat/common/plat_gicv3.c \ 138 plat/arm/common/arm_gicv3.c 139 140 ifeq ($(filter 1,${RESET_TO_BL2} \ 141 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) 142 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c 143 endif 144 145else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) 146 147# No GICv4 extension 148GIC_ENABLE_V4_EXTN := 0 149$(eval $(call add_define,GIC_ENABLE_V4_EXTN)) 150 151# Include GICv2 driver files 152include drivers/arm/gic/v2/gicv2.mk 153 154FVP_GIC_SOURCES := ${GICV2_SOURCES} \ 155 plat/common/plat_gicv2.c \ 156 plat/arm/common/arm_gicv2.c 157 158FVP_DT_PREFIX := fvp-base-gicv2-psci 159else 160$(error "Incorrect GIC driver chosen on FVP port") 161endif 162 163ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) 164FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c 165else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) 166FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ 167 plat/arm/common/arm_ccn.c 168else 169$(error "Incorrect CCN driver chosen on FVP port") 170endif 171 172FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 173 plat/arm/board/fvp/fvp_security.c \ 174 plat/arm/common/arm_tzc400.c 175 176 177PLAT_INCLUDES := -Iplat/arm/board/fvp/include \ 178 -Iinclude/lib/psa 179 180 181PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c 182 183FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S 184 185ifeq (${ARCH}, aarch64) 186 187# select a different set of CPU files, depending on whether we compile for 188# hardware assisted coherency cores or not 189ifeq (${HW_ASSISTED_COHERENCY}, 0) 190# Cores used without DSU 191 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ 192 lib/cpus/aarch64/cortex_a53.S \ 193 lib/cpus/aarch64/cortex_a57.S \ 194 lib/cpus/aarch64/cortex_a72.S \ 195 lib/cpus/aarch64/cortex_a73.S 196else 197# Cores used with DSU only 198 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) 199 # AArch64-only cores 200 # TODO: add all cores to the appropriate lists 201 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \ 202 lib/cpus/aarch64/cortex_a65ae.S \ 203 lib/cpus/aarch64/cortex_a76.S \ 204 lib/cpus/aarch64/cortex_a76ae.S \ 205 lib/cpus/aarch64/cortex_a77.S \ 206 lib/cpus/aarch64/cortex_a78.S \ 207 lib/cpus/aarch64/cortex_a78_ae.S \ 208 lib/cpus/aarch64/cortex_a78c.S \ 209 lib/cpus/aarch64/cortex_a710.S \ 210 lib/cpus/aarch64/neoverse_n_common.S \ 211 lib/cpus/aarch64/neoverse_n1.S \ 212 lib/cpus/aarch64/neoverse_n2.S \ 213 lib/cpus/aarch64/neoverse_v1.S \ 214 lib/cpus/aarch64/neoverse_e1.S \ 215 lib/cpus/aarch64/cortex_x2.S \ 216 lib/cpus/aarch64/cortex_gelas.S \ 217 lib/cpus/aarch64/nevis.S \ 218 lib/cpus/aarch64/travis.S 219 endif 220 # AArch64/AArch32 cores 221 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ 222 lib/cpus/aarch64/cortex_a75.S 223endif 224 225else 226FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \ 227 lib/cpus/aarch32/cortex_a57.S \ 228 lib/cpus/aarch32/cortex_a53.S 229endif 230 231BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ 232 drivers/arm/sp805/sp805.c \ 233 drivers/delay_timer/delay_timer.c \ 234 drivers/io/io_semihosting.c \ 235 lib/semihosting/semihosting.c \ 236 lib/semihosting/${ARCH}/semihosting_call.S \ 237 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 238 plat/arm/board/fvp/fvp_bl1_setup.c \ 239 plat/arm/board/fvp/fvp_err.c \ 240 plat/arm/board/fvp/fvp_io_storage.c \ 241 ${FVP_CPU_LIBS} \ 242 ${FVP_INTERCONNECT_SOURCES} 243 244ifeq (${USE_SP804_TIMER},1) 245BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 246else 247BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c 248endif 249 250 251BL2_SOURCES += drivers/arm/sp805/sp805.c \ 252 drivers/io/io_semihosting.c \ 253 lib/utils/mem_region.c \ 254 lib/semihosting/semihosting.c \ 255 lib/semihosting/${ARCH}/semihosting_call.S \ 256 plat/arm/board/fvp/fvp_bl2_setup.c \ 257 plat/arm/board/fvp/fvp_err.c \ 258 plat/arm/board/fvp/fvp_io_storage.c \ 259 plat/arm/common/arm_nor_psci_mem_protect.c \ 260 ${FVP_SECURITY_SOURCES} 261 262 263ifeq (${COT_DESC_IN_DTB},1) 264BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c 265endif 266 267ifeq (${ENABLE_RME},1) 268BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S 269 270BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \ 271 plat/arm/board/fvp/fvp_realm_attest_key.c 272 273# FVP platform does not support RSS, but it can leverage RSS APIs to 274# provide hardcoded token/key on request. 275BL31_SOURCES += lib/psa/delegated_attestation.c 276 277endif 278 279ifeq (${ENABLE_FEAT_RNG_TRAP},1) 280BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c 281endif 282 283ifeq (${RESET_TO_BL2},1) 284BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 285 plat/arm/board/fvp/fvp_bl2_el3_setup.c \ 286 ${FVP_CPU_LIBS} \ 287 ${FVP_INTERCONNECT_SOURCES} 288endif 289 290ifeq (${USE_SP804_TIMER},1) 291BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 292endif 293 294BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ 295 ${FVP_SECURITY_SOURCES} 296 297ifeq (${USE_SP804_TIMER},1) 298BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 299endif 300 301BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ 302 drivers/arm/smmu/smmu_v3.c \ 303 drivers/delay_timer/delay_timer.c \ 304 drivers/cfi/v2m/v2m_flash.c \ 305 lib/utils/mem_region.c \ 306 plat/arm/board/fvp/fvp_bl31_setup.c \ 307 plat/arm/board/fvp/fvp_console.c \ 308 plat/arm/board/fvp/fvp_pm.c \ 309 plat/arm/board/fvp/fvp_topology.c \ 310 plat/arm/board/fvp/aarch64/fvp_helpers.S \ 311 plat/arm/common/arm_nor_psci_mem_protect.c \ 312 ${FVP_CPU_LIBS} \ 313 ${FVP_GIC_SOURCES} \ 314 ${FVP_INTERCONNECT_SOURCES} \ 315 ${FVP_SECURITY_SOURCES} 316 317# Support for fconf in BL31 318# Added separately from the above list for better readability 319ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),) 320BL31_SOURCES += lib/fconf/fconf.c \ 321 lib/fconf/fconf_dyn_cfg_getter.c \ 322 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c 323 324BL31_SOURCES += ${FDT_WRAPPERS_SOURCES} 325 326ifeq (${SEC_INT_DESC_IN_FCONF},1) 327BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c 328endif 329 330endif 331 332ifeq (${USE_SP804_TIMER},1) 333BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 334else 335BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c 336endif 337 338# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) 339ifdef UNIX_MK 340FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts 341FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ 342 ${PLAT}_fw_config.dts \ 343 ${PLAT}_tb_fw_config.dts \ 344 ${PLAT}_soc_fw_config.dts \ 345 ${PLAT}_nt_fw_config.dts \ 346 ) 347 348FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 349FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 350FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb 351FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb 352 353ifeq (${SPD},tspd) 354FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts 355FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb 356 357# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 358$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 359endif 360 361ifeq (${TRANSFER_LIST}, 1) 362include lib/transfer_list/transfer_list.mk 363endif 364 365ifeq (${SPD},spmd) 366 367ifeq ($(ARM_SPMC_MANIFEST_DTS),) 368ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts 369endif 370 371FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} 372FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb 373 374# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 375$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 376endif 377 378# Add the FW_CONFIG to FIP and specify the same to certtool 379$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) 380# Add the TB_FW_CONFIG to FIP and specify the same to certtool 381$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) 382# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 383$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) 384# Add the NT_FW_CONFIG to FIP and specify the same to certtool 385$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) 386 387FDT_SOURCES += ${FVP_HW_CONFIG_DTS} 388$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) 389 390# Add the HW_CONFIG to FIP and specify the same to certtool 391$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) 392endif 393 394# Enable dynamic mitigation support by default 395DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 396 397ifneq (${ENABLE_FEAT_AMU},0) 398BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ 399 lib/cpus/aarch64/cpuamu_helpers.S 400 401ifeq (${HW_ASSISTED_COHERENCY}, 1) 402BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ 403 lib/cpus/aarch64/neoverse_n1_pubsub.c 404endif 405endif 406 407ifeq (${RAS_FFH_SUPPORT},1) 408BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c 409endif 410 411ifneq (${ENABLE_STACK_PROTECTOR},0) 412PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c 413endif 414 415# Enable the dynamic translation tables library. 416ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),) 417 ifeq (${ARCH},aarch32) 418 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 419 else # AArch64 420 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 421 endif 422endif 423 424ifeq (${ALLOW_RO_XLAT_TABLES}, 1) 425 ifeq (${ARCH},aarch32) 426 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 427 else # AArch64 428 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 429 ifeq (${SPD},tspd) 430 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 431 endif 432 endif 433endif 434 435ifeq (${USE_DEBUGFS},1) 436 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 437endif 438 439# Add support for platform supplied linker script for BL31 build 440$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) 441 442ifneq (${RESET_TO_BL2}, 0) 443 override BL1_SOURCES = 444endif 445 446# RSS is not supported on FVP right now. Thus, we use the mocked version 447# of the provided PSA APIs. They return with success and hard-coded token/key. 448PLAT_RSS_NOT_SUPPORTED := 1 449 450# Include Measured Boot makefile before any Crypto library makefile. 451# Crypto library makefile may need default definitions of Measured Boot build 452# flags present in Measured Boot makefile. 453ifeq (${MEASURED_BOOT},1) 454 RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk 455 $(info Including ${RSS_MEASURED_BOOT_MK}) 456 include ${RSS_MEASURED_BOOT_MK} 457 458 ifneq (${MBOOT_RSS_HASH_ALG}, sha256) 459 $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512)) 460 endif 461 462 BL1_SOURCES += ${MEASURED_BOOT_SOURCES} 463 BL2_SOURCES += ${MEASURED_BOOT_SOURCES} 464endif 465 466include plat/arm/board/common/board_common.mk 467include plat/arm/common/arm_common.mk 468 469ifeq (${MEASURED_BOOT},1) 470BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 471 plat/arm/board/fvp/fvp_bl1_measured_boot.c \ 472 lib/psa/measured_boot.c 473 474BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 475 plat/arm/board/fvp/fvp_bl2_measured_boot.c \ 476 lib/psa/measured_boot.c 477 478# Even though RSS is not supported on FVP (see above), we support overriding 479# PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building 480# the code to detect any build regressions. The resulting firmware will not be 481# functional. 482ifneq (${PLAT_RSS_NOT_SUPPORTED},1) 483 $(warning "RSS is not supported on FVP. The firmware will not be functional.") 484 include drivers/arm/rss/rss_comms.mk 485 BL1_SOURCES += ${RSS_COMMS_SOURCES} 486 BL2_SOURCES += ${RSS_COMMS_SOURCES} 487 BL31_SOURCES += ${RSS_COMMS_SOURCES} 488 489 BL1_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0 490 BL2_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0 491 BL31_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0 492endif 493 494endif 495 496ifeq (${DRTM_SUPPORT}, 1) 497BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \ 498 plat/arm/board/fvp/fvp_drtm_dma_prot.c \ 499 plat/arm/board/fvp/fvp_drtm_err.c \ 500 plat/arm/board/fvp/fvp_drtm_measurement.c \ 501 plat/arm/board/fvp/fvp_drtm_stub.c \ 502 plat/arm/common/arm_dyn_cfg.c \ 503 plat/arm/board/fvp/fvp_err.c 504endif 505 506ifeq (${TRUSTED_BOARD_BOOT}, 1) 507BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 508BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 509 510# FVP being a development platform, enable capability to disable Authentication 511# dynamically if TRUSTED_BOARD_BOOT is set. 512DYN_DISABLE_AUTH := 1 513endif 514 515ifeq (${SPMC_AT_EL3}, 1) 516PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c 517endif 518 519PSCI_OS_INIT_MODE := 1 520 521ifeq (${SPD},spmd) 522BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c 523endif 524 525# Test specific macros, keep them at bottom of this file 526$(eval $(call add_define,PLATFORM_TEST_EA_FFH)) 527ifeq (${PLATFORM_TEST_EA_FFH}, 1) 528 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) 529 $(error "PLATFORM_TEST_EA_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1") 530 endif 531BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c 532endif 533 534$(eval $(call add_define,PLATFORM_TEST_RAS_FFH)) 535ifeq (${PLATFORM_TEST_RAS_FFH}, 1) 536 ifeq (${RAS_EXTENSION}, 0) 537 $(error "PLATFORM_TEST_RAS_FFH expects RAS_EXTENSION to be 1") 538 endif 539endif 540 541ifeq (${ERRATA_ABI_SUPPORT}, 1) 542include plat/arm/board/fvp/fvp_cpu_errata.mk 543endif 544 545# Build macro necessary for running SPM tests on FVP platform 546$(eval $(call add_define,PLAT_TEST_SPM)) 547