xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision 4286d16f0fc3b0b97acb9900726658c1a6968f8c)
1#
2# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7include common/fdt_wrappers.mk
8
9# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER		:= FVP_GICV3
11
12# Default cluster count for FVP
13FVP_CLUSTER_COUNT		:= 2
14
15# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER	:= 4
17
18# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU		:= 1
20
21# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION	:= 0
24
25# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
26# the FVP platform.
27FVP_TRUSTED_SRAM_SIZE		:= 384
28
29# Macro to enable helpers for running SPM tests. Disabled by default.
30PLAT_TEST_SPM	:= 0
31
32
33# Enable passing the DT to BL33 in x0 by default.
34USE_KERNEL_DT_CONVENTION	:= 1
35
36# By default dont build CPUs with no FVP model.
37BUILD_CPUS_WITH_NO_FVP_MODEL	?= 0
38
39ENABLE_FEAT_AMU			:= 2
40ENABLE_FEAT_AMUv1p1		:= 2
41ENABLE_FEAT_HCX			:= 2
42ENABLE_FEAT_RNG			:= 2
43ENABLE_FEAT_TWED		:= 2
44ENABLE_FEAT_GCS			:= 2
45
46ifeq (${ARCH}, aarch64)
47
48ifeq (${SPM_MM}, 0)
49ifeq (${CTX_INCLUDE_FPREGS}, 0)
50      ENABLE_SME_FOR_NS		:= 2
51      ENABLE_SME2_FOR_NS	:= 2
52else
53      ENABLE_SVE_FOR_NS		:= 0
54      ENABLE_SME_FOR_NS		:= 0
55      ENABLE_SME2_FOR_NS	:= 0
56endif
57endif
58
59      ENABLE_BRBE_FOR_NS		:= 2
60      ENABLE_TRBE_FOR_NS		:= 2
61      ENABLE_FEAT_D128			:= 2
62      ENABLE_FEAT_FPMR			:= 2
63      ENABLE_FEAT_MOPS			:= 2
64      ENABLE_FEAT_FGWTE3		:= 2
65      ENABLE_FEAT_MPAM_PE_BW_CTRL	:= 2
66      ENABLE_FEAT_CPA2			:= 2
67      ENABLE_FEAT_UINJ			:= 2
68endif
69
70ENABLE_SYS_REG_TRACE_FOR_NS	:= 2
71ENABLE_FEAT_CSV2_2		:= 2
72ENABLE_FEAT_CSV2_3		:= 2
73ENABLE_FEAT_CLRBHB		:= 2
74ENABLE_FEAT_DEBUGV8P9		:= 2
75ENABLE_FEAT_DIT			:= 2
76ENABLE_FEAT_PAN			:= 2
77ENABLE_FEAT_VHE			:= 2
78CTX_INCLUDE_NEVE_REGS		:= 2
79ENABLE_FEAT_SEL2		:= 2
80ENABLE_TRF_FOR_NS		:= 2
81ENABLE_FEAT_ECV			:= 2
82ENABLE_FEAT_FGT			:= 2
83ENABLE_FEAT_FGT2		:= 2
84ENABLE_FEAT_THE			:= 2
85ENABLE_FEAT_TCR2		:= 2
86ENABLE_FEAT_S2PIE		:= 2
87ENABLE_FEAT_S1PIE		:= 2
88ENABLE_FEAT_S2POE		:= 2
89ENABLE_FEAT_S1POE		:= 2
90ENABLE_FEAT_SCTLR2		:= 2
91ENABLE_FEAT_MTE2		:= 2
92ENABLE_FEAT_LS64_ACCDATA	:= 2
93ENABLE_FEAT_AIE			:= 2
94ENABLE_FEAT_PFAR		:= 2
95ENABLE_FEAT_EBEP		:= 2
96
97ifeq (${ENABLE_RME},1)
98    ENABLE_FEAT_MEC		:= 2
99    RMMD_ENABLE_IDE_KEY_PROG	:= 1
100endif
101
102# The FVP platform depends on this macro to build with correct GIC driver.
103$(eval $(call add_define,FVP_USE_GIC_DRIVER))
104
105# Pass FVP_CLUSTER_COUNT to the build system.
106$(eval $(call add_define,FVP_CLUSTER_COUNT))
107
108# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
109$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
110
111# Pass FVP_MAX_PE_PER_CPU to the build system.
112$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
113
114# Pass FVP_GICR_REGION_PROTECTION to the build system.
115$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
116
117# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
118$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
119
120# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
121# choose the CCI driver , else the CCN driver
122ifeq ($(FVP_CLUSTER_COUNT), 0)
123$(error "Incorrect cluster count specified for FVP port")
124else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
125FVP_INTERCONNECT_DRIVER := FVP_CCI
126else
127FVP_INTERCONNECT_DRIVER := FVP_CCN
128endif
129
130$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
131
132# Choose the GIC sources depending upon the how the FVP will be invoked
133ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
134USE_GIC_DRIVER			:=	3
135
136# The GIC model (GIC-600 or GIC-500) will be detected at runtime
137GICV3_SUPPORT_GIC600		:=	1
138GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
139
140FVP_SECURITY_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
141ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
142BL31_SOURCES		+=	plat/arm/board/fvp/fconf/fconf_gicv3_config_getter.c
143endif
144
145ifeq (${HW_ASSISTED_COHERENCY}, 0)
146FVP_DT_PREFIX			:= fvp-base-gicv3-psci
147else
148FVP_DT_PREFIX			:= fvp-base-gicv3-psci-dynamiq
149endif
150else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV5)
151USE_GIC_DRIVER		:=	5
152ENABLE_FEAT_GCIE	:=	1
153BL31_SOURCES		+=	plat/arm/board/fvp/fvp_gicv5.c
154FVP_DT_PREFIX		:=	fvp-base-gicv5-psci
155ifneq ($(SPD),none)
156        $(error Error: GICv5 is not compatible with SPDs)
157endif
158ifeq ($(ENABLE_RME),1)
159       $(error Error: GICv5 is not compatible with RME)
160endif
161else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
162USE_GIC_DRIVER		:=	2
163
164# No GICv4 extension
165GIC_ENABLE_V4_EXTN	:=	0
166$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
167
168FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
169else
170$(error "Incorrect GIC driver chosen on FVP port")
171endif
172
173ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
174FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
175else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
176FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
177					plat/arm/common/arm_ccn.c
178else
179$(error "Incorrect CCN driver chosen on FVP port")
180endif
181
182FVP_SECURITY_SOURCES	+=	drivers/arm/tzc/tzc400.c		\
183				plat/arm/board/fvp/fvp_security.c	\
184				plat/arm/common/arm_tzc400.c
185
186
187PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include		\
188				-Iinclude/lib/psa
189
190
191PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
192
193FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
194
195ifeq (${ARCH}, aarch64)
196
197# select a different set of CPU files, depending on whether we compile for
198# hardware assisted coherency cores or not
199ifeq (${HW_ASSISTED_COHERENCY}, 0)
200# Cores used without DSU
201	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
202				lib/cpus/aarch64/cortex_a53.S			\
203				lib/cpus/aarch64/cortex_a57.S			\
204				lib/cpus/aarch64/cortex_a72.S			\
205				lib/cpus/aarch64/cortex_a73.S
206else
207# Cores used with DSU only
208	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
209	# AArch64-only cores
210	# TODO: add all cores to the appropriate lists
211		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a65.S		\
212					lib/cpus/aarch64/cortex_a65ae.S		\
213					lib/cpus/aarch64/cortex_a76.S		\
214					lib/cpus/aarch64/cortex_a76ae.S		\
215					lib/cpus/aarch64/cortex_a77.S		\
216					lib/cpus/aarch64/cortex_a78.S		\
217					lib/cpus/aarch64/cortex_a78_ae.S	\
218					lib/cpus/aarch64/cortex_a78c.S		\
219					lib/cpus/aarch64/cortex_a710.S		\
220					lib/cpus/aarch64/cortex_a715.S		\
221					lib/cpus/aarch64/cortex_a720.S		\
222					lib/cpus/aarch64/cortex_a720_ae.S	\
223					lib/cpus/aarch64/neoverse_n1.S		\
224					lib/cpus/aarch64/neoverse_n2.S		\
225					lib/cpus/aarch64/neoverse_v1.S		\
226					lib/cpus/aarch64/neoverse_e1.S		\
227					lib/cpus/aarch64/cortex_x2.S		\
228					lib/cpus/aarch64/cortex_x4.S
229	endif
230	# AArch64/AArch32 cores
231	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
232				lib/cpus/aarch64/cortex_a75.S
233endif
234
235#Include all CPUs to build to support all-errata build.
236ifeq (${ENABLE_ERRATA_ALL},1)
237	BUILD_CPUS_WITH_NO_FVP_MODEL = 1
238	FVP_CPU_LIBS    +=    	lib/cpus/aarch64/cortex_a320.S          \
239				lib/cpus/aarch64/cortex_a510.S		\
240				lib/cpus/aarch64/cortex_a520.S		\
241				lib/cpus/aarch64/cortex_a725.S          \
242				lib/cpus/aarch64/cortex_x1.S            \
243				lib/cpus/aarch64/cortex_x3.S            \
244				lib/cpus/aarch64/cortex_x925.S          \
245				lib/cpus/aarch64/neoverse_n3.S          \
246				lib/cpus/aarch64/neoverse_v2.S          \
247				lib/cpus/aarch64/neoverse_v3.S
248endif
249
250#Build AArch64-only CPUs with no FVP model yet.
251ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
252	ERRATA_SME_POWER_DOWN := 1
253	FVP_CPU_LIBS    +=	lib/cpus/aarch64/c1_pro.S		\
254				lib/cpus/aarch64/c1_nano.S		\
255				lib/cpus/aarch64/c1_ultra.S		\
256				lib/cpus/aarch64/c1_premium.S		\
257				lib/cpus/aarch64/canyon.S		\
258				lib/cpus/aarch64/caddo.S		\
259				lib/cpus/aarch64/veymont.S		\
260				lib/cpus/aarch64/dionysus.S		\
261				lib/cpus/aarch64/venom.S
262endif
263
264else
265FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S			\
266				lib/cpus/aarch32/cortex_a57.S			\
267				lib/cpus/aarch32/cortex_a53.S
268endif
269
270BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
271				drivers/arm/sp805/sp805.c			\
272				drivers/delay_timer/delay_timer.c		\
273				drivers/io/io_semihosting.c			\
274				lib/semihosting/semihosting.c			\
275				lib/semihosting/${ARCH}/semihosting_call.S	\
276				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
277				plat/arm/board/fvp/fvp_bl1_setup.c		\
278				plat/arm/board/fvp/fvp_cpu_pwr.c		\
279				plat/arm/board/fvp/fvp_err.c			\
280				plat/arm/board/fvp/fvp_io_storage.c		\
281				plat/arm/board/fvp/fvp_topology.c		\
282				${FVP_CPU_LIBS}					\
283				${FVP_INTERCONNECT_SOURCES}
284
285ifeq (${USE_SP804_TIMER},1)
286BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
287else
288BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
289endif
290
291
292BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
293				drivers/io/io_semihosting.c			\
294				lib/utils/mem_region.c				\
295				lib/semihosting/semihosting.c			\
296				lib/semihosting/${ARCH}/semihosting_call.S	\
297				plat/arm/board/fvp/fvp_bl2_setup.c		\
298				plat/arm/board/fvp/fvp_err.c			\
299				plat/arm/board/fvp/fvp_io_storage.c		\
300				plat/arm/common/arm_nor_psci_mem_protect.c	\
301				${FVP_SECURITY_SOURCES}
302
303
304ifeq (${COT_DESC_IN_DTB},1)
305BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
306endif
307
308ifeq (${ENABLE_RME},1)
309BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S	\
310				plat/arm/board/fvp/fvp_cpu_pwr.c
311
312BL31_SOURCES		+=	plat/arm/board/fvp/fvp_plat_attest_token.c	\
313				plat/arm/board/fvp/fvp_realm_attest_key.c	\
314				plat/arm/board/fvp/fvp_el3_token_sign.c		\
315				plat/arm/board/fvp/fvp_ide_keymgmt.c		\
316				plat/arm/common/plat_rmm_mem_carveout.c
317endif
318
319ifneq (${ENABLE_FEAT_RNG_TRAP},0)
320BL31_SOURCES		+=	plat/arm/board/fvp/fvp_sync_traps.c
321endif
322
323ifeq (${RESET_TO_BL2},1)
324BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
325				plat/arm/board/fvp/fvp_cpu_pwr.c		\
326				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
327				${FVP_CPU_LIBS}					\
328				${FVP_INTERCONNECT_SOURCES}
329endif
330
331ifeq (${USE_SP804_TIMER},1)
332BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
333endif
334
335BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
336				${FVP_SECURITY_SOURCES}
337
338ifeq (${USE_SP804_TIMER},1)
339BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
340endif
341
342BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
343				drivers/arm/smmu/smmu_v3.c			\
344				drivers/delay_timer/delay_timer.c		\
345				drivers/cfi/v2m/v2m_flash.c			\
346				lib/utils/mem_region.c				\
347				plat/arm/board/fvp/fvp_bl31_setup.c		\
348				plat/arm/board/fvp/fvp_console.c		\
349				plat/arm/board/fvp/fvp_pm.c			\
350				plat/arm/board/fvp/fvp_topology.c		\
351				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
352				plat/arm/board/fvp/fvp_cpu_pwr.c		\
353				plat/arm/common/arm_nor_psci_mem_protect.c	\
354				${FVP_CPU_LIBS}					\
355				${FVP_INTERCONNECT_SOURCES}			\
356				${FVP_SECURITY_SOURCES}
357
358# Support for fconf in BL31
359# Added separately from the above list for better readability
360ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
361BL31_SOURCES		+=	lib/fconf/fconf.c				\
362				lib/fconf/fconf_dyn_cfg_getter.c		\
363				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
364
365BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
366
367ifeq (${SEC_INT_DESC_IN_FCONF},1)
368BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
369endif
370
371endif
372
373ifeq (${USE_SP804_TIMER},1)
374BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
375else
376BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
377endif
378
379# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
380FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
381
382FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
383$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
384HW_CONFIG		:=	${FVP_HW_CONFIG}
385
386HW_CONFIG_BASE		?=	0x82000000
387
388# Set default initrd base 128MiB offset of the default kernel address in FVP
389INITRD_BASE		?=	0x90000000
390
391# Kernel base address supports Linux kernels before v5.7
392# DTB base 1MiB before normal base kernel address in FVP (0x88000000)
393ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
394    PRELOADED_BL33_BASE ?= 0x80080000
395    ifeq (${RESET_TO_BL31},1)
396        ARM_PRELOADED_DTB_BASE ?= 0x87F00000
397    endif
398endif
399
400ifeq (${TRANSFER_LIST}, 0)
401FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
402					${PLAT}_fw_config.dts		\
403					${PLAT}_tb_fw_config.dts	\
404					${PLAT}_soc_fw_config.dts	\
405					${PLAT}_nt_fw_config.dts	\
406				)
407
408FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
409FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
410FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
411FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
412
413ifeq (${SPD},tspd)
414FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
415FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
416
417# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
418$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
419endif
420
421# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
422$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
423# Add the NT_FW_CONFIG to FIP and specify the same to certtool
424$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
425endif
426
427ifeq (${SPD},spmd)
428
429ifeq ($(ARM_SPMC_MANIFEST_DTS),)
430ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
431endif
432
433FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
434FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
435
436# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
437$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
438endif
439
440# Add the HW_CONFIG to FIP and specify the same to certtool
441$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
442
443ifeq (${TRANSFER_LIST}, 1)
444
445ifeq ($(RESET_TO_BL31), 1)
446FW_HANDOFF_SIZE			:=	20000
447
448TRANSFER_LIST_DTB_OFFSET	:=	0x20
449$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
450endif
451endif
452
453ifeq (${HOB_LIST}, 1)
454include lib/hob/hob.mk
455endif
456
457# Enable dynamic mitigation support by default
458DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
459
460ifneq (${ENABLE_FEAT_AMU},0)
461BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
462				lib/cpus/aarch64/cpuamu_helpers.S
463
464ifeq (${HW_ASSISTED_COHERENCY}, 1)
465BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
466				lib/cpus/aarch64/neoverse_n1_pubsub.c
467endif
468endif
469
470ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
471    ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
472        BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
473    endif
474    BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c	\
475					plat/arm/board/fvp/aarch64/fvp_ea.c
476endif
477
478ifneq (${ENABLE_STACK_PROTECTOR},0)
479PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
480endif
481
482# Enable the dynamic translation tables library.
483ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
484    ifeq (${ARCH},aarch32)
485        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
486    else # AArch64
487        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
488    endif
489endif
490
491ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
492    ifeq (${ARCH},aarch32)
493        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
494    else # AArch64
495        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
496        ifeq (${SPD},tspd)
497            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
498        endif
499    endif
500endif
501
502ifeq (${USE_DEBUGFS},1)
503    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
504endif
505
506# Add support for platform supplied linker script for BL31 build
507PLAT_EXTRA_LD_SCRIPT	:=	1
508
509ifneq (${RESET_TO_BL2}, 0)
510    override BL1_SOURCES =
511endif
512
513include plat/arm/board/common/board_common.mk
514include plat/arm/common/arm_common.mk
515
516ifeq (${MEASURED_BOOT},1)
517BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
518				plat/arm/board/fvp/fvp_bl1_measured_boot.c	\
519				lib/psa/measured_boot.c
520
521BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
522				plat/arm/board/fvp/fvp_bl2_measured_boot.c	\
523				lib/psa/measured_boot.c
524endif
525
526ifeq (${DRTM_SUPPORT}, 1)
527BL31_SOURCES   += plat/arm/board/fvp/fvp_drtm_addr.c	\
528		  plat/arm/board/fvp/fvp_drtm_dma_prot.c	\
529		  plat/arm/board/fvp/fvp_drtm_err.c	\
530		  plat/arm/board/fvp/fvp_drtm_measurement.c	\
531		  plat/arm/board/fvp/fvp_drtm_stub.c	\
532		  plat/arm/common/arm_dyn_cfg.c		\
533		  plat/arm/board/fvp/fvp_err.c
534endif
535
536ifeq (${TRUSTED_BOARD_BOOT}, 1)
537BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
538BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
539
540# FVP being a development platform, enable capability to disable Authentication
541# dynamically if TRUSTED_BOARD_BOOT is set.
542DYN_DISABLE_AUTH	:=	1
543endif
544
545ifeq (${SPMC_AT_EL3}, 1)
546PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_el3_spmc.c
547endif
548
549PSCI_OS_INIT_MODE	:=	1
550
551ifeq (${SPD},spmd)
552BL31_SOURCES	+=	plat/arm/board/fvp/fvp_spmd.c
553endif
554
555# Test specific macros, keep them at bottom of this file
556$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
557ifeq (${PLATFORM_TEST_EA_FFH}, 1)
558    ifeq (${FFH_SUPPORT}, 0)
559         $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
560    endif
561
562endif
563
564PLATFORM_TEST_RAS_FFH	?=	0
565$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
566ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
567    ifeq (${ENABLE_FEAT_RAS}, 0)
568         $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
569    endif
570    ifeq (${SDEI_SUPPORT}, 0)
571         $(error "PLATFORM_TEST_RAS_FFH expects SDEI_SUPPORT to be 1")
572    endif
573    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
574         $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
575    endif
576endif
577
578$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
579ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
580    ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
581         $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
582    endif
583    ifeq (${ENABLE_SPMD_LP}, 0)
584         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
585    endif
586    ifeq (${ENABLE_FEAT_RAS}, 0)
587         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
588    endif
589    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
590         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
591    endif
592endif
593
594ifeq (${ERRATA_ABI_SUPPORT}, 1)
595include plat/arm/board/fvp/fvp_cpu_errata.mk
596endif
597
598# Build macro necessary for running SPM tests on FVP platform
599$(eval $(call add_define,PLAT_TEST_SPM))
600
601ifeq (${LFA_SUPPORT},1)
602BL31_SOURCES            +=      plat/arm/board/fvp/fvp_lfa.c
603endif
604
605# This is set to 1 by default when the firmware update
606# support is enabled. Since the BL2 image is not updatable
607ifeq ($(PSA_FWU_SUPPORT),1)
608    SEPARATE_BL2_FIP  :=	1
609endif
610
611ifeq (${TRANSFER_LIST}, 0)
612ifeq (${SEPARATE_BL2_FIP},1)
613$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG},BL2_))
614$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG},BL2_))
615else
616$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
617$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
618endif
619endif
620