xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision 27cd1a4762c50eb461f74c7c43eee17b7bdde024)
1#
2# Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Use the GICv3 driver on the FVP by default
8FVP_USE_GIC_DRIVER	:= FVP_GICV3
9
10# Use the SP804 timer instead of the generic one
11FVP_USE_SP804_TIMER	:= 0
12
13# Default cluster count for FVP
14FVP_CLUSTER_COUNT	:= 2
15
16# Default number of CPUs per cluster on FVP
17FVP_MAX_CPUS_PER_CLUSTER	:= 4
18
19# Default number of threads per CPU on FVP
20FVP_MAX_PE_PER_CPU	:= 1
21
22FVP_DT_PREFIX		:= fvp-base-gicv3-psci
23
24$(eval $(call assert_boolean,FVP_USE_SP804_TIMER))
25$(eval $(call add_define,FVP_USE_SP804_TIMER))
26
27# The FVP platform depends on this macro to build with correct GIC driver.
28$(eval $(call add_define,FVP_USE_GIC_DRIVER))
29
30# Pass FVP_CLUSTER_COUNT to the build system.
31$(eval $(call add_define,FVP_CLUSTER_COUNT))
32
33# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
34$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
35
36# Pass FVP_MAX_PE_PER_CPU to the build system.
37$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
38
39# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
40# choose the CCI driver , else the CCN driver
41ifeq ($(FVP_CLUSTER_COUNT), 0)
42$(error "Incorrect cluster count specified for FVP port")
43else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
44FVP_INTERCONNECT_DRIVER := FVP_CCI
45else
46FVP_INTERCONNECT_DRIVER := FVP_CCN
47endif
48
49$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
50
51# Choose the GIC sources depending upon the how the FVP will be invoked
52ifeq (${FVP_USE_GIC_DRIVER},$(filter ${FVP_USE_GIC_DRIVER},FVP_GICV3 FVP_GIC600))
53
54	# GIC500 is the default option in case GICV3_IMPL is not set
55	ifeq (${FVP_USE_GIC_DRIVER}, FVP_GIC600)
56		GICV3_IMPL	:=	GIC600
57	endif
58
59GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
60
61# Include GICv3 driver files
62include drivers/arm/gic/v3/gicv3.mk
63
64FVP_GIC_SOURCES		:=	${GICV3_SOURCES}			\
65				plat/common/plat_gicv3.c		\
66				plat/arm/common/arm_gicv3.c
67
68	ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
69		FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
70	endif
71
72else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
73
74# No GICv4 extension
75GIC_ENABLE_V4_EXTN	:=	0
76$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
77
78# No support for extended PPI and SPI range
79GIC_EXT_INTID		:=	0
80$(eval $(call add_define,GIC_EXT_INTID))
81
82FVP_GIC_SOURCES		:=	drivers/arm/gic/common/gic_common.c	\
83				drivers/arm/gic/v2/gicv2_main.c		\
84				drivers/arm/gic/v2/gicv2_helpers.c	\
85				plat/common/plat_gicv2.c		\
86				plat/arm/common/arm_gicv2.c
87
88FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
89else
90$(error "Incorrect GIC driver chosen on FVP port")
91endif
92
93ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
94FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
95else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
96FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
97					plat/arm/common/arm_ccn.c
98else
99$(error "Incorrect CCN driver chosen on FVP port")
100endif
101
102FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
103				plat/arm/board/fvp/fvp_security.c	\
104				plat/arm/common/arm_tzc400.c
105
106
107PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include
108
109
110PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
111
112FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
113
114ifeq (${ARCH}, aarch64)
115
116# select a different set of CPU files, depending on whether we compile for
117# hardware assisted coherency cores or not
118ifeq (${HW_ASSISTED_COHERENCY}, 0)
119# Cores used without DSU
120	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
121				lib/cpus/aarch64/cortex_a53.S			\
122				lib/cpus/aarch64/cortex_a57.S			\
123				lib/cpus/aarch64/cortex_a72.S			\
124				lib/cpus/aarch64/cortex_a73.S
125else
126# Cores used with DSU only
127	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
128	# AArch64-only cores
129		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a76.S		\
130					lib/cpus/aarch64/cortex_a76ae.S		\
131					lib/cpus/aarch64/cortex_a77.S		\
132					lib/cpus/aarch64/cortex_a78.S		\
133					lib/cpus/aarch64/neoverse_n1.S		\
134					lib/cpus/aarch64/neoverse_e1.S		\
135					lib/cpus/aarch64/neoverse_zeus.S	\
136					lib/cpus/aarch64/cortex_hercules_ae.S	\
137					lib/cpus/aarch64/cortex_klein.S	        \
138					lib/cpus/aarch64/cortex_matterhorn.S	\
139					lib/cpus/aarch64/cortex_a65.S		\
140					lib/cpus/aarch64/cortex_a65ae.S
141	endif
142	# AArch64/AArch32 cores
143	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
144				lib/cpus/aarch64/cortex_a75.S
145endif
146
147else
148FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S
149endif
150
151BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
152				drivers/arm/sp805/sp805.c			\
153				drivers/delay_timer/delay_timer.c		\
154				drivers/io/io_semihosting.c			\
155				lib/semihosting/semihosting.c			\
156				lib/semihosting/${ARCH}/semihosting_call.S	\
157				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
158				plat/arm/board/fvp/fvp_bl1_setup.c		\
159				plat/arm/board/fvp/fvp_err.c			\
160				plat/arm/board/fvp/fvp_io_storage.c		\
161				${FVP_CPU_LIBS}					\
162				${FVP_INTERCONNECT_SOURCES}
163
164ifeq (${FVP_USE_SP804_TIMER},1)
165BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
166else
167BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
168endif
169
170
171BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
172				drivers/io/io_semihosting.c			\
173				lib/utils/mem_region.c				\
174				lib/semihosting/semihosting.c			\
175				lib/semihosting/${ARCH}/semihosting_call.S	\
176				plat/arm/board/fvp/fvp_bl2_setup.c		\
177				plat/arm/board/fvp/fvp_err.c			\
178				plat/arm/board/fvp/fvp_io_storage.c		\
179				plat/arm/common/arm_nor_psci_mem_protect.c	\
180				${FVP_SECURITY_SOURCES}
181
182
183
184ifeq (${BL2_AT_EL3},1)
185BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
186				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
187				${FVP_CPU_LIBS}					\
188				${FVP_INTERCONNECT_SOURCES}
189endif
190
191ifeq (${FVP_USE_SP804_TIMER},1)
192BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
193endif
194
195BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
196				${FVP_SECURITY_SOURCES}
197
198ifeq (${FVP_USE_SP804_TIMER},1)
199BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
200endif
201
202BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
203				drivers/arm/smmu/smmu_v3.c			\
204				drivers/delay_timer/delay_timer.c		\
205				drivers/cfi/v2m/v2m_flash.c			\
206				lib/utils/mem_region.c				\
207				plat/arm/board/fvp/fvp_bl31_setup.c		\
208				plat/arm/board/fvp/fvp_console.c		\
209				plat/arm/board/fvp/fvp_pm.c			\
210				plat/arm/board/fvp/fvp_topology.c		\
211				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
212				plat/arm/common/arm_nor_psci_mem_protect.c	\
213				${FVP_CPU_LIBS}					\
214				${FVP_GIC_SOURCES}				\
215				${FVP_INTERCONNECT_SOURCES}			\
216				${FVP_SECURITY_SOURCES}
217
218# Support for fconf in BL31
219# Added separately from the above list for better readability
220ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),)
221BL31_SOURCES		+=	common/fdt_wrappers.c				\
222				lib/fconf/fconf.c				\
223				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
224endif
225
226ifeq (${FVP_USE_SP804_TIMER},1)
227BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
228else
229BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
230endif
231
232# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
233ifdef UNIX_MK
234FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
235FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
236					${PLAT}_fw_config.dts		\
237					${PLAT}_soc_fw_config.dts	\
238					${PLAT}_nt_fw_config.dts	\
239				)
240
241FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
242FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
243FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
244
245ifeq (${SPD},tspd)
246FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
247FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
248
249# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
250$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config))
251endif
252
253ifeq (${SPD},spmd)
254FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
255FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_spmc_manifest.dtb
256
257# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
258$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config))
259endif
260
261# Add the TB_FW_CONFIG to FIP and specify the same to certtool
262$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config))
263# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
264$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config))
265# Add the NT_FW_CONFIG to FIP and specify the same to certtool
266$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config))
267
268FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
269$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
270
271# Add the HW_CONFIG to FIP and specify the same to certtool
272$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config))
273endif
274
275# Enable Activity Monitor Unit extensions by default
276ENABLE_AMU			:=	1
277
278# Enable dynamic mitigation support by default
279DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
280
281# Enable reclaiming of BL31 initialisation code for secondary cores
282# stacks for FVP. However, don't enable reclaiming for clang.
283ifneq (${RESET_TO_BL31},1)
284ifeq ($(findstring clang,$(notdir $(CC))),)
285RECLAIM_INIT_CODE	:=	1
286endif
287endif
288
289ifeq (${ENABLE_AMU},1)
290BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
291				lib/cpus/aarch64/cpuamu_helpers.S
292
293ifeq (${HW_ASSISTED_COHERENCY}, 1)
294BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
295				lib/cpus/aarch64/neoverse_n1_pubsub.c
296endif
297endif
298
299ifeq (${RAS_EXTENSION},1)
300BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
301endif
302
303ifneq (${ENABLE_STACK_PROTECTOR},0)
304PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
305endif
306
307ifeq (${ARCH},aarch32)
308    NEED_BL32 := yes
309endif
310
311# Enable the dynamic translation tables library.
312ifeq (${ARCH},aarch32)
313    ifeq (${RESET_TO_SP_MIN},1)
314        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
315    endif
316else # AArch64
317    ifeq (${RESET_TO_BL31},1)
318        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
319    endif
320    ifeq (${SPD},trusty)
321        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
322    endif
323endif
324
325ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
326    ifeq (${ARCH},aarch32)
327        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
328    else # AArch64
329        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
330        ifeq (${SPD},tspd)
331            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
332        endif
333    endif
334endif
335
336ifeq (${USE_DEBUGFS},1)
337    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
338endif
339
340# Add support for platform supplied linker script for BL31 build
341$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
342
343ifneq (${BL2_AT_EL3}, 0)
344    override BL1_SOURCES =
345endif
346
347include plat/arm/board/common/board_common.mk
348include plat/arm/common/arm_common.mk
349
350ifeq (${TRUSTED_BOARD_BOOT}, 1)
351BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
352BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
353# FVP being a development platform, enable capability to disable Authentication
354# dynamically if TRUSTED_BOARD_BOOT is set.
355DYN_DISABLE_AUTH	:=	1
356endif
357