1# 2# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7include common/fdt_wrappers.mk 8 9# Use the GICv3 driver on the FVP by default 10FVP_USE_GIC_DRIVER := FVP_GICV3 11 12# Default cluster count for FVP 13FVP_CLUSTER_COUNT := 2 14 15# Default number of CPUs per cluster on FVP 16FVP_MAX_CPUS_PER_CLUSTER := 4 17 18# Default number of threads per CPU on FVP 19FVP_MAX_PE_PER_CPU := 1 20 21# Disable redistributor frame of inactive/fused CPU cores by marking it as read 22# only; enable redistributor frames of all CPU cores by default. 23FVP_GICR_REGION_PROTECTION := 0 24 25ifeq (${HW_ASSISTED_COHERENCY}, 0) 26FVP_DT_PREFIX := fvp-base-gicv3-psci 27else 28FVP_DT_PREFIX := fvp-base-gicv3-psci-dynamiq 29endif 30# fdts is wrong otherwise 31 32# Size (in kilobytes) of the Trusted SRAM region to utilize when building for 33# the FVP platform. 34ifeq (${ENABLE_RME},1) 35FVP_TRUSTED_SRAM_SIZE := 384 36else 37FVP_TRUSTED_SRAM_SIZE := 256 38endif 39 40# Macro to enable helpers for running SPM tests. Disabled by default. 41PLAT_TEST_SPM := 0 42 43# By default dont build CPUs with no FVP model. 44BUILD_CPUS_WITH_NO_FVP_MODEL ?= 0 45 46ENABLE_FEAT_AMU := 2 47ENABLE_FEAT_AMUv1p1 := 2 48ENABLE_FEAT_HCX := 2 49ENABLE_FEAT_RNG := 2 50ENABLE_FEAT_TWED := 2 51ENABLE_FEAT_GCS := 2 52 53ifeq (${ARCH}, aarch64) 54 55ifeq (${SPM_MM}, 0) 56ifeq (${CTX_INCLUDE_FPREGS}, 0) 57 ENABLE_SME_FOR_NS := 2 58 ENABLE_SME2_FOR_NS := 2 59else 60 ENABLE_SVE_FOR_NS := 0 61 ENABLE_SME_FOR_NS := 0 62 ENABLE_SME2_FOR_NS := 0 63endif 64endif 65 66 ENABLE_BRBE_FOR_NS := 2 67 ENABLE_TRBE_FOR_NS := 2 68 ENABLE_FEAT_D128 := 2 69 ENABLE_FEAT_FPMR := 2 70 ENABLE_FEAT_MOPS := 2 71endif 72 73ENABLE_SYS_REG_TRACE_FOR_NS := 2 74ENABLE_FEAT_CSV2_2 := 2 75ENABLE_FEAT_CSV2_3 := 2 76ENABLE_FEAT_DEBUGV8P9 := 2 77ENABLE_FEAT_DIT := 2 78ENABLE_FEAT_PAN := 2 79ENABLE_FEAT_VHE := 2 80CTX_INCLUDE_NEVE_REGS := 2 81ENABLE_FEAT_SEL2 := 2 82ENABLE_TRF_FOR_NS := 2 83ENABLE_FEAT_ECV := 2 84ENABLE_FEAT_FGT := 2 85ENABLE_FEAT_FGT2 := 2 86ENABLE_FEAT_THE := 2 87ENABLE_FEAT_TCR2 := 2 88ENABLE_FEAT_S2PIE := 2 89ENABLE_FEAT_S1PIE := 2 90ENABLE_FEAT_S2POE := 2 91ENABLE_FEAT_S1POE := 2 92ENABLE_FEAT_SCTLR2 := 2 93ENABLE_FEAT_MTE2 := 2 94ENABLE_FEAT_LS64_ACCDATA := 2 95 96# The FVP platform depends on this macro to build with correct GIC driver. 97$(eval $(call add_define,FVP_USE_GIC_DRIVER)) 98 99# Pass FVP_CLUSTER_COUNT to the build system. 100$(eval $(call add_define,FVP_CLUSTER_COUNT)) 101 102# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. 103$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) 104 105# Pass FVP_MAX_PE_PER_CPU to the build system. 106$(eval $(call add_define,FVP_MAX_PE_PER_CPU)) 107 108# Pass FVP_GICR_REGION_PROTECTION to the build system. 109$(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) 110 111# Pass FVP_TRUSTED_SRAM_SIZE to the build system. 112$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE)) 113 114# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, 115# choose the CCI driver , else the CCN driver 116ifeq ($(FVP_CLUSTER_COUNT), 0) 117$(error "Incorrect cluster count specified for FVP port") 118else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) 119FVP_INTERCONNECT_DRIVER := FVP_CCI 120else 121FVP_INTERCONNECT_DRIVER := FVP_CCN 122endif 123 124$(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) 125 126# Choose the GIC sources depending upon the how the FVP will be invoked 127ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) 128 129# The GIC model (GIC-600 or GIC-500) will be detected at runtime 130GICV3_SUPPORT_GIC600 := 1 131GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 132 133# Include GICv3 driver files 134include drivers/arm/gic/v3/gicv3.mk 135 136FVP_GIC_SOURCES := ${GICV3_SOURCES} \ 137 plat/common/plat_gicv3.c \ 138 plat/arm/common/arm_gicv3.c 139 140 ifeq ($(filter 1,${RESET_TO_BL2} \ 141 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) 142 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c 143 endif 144 145else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) 146 147# No GICv4 extension 148GIC_ENABLE_V4_EXTN := 0 149$(eval $(call add_define,GIC_ENABLE_V4_EXTN)) 150 151# Include GICv2 driver files 152include drivers/arm/gic/v2/gicv2.mk 153 154FVP_GIC_SOURCES := ${GICV2_SOURCES} \ 155 plat/common/plat_gicv2.c \ 156 plat/arm/common/arm_gicv2.c 157 158FVP_DT_PREFIX := fvp-base-gicv2-psci 159else 160$(error "Incorrect GIC driver chosen on FVP port") 161endif 162 163ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) 164FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c 165else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) 166FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ 167 plat/arm/common/arm_ccn.c 168else 169$(error "Incorrect CCN driver chosen on FVP port") 170endif 171 172FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 173 plat/arm/board/fvp/fvp_security.c \ 174 plat/arm/common/arm_tzc400.c 175 176 177PLAT_INCLUDES := -Iplat/arm/board/fvp/include \ 178 -Iinclude/lib/psa 179 180 181PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c 182 183FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S 184 185ifeq (${ARCH}, aarch64) 186 187# select a different set of CPU files, depending on whether we compile for 188# hardware assisted coherency cores or not 189ifeq (${HW_ASSISTED_COHERENCY}, 0) 190# Cores used without DSU 191 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ 192 lib/cpus/aarch64/cortex_a53.S \ 193 lib/cpus/aarch64/cortex_a57.S \ 194 lib/cpus/aarch64/cortex_a72.S \ 195 lib/cpus/aarch64/cortex_a73.S 196else 197# Cores used with DSU only 198 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) 199 # AArch64-only cores 200 # TODO: add all cores to the appropriate lists 201 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a65.S \ 202 lib/cpus/aarch64/cortex_a65ae.S \ 203 lib/cpus/aarch64/cortex_a76.S \ 204 lib/cpus/aarch64/cortex_a76ae.S \ 205 lib/cpus/aarch64/cortex_a77.S \ 206 lib/cpus/aarch64/cortex_a78.S \ 207 lib/cpus/aarch64/cortex_a78_ae.S \ 208 lib/cpus/aarch64/cortex_a78c.S \ 209 lib/cpus/aarch64/cortex_a710.S \ 210 lib/cpus/aarch64/cortex_a715.S \ 211 lib/cpus/aarch64/cortex_a720.S \ 212 lib/cpus/aarch64/cortex_a720_ae.S \ 213 lib/cpus/aarch64/neoverse_n1.S \ 214 lib/cpus/aarch64/neoverse_n2.S \ 215 lib/cpus/aarch64/neoverse_v1.S \ 216 lib/cpus/aarch64/neoverse_e1.S \ 217 lib/cpus/aarch64/cortex_x2.S \ 218 lib/cpus/aarch64/cortex_x4.S 219 endif 220 # AArch64/AArch32 cores 221 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ 222 lib/cpus/aarch64/cortex_a75.S 223endif 224 225#Include all CPUs to build to support all-errata build. 226ifeq (${ENABLE_ERRATA_ALL},1) 227 BUILD_CPUS_WITH_NO_FVP_MODEL = 1 228 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a320.S \ 229 lib/cpus/aarch64/cortex_a510.S \ 230 lib/cpus/aarch64/cortex_a520.S \ 231 lib/cpus/aarch64/cortex_a725.S \ 232 lib/cpus/aarch64/cortex_x1.S \ 233 lib/cpus/aarch64/cortex_x3.S \ 234 lib/cpus/aarch64/cortex_x925.S \ 235 lib/cpus/aarch64/neoverse_n3.S \ 236 lib/cpus/aarch64/neoverse_v2.S \ 237 lib/cpus/aarch64/neoverse_v3.S 238endif 239 240#Build AArch64-only CPUs with no FVP model yet. 241ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1) 242 # travis/gelas need these 243 FEAT_PABANDON := 1 244 ERRATA_SME_POWER_DOWN := 1 245 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_gelas.S \ 246 lib/cpus/aarch64/nevis.S \ 247 lib/cpus/aarch64/travis.S \ 248 lib/cpus/aarch64/cortex_alto.S 249endif 250 251else 252FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \ 253 lib/cpus/aarch32/cortex_a57.S \ 254 lib/cpus/aarch32/cortex_a53.S 255endif 256 257BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ 258 drivers/arm/sp805/sp805.c \ 259 drivers/delay_timer/delay_timer.c \ 260 drivers/io/io_semihosting.c \ 261 lib/semihosting/semihosting.c \ 262 lib/semihosting/${ARCH}/semihosting_call.S \ 263 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 264 plat/arm/board/fvp/fvp_bl1_setup.c \ 265 plat/arm/board/fvp/fvp_cpu_pwr.c \ 266 plat/arm/board/fvp/fvp_err.c \ 267 plat/arm/board/fvp/fvp_io_storage.c \ 268 plat/arm/board/fvp/fvp_topology.c \ 269 ${FVP_CPU_LIBS} \ 270 ${FVP_INTERCONNECT_SOURCES} 271 272ifeq (${USE_SP804_TIMER},1) 273BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 274else 275BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c 276endif 277 278 279BL2_SOURCES += drivers/arm/sp805/sp805.c \ 280 drivers/io/io_semihosting.c \ 281 lib/utils/mem_region.c \ 282 lib/semihosting/semihosting.c \ 283 lib/semihosting/${ARCH}/semihosting_call.S \ 284 plat/arm/board/fvp/fvp_bl2_setup.c \ 285 plat/arm/board/fvp/fvp_err.c \ 286 plat/arm/board/fvp/fvp_io_storage.c \ 287 plat/arm/common/arm_nor_psci_mem_protect.c \ 288 ${FVP_SECURITY_SOURCES} 289 290 291ifeq (${COT_DESC_IN_DTB},1) 292BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c 293endif 294 295ifeq (${ENABLE_RME},1) 296BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S \ 297 plat/arm/board/fvp/fvp_cpu_pwr.c 298 299BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \ 300 plat/arm/board/fvp/fvp_realm_attest_key.c \ 301 plat/arm/board/fvp/fvp_el3_token_sign.c 302endif 303 304ifeq (${ENABLE_FEAT_RNG_TRAP},1) 305BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c 306endif 307 308ifeq (${RESET_TO_BL2},1) 309BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 310 plat/arm/board/fvp/fvp_cpu_pwr.c \ 311 plat/arm/board/fvp/fvp_bl2_el3_setup.c \ 312 ${FVP_CPU_LIBS} \ 313 ${FVP_INTERCONNECT_SOURCES} 314endif 315 316ifeq (${USE_SP804_TIMER},1) 317BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 318endif 319 320BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ 321 ${FVP_SECURITY_SOURCES} 322 323ifeq (${USE_SP804_TIMER},1) 324BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 325endif 326 327BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ 328 drivers/arm/smmu/smmu_v3.c \ 329 drivers/delay_timer/delay_timer.c \ 330 drivers/cfi/v2m/v2m_flash.c \ 331 lib/utils/mem_region.c \ 332 plat/arm/board/fvp/fvp_bl31_setup.c \ 333 plat/arm/board/fvp/fvp_console.c \ 334 plat/arm/board/fvp/fvp_pm.c \ 335 plat/arm/board/fvp/fvp_topology.c \ 336 plat/arm/board/fvp/aarch64/fvp_helpers.S \ 337 plat/arm/board/fvp/fvp_cpu_pwr.c \ 338 plat/arm/common/arm_nor_psci_mem_protect.c \ 339 ${FVP_CPU_LIBS} \ 340 ${FVP_GIC_SOURCES} \ 341 ${FVP_INTERCONNECT_SOURCES} \ 342 ${FVP_SECURITY_SOURCES} 343 344# Support for fconf in BL31 345# Added separately from the above list for better readability 346ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),) 347BL31_SOURCES += lib/fconf/fconf.c \ 348 lib/fconf/fconf_dyn_cfg_getter.c \ 349 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c 350 351BL31_SOURCES += ${FDT_WRAPPERS_SOURCES} 352 353ifeq (${SEC_INT_DESC_IN_FCONF},1) 354BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c 355endif 356 357endif 358 359ifeq (${USE_SP804_TIMER},1) 360BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 361else 362BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c 363endif 364 365# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) 366FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts 367 368FDT_SOURCES += ${FVP_HW_CONFIG_DTS} 369$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) 370HW_CONFIG := ${FVP_HW_CONFIG} 371 372# Set default initrd base 128MiB offset of the default kernel address in FVP 373INITRD_BASE ?= 0x90000000 374 375# Kernel base address supports Linux kernels before v5.7 376# DTB base 1MiB before normal base kernel address in FVP (0x88000000) 377ifeq (${ARM_LINUX_KERNEL_AS_BL33},1) 378 PRELOADED_BL33_BASE ?= 0x80080000 379 ifeq (${RESET_TO_BL31},1) 380 ARM_PRELOADED_DTB_BASE ?= 0x87F00000 381 endif 382endif 383 384ifeq (${TRANSFER_LIST}, 0) 385FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ 386 ${PLAT}_fw_config.dts \ 387 ${PLAT}_tb_fw_config.dts \ 388 ${PLAT}_soc_fw_config.dts \ 389 ${PLAT}_nt_fw_config.dts \ 390 ) 391 392FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 393FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 394FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb 395FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb 396 397ifeq (${SPD},tspd) 398FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts 399FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb 400 401# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 402$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 403endif 404 405ifeq (${SPD},spmd) 406 407ifeq ($(ARM_SPMC_MANIFEST_DTS),) 408ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts 409endif 410 411FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} 412FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb 413 414# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 415$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 416endif 417 418# Add the FW_CONFIG to FIP and specify the same to certtool 419$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) 420# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 421$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) 422# Add the NT_FW_CONFIG to FIP and specify the same to certtool 423$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) 424# Add the TB_FW_CONFIG to FIP and specify the same to certtool 425$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) 426endif 427 428# Add the HW_CONFIG to FIP and specify the same to certtool 429$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) 430 431ifeq (${TRANSFER_LIST}, 1) 432include lib/transfer_list/transfer_list.mk 433 434ifeq ($(RESET_TO_BL31), 1) 435FW_HANDOFF_SIZE := 20000 436 437TRANSFER_LIST_DTB_OFFSET := 0x20 438$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET)) 439endif 440endif 441 442ifeq (${HOB_LIST}, 1) 443include lib/hob/hob.mk 444endif 445 446# Enable dynamic mitigation support by default 447DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 448 449ifneq (${ENABLE_FEAT_AMU},0) 450BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ 451 lib/cpus/aarch64/cpuamu_helpers.S 452 453ifeq (${HW_ASSISTED_COHERENCY}, 1) 454BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ 455 lib/cpus/aarch64/neoverse_n1_pubsub.c 456endif 457endif 458 459ifeq (${HANDLE_EA_EL3_FIRST_NS},1) 460 ifeq (${ENABLE_FEAT_RAS},1) 461 ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1) 462 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c 463 else 464 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c 465 endif 466 else 467 BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ea.c 468 endif 469endif 470 471ifneq (${ENABLE_STACK_PROTECTOR},0) 472PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c 473endif 474 475# Enable the dynamic translation tables library. 476ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),) 477 ifeq (${ARCH},aarch32) 478 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 479 else # AArch64 480 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 481 endif 482endif 483 484ifeq (${ALLOW_RO_XLAT_TABLES}, 1) 485 ifeq (${ARCH},aarch32) 486 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 487 else # AArch64 488 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 489 ifeq (${SPD},tspd) 490 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 491 endif 492 endif 493endif 494 495ifeq (${USE_DEBUGFS},1) 496 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 497endif 498 499# Add support for platform supplied linker script for BL31 build 500$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) 501 502ifneq (${RESET_TO_BL2}, 0) 503 override BL1_SOURCES = 504endif 505 506include plat/arm/board/common/board_common.mk 507include plat/arm/common/arm_common.mk 508 509ifeq (${MEASURED_BOOT},1) 510BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 511 plat/arm/board/fvp/fvp_bl1_measured_boot.c \ 512 lib/psa/measured_boot.c 513 514BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 515 plat/arm/board/fvp/fvp_bl2_measured_boot.c \ 516 lib/psa/measured_boot.c 517endif 518 519ifeq (${DRTM_SUPPORT}, 1) 520BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \ 521 plat/arm/board/fvp/fvp_drtm_dma_prot.c \ 522 plat/arm/board/fvp/fvp_drtm_err.c \ 523 plat/arm/board/fvp/fvp_drtm_measurement.c \ 524 plat/arm/board/fvp/fvp_drtm_stub.c \ 525 plat/arm/common/arm_dyn_cfg.c \ 526 plat/arm/board/fvp/fvp_err.c 527endif 528 529ifeq (${TRUSTED_BOARD_BOOT}, 1) 530BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 531BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 532 533# FVP being a development platform, enable capability to disable Authentication 534# dynamically if TRUSTED_BOARD_BOOT is set. 535DYN_DISABLE_AUTH := 1 536endif 537 538ifeq (${SPMC_AT_EL3}, 1) 539PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c 540endif 541 542PSCI_OS_INIT_MODE := 1 543 544ifeq (${SPD},spmd) 545BL31_SOURCES += plat/arm/board/fvp/fvp_spmd.c 546endif 547 548# Test specific macros, keep them at bottom of this file 549$(eval $(call add_define,PLATFORM_TEST_EA_FFH)) 550ifeq (${PLATFORM_TEST_EA_FFH}, 1) 551 ifeq (${FFH_SUPPORT}, 0) 552 $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1") 553 endif 554 555endif 556 557$(eval $(call add_define,PLATFORM_TEST_RAS_FFH)) 558ifeq (${PLATFORM_TEST_RAS_FFH}, 1) 559 ifeq (${ENABLE_FEAT_RAS}, 0) 560 $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1") 561 endif 562 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) 563 $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1") 564 endif 565endif 566 567$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP)) 568ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1) 569 ifeq (${PLATFORM_TEST_RAS_FFH}, 1) 570 $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP") 571 endif 572 ifeq (${ENABLE_SPMD_LP}, 0) 573 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1") 574 endif 575 ifeq (${ENABLE_FEAT_RAS}, 0) 576 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1") 577 endif 578 ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0) 579 $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1") 580 endif 581endif 582 583ifeq (${ERRATA_ABI_SUPPORT}, 1) 584include plat/arm/board/fvp/fvp_cpu_errata.mk 585endif 586 587# Build macro necessary for running SPM tests on FVP platform 588$(eval $(call add_define,PLAT_TEST_SPM)) 589