xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision 1e8b5354574ac389bb3d29fdfcb9631cc8108ccb)
1#
2# Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7include common/fdt_wrappers.mk
8
9# Use the GICv3 driver on the FVP by default
10FVP_USE_GIC_DRIVER		:= FVP_GICV3
11
12# Default cluster count for FVP
13FVP_CLUSTER_COUNT		:= 2
14
15# Default number of CPUs per cluster on FVP
16FVP_MAX_CPUS_PER_CLUSTER	:= 4
17
18# Default number of threads per CPU on FVP
19FVP_MAX_PE_PER_CPU		:= 1
20
21# Disable redistributor frame of inactive/fused CPU cores by marking it as read
22# only; enable redistributor frames of all CPU cores by default.
23FVP_GICR_REGION_PROTECTION	:= 0
24
25# Size (in kilobytes) of the Trusted SRAM region to utilize when building for
26# the FVP platform.
27ifeq (${ENABLE_RME},1)
28FVP_TRUSTED_SRAM_SIZE		:= 384
29else
30FVP_TRUSTED_SRAM_SIZE		:= 256
31endif
32
33# Macro to enable helpers for running SPM tests. Disabled by default.
34PLAT_TEST_SPM	:= 0
35
36# By default dont build CPUs with no FVP model.
37BUILD_CPUS_WITH_NO_FVP_MODEL	?= 0
38
39ENABLE_FEAT_AMU			:= 2
40ENABLE_FEAT_AMUv1p1		:= 2
41ENABLE_FEAT_HCX			:= 2
42ENABLE_FEAT_RNG			:= 2
43ENABLE_FEAT_TWED		:= 2
44ENABLE_FEAT_GCS			:= 2
45
46ifeq (${ARCH}, aarch64)
47
48ifeq (${SPM_MM}, 0)
49ifeq (${CTX_INCLUDE_FPREGS}, 0)
50      ENABLE_SME_FOR_NS		:= 2
51      ENABLE_SME2_FOR_NS	:= 2
52else
53      ENABLE_SVE_FOR_NS		:= 0
54      ENABLE_SME_FOR_NS		:= 0
55      ENABLE_SME2_FOR_NS	:= 0
56endif
57endif
58
59      ENABLE_BRBE_FOR_NS	:= 2
60      ENABLE_TRBE_FOR_NS	:= 2
61      ENABLE_FEAT_D128		:= 2
62      ENABLE_FEAT_FPMR		:= 2
63      ENABLE_FEAT_MOPS		:= 2
64      ENABLE_FEAT_FGWTE3	:= 2
65endif
66
67ENABLE_SYS_REG_TRACE_FOR_NS	:= 2
68ENABLE_FEAT_CSV2_2		:= 2
69ENABLE_FEAT_CSV2_3		:= 2
70ENABLE_FEAT_DEBUGV8P9		:= 2
71ENABLE_FEAT_DIT			:= 2
72ENABLE_FEAT_PAN			:= 2
73ENABLE_FEAT_VHE			:= 2
74CTX_INCLUDE_NEVE_REGS		:= 2
75ENABLE_FEAT_SEL2		:= 2
76ENABLE_TRF_FOR_NS		:= 2
77ENABLE_FEAT_ECV			:= 2
78ENABLE_FEAT_FGT			:= 2
79ENABLE_FEAT_FGT2		:= 2
80ENABLE_FEAT_THE			:= 2
81ENABLE_FEAT_TCR2		:= 2
82ENABLE_FEAT_S2PIE		:= 2
83ENABLE_FEAT_S1PIE		:= 2
84ENABLE_FEAT_S2POE		:= 2
85ENABLE_FEAT_S1POE		:= 2
86ENABLE_FEAT_SCTLR2		:= 2
87ENABLE_FEAT_MTE2		:= 2
88ENABLE_FEAT_LS64_ACCDATA	:= 2
89
90ifeq (${ENABLE_RME},1)
91    ENABLE_FEAT_MEC		:= 2
92    RMMD_ENABLE_IDE_KEY_PROG	:= 1
93endif
94
95# The FVP platform depends on this macro to build with correct GIC driver.
96$(eval $(call add_define,FVP_USE_GIC_DRIVER))
97
98# Pass FVP_CLUSTER_COUNT to the build system.
99$(eval $(call add_define,FVP_CLUSTER_COUNT))
100
101# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
102$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
103
104# Pass FVP_MAX_PE_PER_CPU to the build system.
105$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
106
107# Pass FVP_GICR_REGION_PROTECTION to the build system.
108$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
109
110# Pass FVP_TRUSTED_SRAM_SIZE to the build system.
111$(eval $(call add_define,FVP_TRUSTED_SRAM_SIZE))
112
113# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
114# choose the CCI driver , else the CCN driver
115ifeq ($(FVP_CLUSTER_COUNT), 0)
116$(error "Incorrect cluster count specified for FVP port")
117else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
118FVP_INTERCONNECT_DRIVER := FVP_CCI
119else
120FVP_INTERCONNECT_DRIVER := FVP_CCN
121endif
122
123$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
124
125# Choose the GIC sources depending upon the how the FVP will be invoked
126ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
127USE_GIC_DRIVER			:=	3
128
129# The GIC model (GIC-600 or GIC-500) will be detected at runtime
130GICV3_SUPPORT_GIC600		:=	1
131GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
132
133FVP_SECURITY_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
134ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
135BL31_SOURCES		+=	plat/arm/board/fvp/fconf/fconf_gicv3_config_getter.c
136endif
137
138ifeq (${HW_ASSISTED_COHERENCY}, 0)
139FVP_DT_PREFIX			:= fvp-base-gicv3-psci
140else
141FVP_DT_PREFIX			:= fvp-base-gicv3-psci-dynamiq
142endif
143else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV5)
144USE_GIC_DRIVER		:=	5
145ENABLE_FEAT_GCIE	:=	1
146BL31_SOURCES		+=	plat/arm/board/fvp/fvp_gicv5.c
147FVP_DT_PREFIX		:=	"FVP does not provide a GICv5 dts yet"
148ifneq ($(SPD),none)
149        $(error Error: GICv5 is not compatible with SPDs)
150endif
151ifeq ($(ENABLE_RME),1)
152       $(error Error: GICv5 is not compatible with RME)
153endif
154else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
155USE_GIC_DRIVER		:=	2
156
157# No GICv4 extension
158GIC_ENABLE_V4_EXTN	:=	0
159$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
160
161FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
162else
163$(error "Incorrect GIC driver chosen on FVP port")
164endif
165
166ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
167FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
168else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
169FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
170					plat/arm/common/arm_ccn.c
171else
172$(error "Incorrect CCN driver chosen on FVP port")
173endif
174
175FVP_SECURITY_SOURCES	+=	drivers/arm/tzc/tzc400.c		\
176				plat/arm/board/fvp/fvp_security.c	\
177				plat/arm/common/arm_tzc400.c
178
179
180PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include		\
181				-Iinclude/lib/psa
182
183
184PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
185
186FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
187
188ifeq (${ARCH}, aarch64)
189
190# select a different set of CPU files, depending on whether we compile for
191# hardware assisted coherency cores or not
192ifeq (${HW_ASSISTED_COHERENCY}, 0)
193# Cores used without DSU
194	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
195				lib/cpus/aarch64/cortex_a53.S			\
196				lib/cpus/aarch64/cortex_a57.S			\
197				lib/cpus/aarch64/cortex_a72.S			\
198				lib/cpus/aarch64/cortex_a73.S
199else
200# Cores used with DSU only
201	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
202	# AArch64-only cores
203	# TODO: add all cores to the appropriate lists
204		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a65.S		\
205					lib/cpus/aarch64/cortex_a65ae.S		\
206					lib/cpus/aarch64/cortex_a76.S		\
207					lib/cpus/aarch64/cortex_a76ae.S		\
208					lib/cpus/aarch64/cortex_a77.S		\
209					lib/cpus/aarch64/cortex_a78.S		\
210					lib/cpus/aarch64/cortex_a78_ae.S	\
211					lib/cpus/aarch64/cortex_a78c.S		\
212					lib/cpus/aarch64/cortex_a710.S		\
213					lib/cpus/aarch64/cortex_a715.S		\
214					lib/cpus/aarch64/cortex_a720.S		\
215					lib/cpus/aarch64/cortex_a720_ae.S	\
216					lib/cpus/aarch64/neoverse_n1.S		\
217					lib/cpus/aarch64/neoverse_n2.S		\
218					lib/cpus/aarch64/neoverse_v1.S		\
219					lib/cpus/aarch64/neoverse_e1.S		\
220					lib/cpus/aarch64/cortex_x2.S		\
221					lib/cpus/aarch64/cortex_x4.S
222	endif
223	# AArch64/AArch32 cores
224	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
225				lib/cpus/aarch64/cortex_a75.S
226endif
227
228#Include all CPUs to build to support all-errata build.
229ifeq (${ENABLE_ERRATA_ALL},1)
230	BUILD_CPUS_WITH_NO_FVP_MODEL = 1
231	FVP_CPU_LIBS    +=    	lib/cpus/aarch64/cortex_a320.S          \
232				lib/cpus/aarch64/cortex_a510.S		\
233				lib/cpus/aarch64/cortex_a520.S		\
234				lib/cpus/aarch64/cortex_a725.S          \
235				lib/cpus/aarch64/cortex_x1.S            \
236				lib/cpus/aarch64/cortex_x3.S            \
237				lib/cpus/aarch64/cortex_x925.S          \
238				lib/cpus/aarch64/neoverse_n3.S          \
239				lib/cpus/aarch64/neoverse_v2.S          \
240				lib/cpus/aarch64/neoverse_v3.S
241endif
242
243#Build AArch64-only CPUs with no FVP model yet.
244ifeq (${BUILD_CPUS_WITH_NO_FVP_MODEL},1)
245	# travis/gelas need these
246	FEAT_PABANDON	:=	1
247	ERRATA_SME_POWER_DOWN := 1
248	FVP_CPU_LIBS    +=	lib/cpus/aarch64/cortex_gelas.S		\
249				lib/cpus/aarch64/nevis.S		\
250				lib/cpus/aarch64/travis.S		\
251				lib/cpus/aarch64/cortex_alto.S
252endif
253
254else
255FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S			\
256				lib/cpus/aarch32/cortex_a57.S			\
257				lib/cpus/aarch32/cortex_a53.S
258endif
259
260BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
261				drivers/arm/sp805/sp805.c			\
262				drivers/delay_timer/delay_timer.c		\
263				drivers/io/io_semihosting.c			\
264				lib/semihosting/semihosting.c			\
265				lib/semihosting/${ARCH}/semihosting_call.S	\
266				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
267				plat/arm/board/fvp/fvp_bl1_setup.c		\
268				plat/arm/board/fvp/fvp_cpu_pwr.c		\
269				plat/arm/board/fvp/fvp_err.c			\
270				plat/arm/board/fvp/fvp_io_storage.c		\
271				plat/arm/board/fvp/fvp_topology.c		\
272				${FVP_CPU_LIBS}					\
273				${FVP_INTERCONNECT_SOURCES}
274
275ifeq (${USE_SP804_TIMER},1)
276BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
277else
278BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
279endif
280
281
282BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
283				drivers/io/io_semihosting.c			\
284				lib/utils/mem_region.c				\
285				lib/semihosting/semihosting.c			\
286				lib/semihosting/${ARCH}/semihosting_call.S	\
287				plat/arm/board/fvp/fvp_bl2_setup.c		\
288				plat/arm/board/fvp/fvp_err.c			\
289				plat/arm/board/fvp/fvp_io_storage.c		\
290				plat/arm/common/arm_nor_psci_mem_protect.c	\
291				${FVP_SECURITY_SOURCES}
292
293
294ifeq (${COT_DESC_IN_DTB},1)
295BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
296endif
297
298ifeq (${ENABLE_RME},1)
299BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S	\
300				plat/arm/board/fvp/fvp_cpu_pwr.c
301
302BL31_SOURCES		+=	plat/arm/board/fvp/fvp_plat_attest_token.c	\
303				plat/arm/board/fvp/fvp_realm_attest_key.c	\
304				plat/arm/board/fvp/fvp_el3_token_sign.c		\
305				plat/arm/board/fvp/fvp_ide_keymgmt.c
306endif
307
308ifneq (${ENABLE_FEAT_RNG_TRAP},0)
309BL31_SOURCES		+=	plat/arm/board/fvp/fvp_sync_traps.c
310endif
311
312ifeq (${RESET_TO_BL2},1)
313BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
314				plat/arm/board/fvp/fvp_cpu_pwr.c		\
315				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
316				${FVP_CPU_LIBS}					\
317				${FVP_INTERCONNECT_SOURCES}
318endif
319
320ifeq (${USE_SP804_TIMER},1)
321BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
322endif
323
324BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
325				${FVP_SECURITY_SOURCES}
326
327ifeq (${USE_SP804_TIMER},1)
328BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
329endif
330
331BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
332				drivers/arm/smmu/smmu_v3.c			\
333				drivers/delay_timer/delay_timer.c		\
334				drivers/cfi/v2m/v2m_flash.c			\
335				lib/utils/mem_region.c				\
336				plat/arm/board/fvp/fvp_bl31_setup.c		\
337				plat/arm/board/fvp/fvp_console.c		\
338				plat/arm/board/fvp/fvp_pm.c			\
339				plat/arm/board/fvp/fvp_topology.c		\
340				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
341				plat/arm/board/fvp/fvp_cpu_pwr.c		\
342				plat/arm/common/arm_nor_psci_mem_protect.c	\
343				${FVP_CPU_LIBS}					\
344				${FVP_INTERCONNECT_SOURCES}			\
345				${FVP_SECURITY_SOURCES}
346
347# Support for fconf in BL31
348# Added separately from the above list for better readability
349ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
350BL31_SOURCES		+=	lib/fconf/fconf.c				\
351				lib/fconf/fconf_dyn_cfg_getter.c		\
352				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
353
354BL31_SOURCES		+=	${FDT_WRAPPERS_SOURCES}
355
356ifeq (${SEC_INT_DESC_IN_FCONF},1)
357BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
358endif
359
360endif
361
362ifeq (${USE_SP804_TIMER},1)
363BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
364else
365BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
366endif
367
368# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
369FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
370
371FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
372$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
373HW_CONFIG		:=	${FVP_HW_CONFIG}
374
375# Allow hw_config's secondary-load-address in the DT to be changed
376FVP_HW_CONFIG_ADDR	?=	0x82000000
377DTC_CPPFLAGS		+=	-DFVP_HW_CONFIG_ADDR=$(FVP_HW_CONFIG_ADDR)
378
379# Set default initrd base 128MiB offset of the default kernel address in FVP
380INITRD_BASE		?=	0x90000000
381
382# Kernel base address supports Linux kernels before v5.7
383# DTB base 1MiB before normal base kernel address in FVP (0x88000000)
384ifeq (${ARM_LINUX_KERNEL_AS_BL33},1)
385    PRELOADED_BL33_BASE ?= 0x80080000
386    ifeq (${RESET_TO_BL31},1)
387        ARM_PRELOADED_DTB_BASE ?= 0x87F00000
388    endif
389endif
390
391ifeq (${TRANSFER_LIST}, 0)
392FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
393					${PLAT}_fw_config.dts		\
394					${PLAT}_tb_fw_config.dts	\
395					${PLAT}_soc_fw_config.dts	\
396					${PLAT}_nt_fw_config.dts	\
397				)
398
399FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
400FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
401FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
402FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
403
404ifeq (${SPD},tspd)
405FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
406FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
407
408# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
409$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
410endif
411
412ifeq (${SPD},spmd)
413
414ifeq ($(ARM_SPMC_MANIFEST_DTS),)
415ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
416endif
417
418FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
419FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
420
421# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
422$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
423endif
424
425# Add the FW_CONFIG to FIP and specify the same to certtool
426$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
427# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
428$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
429# Add the NT_FW_CONFIG to FIP and specify the same to certtool
430$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
431# Add the TB_FW_CONFIG to FIP and specify the same to certtool
432$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
433endif
434
435# Add the HW_CONFIG to FIP and specify the same to certtool
436$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
437
438ifeq (${TRANSFER_LIST}, 1)
439
440ifeq ($(RESET_TO_BL31), 1)
441FW_HANDOFF_SIZE			:=	20000
442
443TRANSFER_LIST_DTB_OFFSET	:=	0x20
444$(eval $(call add_define,TRANSFER_LIST_DTB_OFFSET))
445endif
446endif
447
448ifeq (${HOB_LIST}, 1)
449include lib/hob/hob.mk
450endif
451
452# Enable dynamic mitigation support by default
453DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
454
455ifneq (${ENABLE_FEAT_AMU},0)
456BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
457				lib/cpus/aarch64/cpuamu_helpers.S
458
459ifeq (${HW_ASSISTED_COHERENCY}, 1)
460BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
461				lib/cpus/aarch64/neoverse_n1_pubsub.c
462endif
463endif
464
465ifeq (${HANDLE_EA_EL3_FIRST_NS},1)
466    ifeq (${ENABLE_FEAT_RAS},1)
467    	ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP},1)
468            BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_lsp_ras_sp.c
469	else
470            BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
471	endif
472    else
473        BL31_SOURCES		+= 	plat/arm/board/fvp/aarch64/fvp_ea.c
474    endif
475endif
476
477ifneq (${ENABLE_STACK_PROTECTOR},0)
478PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
479endif
480
481# Enable the dynamic translation tables library.
482ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
483    ifeq (${ARCH},aarch32)
484        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
485    else # AArch64
486        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
487    endif
488endif
489
490ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
491    ifeq (${ARCH},aarch32)
492        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
493    else # AArch64
494        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
495        ifeq (${SPD},tspd)
496            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
497        endif
498    endif
499endif
500
501ifeq (${USE_DEBUGFS},1)
502    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
503endif
504
505# Add support for platform supplied linker script for BL31 build
506$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
507
508ifneq (${RESET_TO_BL2}, 0)
509    override BL1_SOURCES =
510endif
511
512include plat/arm/board/common/board_common.mk
513include plat/arm/common/arm_common.mk
514
515ifeq (${MEASURED_BOOT},1)
516BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
517				plat/arm/board/fvp/fvp_bl1_measured_boot.c	\
518				lib/psa/measured_boot.c
519
520BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
521				plat/arm/board/fvp/fvp_bl2_measured_boot.c	\
522				lib/psa/measured_boot.c
523endif
524
525ifeq (${DRTM_SUPPORT}, 1)
526BL31_SOURCES   += plat/arm/board/fvp/fvp_drtm_addr.c	\
527		  plat/arm/board/fvp/fvp_drtm_dma_prot.c	\
528		  plat/arm/board/fvp/fvp_drtm_err.c	\
529		  plat/arm/board/fvp/fvp_drtm_measurement.c	\
530		  plat/arm/board/fvp/fvp_drtm_stub.c	\
531		  plat/arm/common/arm_dyn_cfg.c		\
532		  plat/arm/board/fvp/fvp_err.c
533endif
534
535ifeq (${TRUSTED_BOARD_BOOT}, 1)
536BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
537BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
538
539# FVP being a development platform, enable capability to disable Authentication
540# dynamically if TRUSTED_BOARD_BOOT is set.
541DYN_DISABLE_AUTH	:=	1
542endif
543
544ifeq (${SPMC_AT_EL3}, 1)
545PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_el3_spmc.c
546endif
547
548PSCI_OS_INIT_MODE	:=	1
549
550ifeq (${SPD},spmd)
551BL31_SOURCES	+=	plat/arm/board/fvp/fvp_spmd.c
552endif
553
554# Test specific macros, keep them at bottom of this file
555$(eval $(call add_define,PLATFORM_TEST_EA_FFH))
556ifeq (${PLATFORM_TEST_EA_FFH}, 1)
557    ifeq (${FFH_SUPPORT}, 0)
558         $(error "PLATFORM_TEST_EA_FFH expects FFH_SUPPORT to be 1")
559    endif
560
561endif
562
563$(eval $(call add_define,PLATFORM_TEST_RAS_FFH))
564ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
565    ifeq (${ENABLE_FEAT_RAS}, 0)
566         $(error "PLATFORM_TEST_RAS_FFH expects ENABLE_FEAT_RAS to be 1")
567    endif
568    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
569         $(error "PLATFORM_TEST_RAS_FFH expects HANDLE_EA_EL3_FIRST_NS to be 1")
570    endif
571endif
572
573$(eval $(call add_define,PLATFORM_TEST_FFH_LSP_RAS_SP))
574ifeq (${PLATFORM_TEST_FFH_LSP_RAS_SP}, 1)
575    ifeq (${PLATFORM_TEST_RAS_FFH}, 1)
576         $(error "PLATFORM_TEST_RAS_FFH is incompatible with PLATFORM_TEST_FFH_LSP_RAS_SP")
577    endif
578    ifeq (${ENABLE_SPMD_LP}, 0)
579         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_SPMD_LP to be 1")
580    endif
581    ifeq (${ENABLE_FEAT_RAS}, 0)
582         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects ENABLE_FEAT_RAS to be 1")
583    endif
584    ifeq (${HANDLE_EA_EL3_FIRST_NS}, 0)
585         $(error "PLATFORM_TEST_FFH_LSP_RAS_SP expects HANDLE_EA_EL3_FIRST_NS to be 1")
586    endif
587endif
588
589ifeq (${ERRATA_ABI_SUPPORT}, 1)
590include plat/arm/board/fvp/fvp_cpu_errata.mk
591endif
592
593# Build macro necessary for running SPM tests on FVP platform
594$(eval $(call add_define,PLAT_TEST_SPM))
595
596ifeq (${LFA_SUPPORT},1)
597BL31_SOURCES            +=      plat/arm/board/fvp/fvp_lfa.c
598endif
599