xref: /rk3399_ARM-atf/plat/arm/board/fvp/platform.mk (revision 125868c94150f52ff85cdb59aee623ab1f9f259d)
1#
2# Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
7# Use the GICv3 driver on the FVP by default
8FVP_USE_GIC_DRIVER	:= FVP_GICV3
9
10# Default cluster count for FVP
11FVP_CLUSTER_COUNT	:= 2
12
13# Default number of CPUs per cluster on FVP
14FVP_MAX_CPUS_PER_CLUSTER	:= 4
15
16# Default number of threads per CPU on FVP
17FVP_MAX_PE_PER_CPU	:= 1
18
19# Disable redistributor frame of inactive/fused CPU cores by marking it as read
20# only; enable redistributor frames of all CPU cores by default.
21FVP_GICR_REGION_PROTECTION		:= 0
22
23FVP_DT_PREFIX		:= fvp-base-gicv3-psci
24
25# The FVP platform depends on this macro to build with correct GIC driver.
26$(eval $(call add_define,FVP_USE_GIC_DRIVER))
27
28# Pass FVP_CLUSTER_COUNT to the build system.
29$(eval $(call add_define,FVP_CLUSTER_COUNT))
30
31# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
32$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
33
34# Pass FVP_MAX_PE_PER_CPU to the build system.
35$(eval $(call add_define,FVP_MAX_PE_PER_CPU))
36
37# Pass FVP_GICR_REGION_PROTECTION to the build system.
38$(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
39
40# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
41# choose the CCI driver , else the CCN driver
42ifeq ($(FVP_CLUSTER_COUNT), 0)
43$(error "Incorrect cluster count specified for FVP port")
44else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
45FVP_INTERCONNECT_DRIVER := FVP_CCI
46else
47FVP_INTERCONNECT_DRIVER := FVP_CCN
48endif
49
50$(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
51
52# Choose the GIC sources depending upon the how the FVP will be invoked
53ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
54
55# The GIC model (GIC-600 or GIC-500) will be detected at runtime
56GICV3_SUPPORT_GIC600		:=	1
57GICV3_OVERRIDE_DISTIF_PWR_OPS	:=	1
58
59# Include GICv3 driver files
60include drivers/arm/gic/v3/gicv3.mk
61
62FVP_GIC_SOURCES		:=	${GICV3_SOURCES}			\
63				plat/common/plat_gicv3.c		\
64				plat/arm/common/arm_gicv3.c
65
66	ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
67		FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
68	endif
69
70else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
71
72# No GICv4 extension
73GIC_ENABLE_V4_EXTN	:=	0
74$(eval $(call add_define,GIC_ENABLE_V4_EXTN))
75
76# Include GICv2 driver files
77include drivers/arm/gic/v2/gicv2.mk
78
79FVP_GIC_SOURCES		:=	${GICV2_SOURCES}			\
80				plat/common/plat_gicv2.c		\
81				plat/arm/common/arm_gicv2.c
82
83FVP_DT_PREFIX		:=	fvp-base-gicv2-psci
84else
85$(error "Incorrect GIC driver chosen on FVP port")
86endif
87
88ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
89FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/cci/cci.c
90else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
91FVP_INTERCONNECT_SOURCES	:= 	drivers/arm/ccn/ccn.c		\
92					plat/arm/common/arm_ccn.c
93else
94$(error "Incorrect CCN driver chosen on FVP port")
95endif
96
97FVP_SECURITY_SOURCES	:=	drivers/arm/tzc/tzc400.c		\
98				plat/arm/board/fvp/fvp_security.c	\
99				plat/arm/common/arm_tzc400.c
100
101
102PLAT_INCLUDES		:=	-Iplat/arm/board/fvp/include
103
104
105PLAT_BL_COMMON_SOURCES	:=	plat/arm/board/fvp/fvp_common.c
106
107FVP_CPU_LIBS		:=	lib/cpus/${ARCH}/aem_generic.S
108
109ifeq (${ARCH}, aarch64)
110
111# select a different set of CPU files, depending on whether we compile for
112# hardware assisted coherency cores or not
113ifeq (${HW_ASSISTED_COHERENCY}, 0)
114# Cores used without DSU
115	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a35.S			\
116				lib/cpus/aarch64/cortex_a53.S			\
117				lib/cpus/aarch64/cortex_a57.S			\
118				lib/cpus/aarch64/cortex_a72.S			\
119				lib/cpus/aarch64/cortex_a73.S
120else
121# Cores used with DSU only
122	ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
123	# AArch64-only cores
124		FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a76.S		\
125					lib/cpus/aarch64/cortex_a76ae.S		\
126					lib/cpus/aarch64/cortex_a77.S		\
127					lib/cpus/aarch64/cortex_a78.S		\
128					lib/cpus/aarch64/neoverse_n_common.S	\
129					lib/cpus/aarch64/neoverse_n1.S		\
130					lib/cpus/aarch64/neoverse_n2.S		\
131					lib/cpus/aarch64/neoverse_e1.S		\
132					lib/cpus/aarch64/neoverse_v1.S		\
133					lib/cpus/aarch64/cortex_a78_ae.S	\
134					lib/cpus/aarch64/cortex_a510.S		\
135					lib/cpus/aarch64/cortex_a710.S	\
136					lib/cpus/aarch64/cortex_makalu.S	\
137					lib/cpus/aarch64/cortex_makalu_elp_arm.S \
138					lib/cpus/aarch64/cortex_demeter.S	\
139					lib/cpus/aarch64/cortex_a65.S		\
140					lib/cpus/aarch64/cortex_a65ae.S		\
141					lib/cpus/aarch64/cortex_a78c.S		\
142					lib/cpus/aarch64/cortex_hayes.S
143	endif
144	# AArch64/AArch32 cores
145	FVP_CPU_LIBS	+=	lib/cpus/aarch64/cortex_a55.S		\
146				lib/cpus/aarch64/cortex_a75.S
147endif
148
149else
150FVP_CPU_LIBS		+=	lib/cpus/aarch32/cortex_a32.S
151endif
152
153BL1_SOURCES		+=	drivers/arm/smmu/smmu_v3.c			\
154				drivers/arm/sp805/sp805.c			\
155				drivers/delay_timer/delay_timer.c		\
156				drivers/io/io_semihosting.c			\
157				lib/semihosting/semihosting.c			\
158				lib/semihosting/${ARCH}/semihosting_call.S	\
159				plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
160				plat/arm/board/fvp/fvp_bl1_setup.c		\
161				plat/arm/board/fvp/fvp_err.c			\
162				plat/arm/board/fvp/fvp_io_storage.c		\
163				${FVP_CPU_LIBS}					\
164				${FVP_INTERCONNECT_SOURCES}
165
166ifeq (${USE_SP804_TIMER},1)
167BL1_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
168else
169BL1_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
170endif
171
172
173BL2_SOURCES		+=	drivers/arm/sp805/sp805.c			\
174				drivers/io/io_semihosting.c			\
175				lib/utils/mem_region.c				\
176				lib/semihosting/semihosting.c			\
177				lib/semihosting/${ARCH}/semihosting_call.S	\
178				plat/arm/board/fvp/fvp_bl2_setup.c		\
179				plat/arm/board/fvp/fvp_err.c			\
180				plat/arm/board/fvp/fvp_io_storage.c		\
181				plat/arm/common/arm_nor_psci_mem_protect.c	\
182				${FVP_SECURITY_SOURCES}
183
184
185ifeq (${COT_DESC_IN_DTB},1)
186BL2_SOURCES		+=	plat/arm/common/fconf/fconf_nv_cntr_getter.c
187endif
188
189ifeq (${ENABLE_RME},1)
190BL2_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_helpers.S
191endif
192
193ifeq (${BL2_AT_EL3},1)
194BL2_SOURCES		+=	plat/arm/board/fvp/${ARCH}/fvp_helpers.S	\
195				plat/arm/board/fvp/fvp_bl2_el3_setup.c		\
196				${FVP_CPU_LIBS}					\
197				${FVP_INTERCONNECT_SOURCES}
198endif
199
200ifeq (${USE_SP804_TIMER},1)
201BL2_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
202endif
203
204BL2U_SOURCES		+=	plat/arm/board/fvp/fvp_bl2u_setup.c		\
205				${FVP_SECURITY_SOURCES}
206
207ifeq (${USE_SP804_TIMER},1)
208BL2U_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
209endif
210
211BL31_SOURCES		+=	drivers/arm/fvp/fvp_pwrc.c			\
212				drivers/arm/smmu/smmu_v3.c			\
213				drivers/delay_timer/delay_timer.c		\
214				drivers/cfi/v2m/v2m_flash.c			\
215				lib/utils/mem_region.c				\
216				plat/arm/board/fvp/fvp_bl31_setup.c		\
217				plat/arm/board/fvp/fvp_console.c		\
218				plat/arm/board/fvp/fvp_pm.c			\
219				plat/arm/board/fvp/fvp_topology.c		\
220				plat/arm/board/fvp/aarch64/fvp_helpers.S	\
221				plat/arm/common/arm_nor_psci_mem_protect.c	\
222				${FVP_CPU_LIBS}					\
223				${FVP_GIC_SOURCES}				\
224				${FVP_INTERCONNECT_SOURCES}			\
225				${FVP_SECURITY_SOURCES}
226
227# Support for fconf in BL31
228# Added separately from the above list for better readability
229ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),)
230BL31_SOURCES		+=	common/fdt_wrappers.c				\
231				lib/fconf/fconf.c				\
232				lib/fconf/fconf_dyn_cfg_getter.c		\
233				plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
234
235ifeq (${SEC_INT_DESC_IN_FCONF},1)
236BL31_SOURCES		+=	plat/arm/common/fconf/fconf_sec_intr_config.c
237endif
238
239endif
240
241ifeq (${USE_SP804_TIMER},1)
242BL31_SOURCES		+=	drivers/arm/sp804/sp804_delay_timer.c
243else
244BL31_SOURCES		+=	drivers/delay_timer/generic_delay_timer.c
245endif
246
247# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
248ifdef UNIX_MK
249FVP_HW_CONFIG_DTS	:=	fdts/${FVP_DT_PREFIX}.dts
250FDT_SOURCES		+=	$(addprefix plat/arm/board/fvp/fdts/,	\
251					${PLAT}_fw_config.dts		\
252					${PLAT}_tb_fw_config.dts	\
253					${PLAT}_soc_fw_config.dts	\
254					${PLAT}_nt_fw_config.dts	\
255				)
256
257FVP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
258FVP_TB_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
259FVP_SOC_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
260FVP_NT_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
261
262ifeq (${SPD},tspd)
263FDT_SOURCES		+=	plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
264FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
265
266# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
267$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
268endif
269
270ifeq (${SPD},spmd)
271
272ifeq ($(ARM_SPMC_MANIFEST_DTS),)
273ARM_SPMC_MANIFEST_DTS	:=	plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
274endif
275
276FDT_SOURCES		+=	${ARM_SPMC_MANIFEST_DTS}
277FVP_TOS_FW_CONFIG	:=	${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
278
279# Add the TOS_FW_CONFIG to FIP and specify the same to certtool
280$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
281endif
282
283# Add the FW_CONFIG to FIP and specify the same to certtool
284$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
285# Add the TB_FW_CONFIG to FIP and specify the same to certtool
286$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
287# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
288$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
289# Add the NT_FW_CONFIG to FIP and specify the same to certtool
290$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
291
292FDT_SOURCES		+=	${FVP_HW_CONFIG_DTS}
293$(eval FVP_HW_CONFIG	:=	${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
294
295# Add the HW_CONFIG to FIP and specify the same to certtool
296$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
297endif
298
299# Enable Activity Monitor Unit extensions by default
300ENABLE_AMU			:=	1
301
302# Enable dynamic mitigation support by default
303DYNAMIC_WORKAROUND_CVE_2018_3639	:=	1
304
305# Enable reclaiming of BL31 initialisation code for secondary cores
306# stacks for FVP. However, don't enable reclaiming for clang.
307ifneq (${RESET_TO_BL31},1)
308ifeq ($(findstring clang,$(notdir $(CC))),)
309RECLAIM_INIT_CODE	:=	1
310endif
311endif
312
313ifeq (${ENABLE_AMU},1)
314BL31_SOURCES		+=	lib/cpus/aarch64/cpuamu.c		\
315				lib/cpus/aarch64/cpuamu_helpers.S
316
317ifeq (${HW_ASSISTED_COHERENCY}, 1)
318BL31_SOURCES		+=	lib/cpus/aarch64/cortex_a75_pubsub.c	\
319				lib/cpus/aarch64/neoverse_n1_pubsub.c
320endif
321endif
322
323ifeq (${RAS_EXTENSION},1)
324BL31_SOURCES		+=	plat/arm/board/fvp/aarch64/fvp_ras.c
325endif
326
327ifneq (${ENABLE_STACK_PROTECTOR},0)
328PLAT_BL_COMMON_SOURCES	+=	plat/arm/board/fvp/fvp_stack_protector.c
329endif
330
331ifeq (${ARCH},aarch32)
332    NEED_BL32 := yes
333endif
334
335# Enable the dynamic translation tables library.
336ifeq (${ARCH},aarch32)
337    ifeq (${RESET_TO_SP_MIN},1)
338        BL32_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
339    endif
340else # AArch64
341    ifeq (${RESET_TO_BL31},1)
342        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
343    endif
344    ifeq (${SPD},trusty)
345        BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
346    endif
347endif
348
349ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
350    ifeq (${ARCH},aarch32)
351        BL32_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
352    else # AArch64
353        BL31_CPPFLAGS	+=	-DPLAT_RO_XLAT_TABLES
354        ifeq (${SPD},tspd)
355            BL32_CPPFLAGS +=	-DPLAT_RO_XLAT_TABLES
356        endif
357    endif
358endif
359
360ifeq (${USE_DEBUGFS},1)
361    BL31_CPPFLAGS	+=	-DPLAT_XLAT_TABLES_DYNAMIC
362endif
363
364# Add support for platform supplied linker script for BL31 build
365$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
366
367ifneq (${BL2_AT_EL3}, 0)
368    override BL1_SOURCES =
369endif
370
371include plat/arm/board/common/board_common.mk
372include plat/arm/common/arm_common.mk
373
374ifeq (${TRUSTED_BOARD_BOOT}, 1)
375BL1_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
376BL2_SOURCES		+=	plat/arm/board/fvp/fvp_trusted_boot.c
377
378ifeq (${MEASURED_BOOT},1)
379BL1_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
380				plat/arm/board/fvp/fvp_bl1_measured_boot.c
381BL2_SOURCES		+=	plat/arm/board/fvp/fvp_common_measured_boot.c	\
382				plat/arm/board/fvp/fvp_bl2_measured_boot.c
383endif
384
385# FVP being a development platform, enable capability to disable Authentication
386# dynamically if TRUSTED_BOARD_BOOT is set.
387DYN_DISABLE_AUTH	:=	1
388endif
389
390# enable trace buffer control registers access to NS by default
391ENABLE_TRBE_FOR_NS		:= 1
392
393# enable trace system registers access to NS by default
394ENABLE_SYS_REG_TRACE_FOR_NS	:= 1
395
396# enable trace filter control registers access to NS by default
397ENABLE_TRF_FOR_NS		:= 1
398