1# 2# Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7include common/fdt_wrappers.mk 8 9# Use the GICv3 driver on the FVP by default 10FVP_USE_GIC_DRIVER := FVP_GICV3 11 12# Default cluster count for FVP 13FVP_CLUSTER_COUNT := 2 14 15# Default number of CPUs per cluster on FVP 16FVP_MAX_CPUS_PER_CLUSTER := 4 17 18# Default number of threads per CPU on FVP 19FVP_MAX_PE_PER_CPU := 1 20 21# Disable redistributor frame of inactive/fused CPU cores by marking it as read 22# only; enable redistributor frames of all CPU cores by default. 23FVP_GICR_REGION_PROTECTION := 0 24 25FVP_DT_PREFIX := fvp-base-gicv3-psci 26 27# This is a very trickly TEMPORARY fix. Enabling ALL features exceeds BL31's 28# progbits limit. We need a way to build all useful configurations while waiting 29# on the fvp to increase its SRAM size. The problem is twofild: 30# 1. the cleanup that introduced these enables cleaned up tf-a a little too 31# well and things that previously (incorrectly) were enabled, no longer are. 32# A bunch of CI configs build subtly incorrectly and this combo makes it 33# necessary to forcefully and unconditionally enable them here. 34# 2. the progbits limit is exceeded only when the tsp is involved. However, 35# there are tsp CI configs that run on very high architecture revisions so 36# disabling everything isn't an option. 37# The fix is to enable everything, as before. When the tsp is included, though, 38# we need to slim the size down. In that case, disable all optional features, 39# that will not be present in CI when the tsp is. 40# Similarly, DRTM support is only tested on v8.0 models. Disable everything just 41# for it. 42# TODO: make all of this unconditional (or only base the condition on 43# ARM_ARCH_* when the makefile supports it). 44ifneq (${DRTM_SUPPORT}, 1) 45ifneq (${SPD}, tspd) 46 ENABLE_FEAT_AMU := 2 47 ENABLE_FEAT_AMUv1p1 := 2 48 ENABLE_FEAT_HCX := 2 49 ENABLE_MPAM_FOR_LOWER_ELS := 2 50 ENABLE_FEAT_RNG := 2 51 ENABLE_FEAT_TWED := 2 52 ENABLE_FEAT_GCS := 2 53ifeq (${ARCH},aarch64) 54ifeq (${SPM_MM}, 0) 55ifeq (${ENABLE_RME}, 0) 56ifeq (${CTX_INCLUDE_FPREGS}, 0) 57 ENABLE_SME_FOR_NS := 2 58 ENABLE_SME2_FOR_NS := 2 59endif 60endif 61endif 62endif 63endif 64 65# enable unconditionally for all builds 66ifeq (${ARCH}, aarch64) 67ifeq (${ENABLE_RME},0) 68 ENABLE_BRBE_FOR_NS := 2 69endif 70endif 71ENABLE_TRBE_FOR_NS := 2 72ENABLE_SYS_REG_TRACE_FOR_NS := 2 73ENABLE_FEAT_CSV2_2 := 2 74ENABLE_FEAT_DIT := 2 75ENABLE_FEAT_PAN := 2 76ENABLE_FEAT_VHE := 2 77CTX_INCLUDE_NEVE_REGS := 2 78ENABLE_FEAT_SEL2 := 2 79ENABLE_TRF_FOR_NS := 2 80ENABLE_FEAT_ECV := 2 81ENABLE_FEAT_FGT := 2 82ENABLE_FEAT_TCR2 := 2 83ENABLE_FEAT_S2PIE := 2 84ENABLE_FEAT_S1PIE := 2 85ENABLE_FEAT_S2POE := 2 86ENABLE_FEAT_S1POE := 2 87endif 88 89# The FVP platform depends on this macro to build with correct GIC driver. 90$(eval $(call add_define,FVP_USE_GIC_DRIVER)) 91 92# Pass FVP_CLUSTER_COUNT to the build system. 93$(eval $(call add_define,FVP_CLUSTER_COUNT)) 94 95# Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. 96$(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) 97 98# Pass FVP_MAX_PE_PER_CPU to the build system. 99$(eval $(call add_define,FVP_MAX_PE_PER_CPU)) 100 101# Pass FVP_GICR_REGION_PROTECTION to the build system. 102$(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) 103 104# Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, 105# choose the CCI driver , else the CCN driver 106ifeq ($(FVP_CLUSTER_COUNT), 0) 107$(error "Incorrect cluster count specified for FVP port") 108else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) 109FVP_INTERCONNECT_DRIVER := FVP_CCI 110else 111FVP_INTERCONNECT_DRIVER := FVP_CCN 112endif 113 114$(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) 115 116# Choose the GIC sources depending upon the how the FVP will be invoked 117ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) 118 119# The GIC model (GIC-600 or GIC-500) will be detected at runtime 120GICV3_SUPPORT_GIC600 := 1 121GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 122 123# Include GICv3 driver files 124include drivers/arm/gic/v3/gicv3.mk 125 126FVP_GIC_SOURCES := ${GICV3_SOURCES} \ 127 plat/common/plat_gicv3.c \ 128 plat/arm/common/arm_gicv3.c 129 130 ifeq ($(filter 1,${RESET_TO_BL2} \ 131 ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) 132 FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c 133 endif 134 135else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) 136 137# No GICv4 extension 138GIC_ENABLE_V4_EXTN := 0 139$(eval $(call add_define,GIC_ENABLE_V4_EXTN)) 140 141# Include GICv2 driver files 142include drivers/arm/gic/v2/gicv2.mk 143 144FVP_GIC_SOURCES := ${GICV2_SOURCES} \ 145 plat/common/plat_gicv2.c \ 146 plat/arm/common/arm_gicv2.c 147 148FVP_DT_PREFIX := fvp-base-gicv2-psci 149else 150$(error "Incorrect GIC driver chosen on FVP port") 151endif 152 153ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) 154FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c 155else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) 156FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ 157 plat/arm/common/arm_ccn.c 158else 159$(error "Incorrect CCN driver chosen on FVP port") 160endif 161 162FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ 163 plat/arm/board/fvp/fvp_security.c \ 164 plat/arm/common/arm_tzc400.c 165 166 167PLAT_INCLUDES := -Iplat/arm/board/fvp/include \ 168 -Iinclude/lib/psa 169 170 171PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c 172 173FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S 174 175ifeq (${ARCH}, aarch64) 176 177# select a different set of CPU files, depending on whether we compile for 178# hardware assisted coherency cores or not 179ifeq (${HW_ASSISTED_COHERENCY}, 0) 180# Cores used without DSU 181 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ 182 lib/cpus/aarch64/cortex_a53.S \ 183 lib/cpus/aarch64/cortex_a57.S \ 184 lib/cpus/aarch64/cortex_a72.S \ 185 lib/cpus/aarch64/cortex_a73.S 186else 187# Cores used with DSU only 188 ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) 189 # AArch64-only cores 190 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \ 191 lib/cpus/aarch64/cortex_a76ae.S \ 192 lib/cpus/aarch64/cortex_a77.S \ 193 lib/cpus/aarch64/cortex_a78.S \ 194 lib/cpus/aarch64/neoverse_n_common.S \ 195 lib/cpus/aarch64/neoverse_n1.S \ 196 lib/cpus/aarch64/neoverse_n2.S \ 197 lib/cpus/aarch64/neoverse_e1.S \ 198 lib/cpus/aarch64/neoverse_v1.S \ 199 lib/cpus/aarch64/neoverse_v2.S \ 200 lib/cpus/aarch64/cortex_a78_ae.S \ 201 lib/cpus/aarch64/cortex_a510.S \ 202 lib/cpus/aarch64/cortex_a710.S \ 203 lib/cpus/aarch64/cortex_a715.S \ 204 lib/cpus/aarch64/cortex_x3.S \ 205 lib/cpus/aarch64/cortex_a65.S \ 206 lib/cpus/aarch64/cortex_a65ae.S \ 207 lib/cpus/aarch64/cortex_a78c.S \ 208 lib/cpus/aarch64/cortex_hayes.S \ 209 lib/cpus/aarch64/cortex_hunter.S \ 210 lib/cpus/aarch64/cortex_hunter_elp_arm.S \ 211 lib/cpus/aarch64/cortex_x2.S \ 212 lib/cpus/aarch64/neoverse_poseidon.S \ 213 lib/cpus/aarch64/cortex_chaberton.S \ 214 lib/cpus/aarch64/cortex_blackhawk.S 215 endif 216 # AArch64/AArch32 cores 217 FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ 218 lib/cpus/aarch64/cortex_a75.S 219endif 220 221else 222FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S \ 223 lib/cpus/aarch32/cortex_a57.S 224endif 225 226BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ 227 drivers/arm/sp805/sp805.c \ 228 drivers/delay_timer/delay_timer.c \ 229 drivers/io/io_semihosting.c \ 230 lib/semihosting/semihosting.c \ 231 lib/semihosting/${ARCH}/semihosting_call.S \ 232 plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 233 plat/arm/board/fvp/fvp_bl1_setup.c \ 234 plat/arm/board/fvp/fvp_err.c \ 235 plat/arm/board/fvp/fvp_io_storage.c \ 236 ${FVP_CPU_LIBS} \ 237 ${FVP_INTERCONNECT_SOURCES} 238 239ifeq (${USE_SP804_TIMER},1) 240BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 241else 242BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c 243endif 244 245 246BL2_SOURCES += drivers/arm/sp805/sp805.c \ 247 drivers/io/io_semihosting.c \ 248 lib/utils/mem_region.c \ 249 lib/semihosting/semihosting.c \ 250 lib/semihosting/${ARCH}/semihosting_call.S \ 251 plat/arm/board/fvp/fvp_bl2_setup.c \ 252 plat/arm/board/fvp/fvp_err.c \ 253 plat/arm/board/fvp/fvp_io_storage.c \ 254 plat/arm/common/arm_nor_psci_mem_protect.c \ 255 ${FVP_SECURITY_SOURCES} 256 257 258ifeq (${COT_DESC_IN_DTB},1) 259BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c 260endif 261 262ifeq (${ENABLE_RME},1) 263BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S 264 265BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \ 266 plat/arm/board/fvp/fvp_realm_attest_key.c 267 268# FVP platform does not support RSS, but it can leverage RSS APIs to 269# provide hardcoded token/key on request. 270BL31_SOURCES += lib/psa/delegated_attestation.c 271 272endif 273 274ifeq (${ENABLE_FEAT_RNG_TRAP},1) 275BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c 276endif 277 278ifeq (${RESET_TO_BL2},1) 279BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ 280 plat/arm/board/fvp/fvp_bl2_el3_setup.c \ 281 ${FVP_CPU_LIBS} \ 282 ${FVP_INTERCONNECT_SOURCES} 283endif 284 285ifeq (${USE_SP804_TIMER},1) 286BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 287endif 288 289BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ 290 ${FVP_SECURITY_SOURCES} 291 292ifeq (${USE_SP804_TIMER},1) 293BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 294endif 295 296BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ 297 drivers/arm/smmu/smmu_v3.c \ 298 drivers/delay_timer/delay_timer.c \ 299 drivers/cfi/v2m/v2m_flash.c \ 300 lib/utils/mem_region.c \ 301 plat/arm/board/fvp/fvp_bl31_setup.c \ 302 plat/arm/board/fvp/fvp_console.c \ 303 plat/arm/board/fvp/fvp_pm.c \ 304 plat/arm/board/fvp/fvp_topology.c \ 305 plat/arm/board/fvp/aarch64/fvp_helpers.S \ 306 plat/arm/common/arm_nor_psci_mem_protect.c \ 307 ${FVP_CPU_LIBS} \ 308 ${FVP_GIC_SOURCES} \ 309 ${FVP_INTERCONNECT_SOURCES} \ 310 ${FVP_SECURITY_SOURCES} 311 312# Support for fconf in BL31 313# Added separately from the above list for better readability 314ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),) 315BL31_SOURCES += lib/fconf/fconf.c \ 316 lib/fconf/fconf_dyn_cfg_getter.c \ 317 plat/arm/board/fvp/fconf/fconf_hw_config_getter.c 318 319BL31_SOURCES += ${FDT_WRAPPERS_SOURCES} 320 321ifeq (${SEC_INT_DESC_IN_FCONF},1) 322BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c 323endif 324 325endif 326 327ifeq (${USE_SP804_TIMER},1) 328BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c 329else 330BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c 331endif 332 333# Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) 334ifdef UNIX_MK 335FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts 336FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ 337 ${PLAT}_fw_config.dts \ 338 ${PLAT}_tb_fw_config.dts \ 339 ${PLAT}_soc_fw_config.dts \ 340 ${PLAT}_nt_fw_config.dts \ 341 ) 342 343FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb 344FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb 345FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb 346FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb 347 348ifeq (${SPD},tspd) 349FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts 350FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb 351 352# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 353$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 354endif 355 356ifeq (${SPD},spmd) 357 358ifeq ($(ARM_SPMC_MANIFEST_DTS),) 359ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts 360endif 361 362FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} 363FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb 364 365# Add the TOS_FW_CONFIG to FIP and specify the same to certtool 366$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) 367endif 368 369# Add the FW_CONFIG to FIP and specify the same to certtool 370$(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) 371# Add the TB_FW_CONFIG to FIP and specify the same to certtool 372$(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) 373# Add the SOC_FW_CONFIG to FIP and specify the same to certtool 374$(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) 375# Add the NT_FW_CONFIG to FIP and specify the same to certtool 376$(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) 377 378FDT_SOURCES += ${FVP_HW_CONFIG_DTS} 379$(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) 380 381# Add the HW_CONFIG to FIP and specify the same to certtool 382$(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) 383endif 384 385# Enable dynamic mitigation support by default 386DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 387 388ifneq (${ENABLE_FEAT_AMU},0) 389BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ 390 lib/cpus/aarch64/cpuamu_helpers.S 391 392ifeq (${HW_ASSISTED_COHERENCY}, 1) 393BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ 394 lib/cpus/aarch64/neoverse_n1_pubsub.c 395endif 396endif 397 398ifeq (${RAS_EXTENSION},1) 399BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c 400endif 401 402ifneq (${ENABLE_STACK_PROTECTOR},0) 403PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c 404endif 405 406ifeq (${ARCH},aarch32) 407 NEED_BL32 := yes 408endif 409 410# Enable the dynamic translation tables library. 411ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),) 412 ifeq (${ARCH},aarch32) 413 BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 414 else # AArch64 415 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 416 endif 417endif 418 419ifeq (${ALLOW_RO_XLAT_TABLES}, 1) 420 ifeq (${ARCH},aarch32) 421 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 422 else # AArch64 423 BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 424 ifeq (${SPD},tspd) 425 BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES 426 endif 427 endif 428endif 429 430ifeq (${USE_DEBUGFS},1) 431 BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC 432endif 433 434# Add support for platform supplied linker script for BL31 build 435$(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) 436 437ifneq (${RESET_TO_BL2}, 0) 438 override BL1_SOURCES = 439endif 440 441# RSS is not supported on FVP right now. Thus, we use the mocked version 442# of the provided PSA APIs. They return with success and hard-coded token/key. 443PLAT_RSS_NOT_SUPPORTED := 1 444 445# Include Measured Boot makefile before any Crypto library makefile. 446# Crypto library makefile may need default definitions of Measured Boot build 447# flags present in Measured Boot makefile. 448ifeq (${MEASURED_BOOT},1) 449 RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk 450 $(info Including ${RSS_MEASURED_BOOT_MK}) 451 include ${RSS_MEASURED_BOOT_MK} 452 453 ifneq (${MBOOT_RSS_HASH_ALG}, sha256) 454 $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512)) 455 endif 456 457 BL1_SOURCES += ${MEASURED_BOOT_SOURCES} 458 BL2_SOURCES += ${MEASURED_BOOT_SOURCES} 459endif 460 461include plat/arm/board/common/board_common.mk 462include plat/arm/common/arm_common.mk 463 464ifeq (${MEASURED_BOOT},1) 465BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 466 plat/arm/board/fvp/fvp_bl1_measured_boot.c \ 467 lib/psa/measured_boot.c 468 469BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \ 470 plat/arm/board/fvp/fvp_bl2_measured_boot.c \ 471 lib/psa/measured_boot.c 472 473# Even though RSS is not supported on FVP (see above), we support overriding 474# PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building 475# the code to detect any build regressions. The resulting firmware will not be 476# functional. 477ifneq (${PLAT_RSS_NOT_SUPPORTED},1) 478 $(warning "RSS is not supported on FVP. The firmware will not be functional.") 479 include drivers/arm/rss/rss_comms.mk 480 BL1_SOURCES += ${RSS_COMMS_SOURCES} 481 BL2_SOURCES += ${RSS_COMMS_SOURCES} 482 BL31_SOURCES += ${RSS_COMMS_SOURCES} 483 484 BL1_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0 485 BL2_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0 486 BL31_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0 487endif 488 489endif 490 491ifeq (${DRTM_SUPPORT}, 1) 492BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \ 493 plat/arm/board/fvp/fvp_drtm_dma_prot.c \ 494 plat/arm/board/fvp/fvp_drtm_err.c \ 495 plat/arm/board/fvp/fvp_drtm_measurement.c \ 496 plat/arm/board/fvp/fvp_drtm_stub.c \ 497 plat/arm/common/arm_dyn_cfg.c \ 498 plat/arm/board/fvp/fvp_err.c 499endif 500 501ifeq (${TRUSTED_BOARD_BOOT}, 1) 502BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 503BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c 504 505# FVP being a development platform, enable capability to disable Authentication 506# dynamically if TRUSTED_BOARD_BOOT is set. 507DYN_DISABLE_AUTH := 1 508endif 509 510ifeq (${SPMC_AT_EL3}, 1) 511PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c 512endif 513 514PSCI_OS_INIT_MODE := 1 515