1/* 2 * Copyright (c) 2020-2024, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7/dts-v1/; 8 9#include <dt-bindings/interrupt-controller/arm-gic.h> 10#include <dt-bindings/interrupt-controller/irq.h> 11#include <platform_def.h> 12 13#define MHU_TX_ADDR 46040000 /* hex */ 14#define MHU_RX_ADDR 46140000 /* hex */ 15 16#define RSE_MHU_TX_ADDR 49010000 /* hex */ 17#define RSE_MHU_RX_ADDR 49110000 /* hex */ 18 19#define LIT_CPU_PMU_COMPATIBLE "arm,cortex-a520-pmu" 20#define MID_CPU_PMU_COMPATIBLE "arm,cortex-a725-pmu" 21#define BIG_CPU_PMU_COMPATIBLE "arm,cortex-x925-pmu" 22 23#define ETHERNET_ADDR 18000000 24#define ETHERNET_INT 109 25 26#define SYS_REGS_ADDR 1c010000 27 28#define MMC_ADDR 1c050000 29#define MMC_INT_0 107 30#define MMC_INT_1 108 31 32#define RTC_ADDR 1c170000 33#define RTC_INT 100 34 35#define KMI_0_ADDR 1c060000 36#define KMI_0_INT 197 37#define KMI_1_ADDR 1c070000 38#define KMI_1_INT 103 39 40#define VIRTIO_BLOCK_ADDR 1c130000 41#define VIRTIO_BLOCK_INT 204 42 43#include "tc-common.dtsi" 44#if TARGET_FLAVOUR_FVP 45#include "tc-fvp.dtsi" 46#else 47#include "tc-fpga.dtsi" 48#endif /* TARGET_FLAVOUR_FVP */ 49#include "tc3-4-base.dtsi" 50 51/ { 52 cs-pmu@0 { 53 compatible = "arm,coresight-pmu"; 54 reg = <0x0 MCN_PMU_ADDR(0) 0x0 0xffc>; 55 }; 56 57 cs-pmu@1 { 58 compatible = "arm,coresight-pmu"; 59 reg = <0x0 MCN_PMU_ADDR(1) 0x0 0xffc>; 60 }; 61 62 cs-pmu@2 { 63 compatible = "arm,coresight-pmu"; 64 reg = <0x0 MCN_PMU_ADDR(2) 0x0 0xffc>; 65 }; 66 67 cs-pmu@3 { 68 compatible = "arm,coresight-pmu"; 69 reg = <0x0 MCN_PMU_ADDR(3) 0x0 0xffc>; 70 }; 71 72 spe-pmu-mid { 73 status = "okay"; 74 }; 75 76 spe-pmu-big { 77 status = "okay"; 78 }; 79 80 ni-pmu { 81 compatible = "arm,ni-tower"; 82 reg = <0x0 0x4f000000 0x0 0x4000000>; 83 }; 84 85#if TARGET_FLAVOUR_FVP 86 smmu_700: iommu@3f000000 { 87 status = "okay"; 88 }; 89 90 smmu_700_dpu: iommu@4002a00000 { 91 status = "okay"; 92 }; 93#else 94 smmu_600: smmu@2ce00000 { 95 status = "okay"; 96 }; 97#endif 98 99 dp0: display@DPU_ADDR { 100#if TARGET_FLAVOUR_FVP 101 iommus = <&smmu_700_dpu 0x000>, <&smmu_700_dpu 0x100>, 102 <&smmu_700_dpu 0x200>, <&smmu_700_dpu 0x600>; 103#else /* TARGET_FLAVOUR_FPGA */ 104 iommus = <&smmu_600 0>, <&smmu_600 1>, <&smmu_600 2>, <&smmu_600 3>, 105 <&smmu_600 4>, <&smmu_600 5>, <&smmu_600 6>, <&smmu_600 7>, 106 <&smmu_600 8>, <&smmu_600 9>; 107#endif 108 }; 109 110 gpu: gpu@2d000000 { 111 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>, 112 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>, 113 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>; 114 interrupt-names = "JOB", "MMU", "GPU"; 115#if TARGET_FLAVOUR_FVP 116 iommus = <&smmu_700 0x200>; 117#endif 118 }; 119}; 120