xref: /rk3399_ARM-atf/fdts/tc3.dts (revision ebc991b3a11a01142d8e4d71263c5a9a5f40db1b)
1b3a9737cSLeo Yan/*
2b3a9737cSLeo Yan * Copyright (c) 2020-2024, Arm Limited. All rights reserved.
3b3a9737cSLeo Yan *
4b3a9737cSLeo Yan * SPDX-License-Identifier: BSD-3-Clause
5b3a9737cSLeo Yan */
6b3a9737cSLeo Yan
7b3a9737cSLeo Yan/dts-v1/;
8b3a9737cSLeo Yan
9b3a9737cSLeo Yan#include <dt-bindings/interrupt-controller/arm-gic.h>
10b3a9737cSLeo Yan#include <dt-bindings/interrupt-controller/irq.h>
11b3a9737cSLeo Yan#include <platform_def.h>
12b3a9737cSLeo Yan
13defcfb2bSLeo Yan#define LIT_CAPACITY			239
14defcfb2bSLeo Yan#define MID_CAPACITY			686
15defcfb2bSLeo Yan#define BIG_CAPACITY			1024
16defcfb2bSLeo Yan
17defcfb2bSLeo Yan#define MHU_TX_ADDR			46040000 /* hex */
186c069e71SBoyan Karatotev#define MHU_TX_COMPAT			"arm,mhuv3"
196c069e71SBoyan Karatotev#define MHU_TX_INT_NAME			""
206c069e71SBoyan Karatotev
21defcfb2bSLeo Yan#define MHU_RX_ADDR			46140000 /* hex */
226c069e71SBoyan Karatotev#define MHU_RX_COMPAT			"arm,mhuv3"
236c069e71SBoyan Karatotev#define MHU_OFFSET			0x10000
246c069e71SBoyan Karatotev#define MHU_MBOX_CELLS			3
256c069e71SBoyan Karatotev#define MHU_RX_INT_NUM			300
266c069e71SBoyan Karatotev#define MHU_RX_INT_NAME			"combined-mbx"
276c069e71SBoyan Karatotev
28defcfb2bSLeo Yan#define MPAM_ADDR			0x0 0x5f010000 /* 0x5f01_0000 */
29defcfb2bSLeo Yan#define UARTCLK_FREQ			3750000
30defcfb2bSLeo Yan
31defcfb2bSLeo Yan#if TARGET_FLAVOUR_FVP
32defcfb2bSLeo Yan#define DPU_ADDR			4000000000
33defcfb2bSLeo Yan#define DPU_IRQ				579
34defcfb2bSLeo Yan#elif TARGET_FLAVOUR_FPGA
35defcfb2bSLeo Yan#define DPU_ADDR			2cc00000
36defcfb2bSLeo Yan#define DPU_IRQ				69
37defcfb2bSLeo Yan#endif
38defcfb2bSLeo Yan
39b3a9737cSLeo Yan#include "tc-common.dtsi"
40b3a9737cSLeo Yan#if TARGET_FLAVOUR_FVP
41b3a9737cSLeo Yan#include "tc-fvp.dtsi"
424e772e6bSLeo Yan#else
434e772e6bSLeo Yan#include "tc-fpga.dtsi"
44b3a9737cSLeo Yan#endif /* TARGET_FLAVOUR_FVP */
45b3a9737cSLeo Yan#include "tc-base.dtsi"
46f9565b2aSLeo Yan
47f9565b2aSLeo Yan/ {
48f9565b2aSLeo Yan	cpus {
49f9565b2aSLeo Yan		CPU2:cpu@200 {
50f9565b2aSLeo Yan			clocks = <&scmi_dvfs 1>;
51f9565b2aSLeo Yan			capacity-dmips-mhz = <MID_CAPACITY>;
52f9565b2aSLeo Yan		};
53f9565b2aSLeo Yan
54f9565b2aSLeo Yan		CPU3:cpu@300 {
55f9565b2aSLeo Yan			clocks = <&scmi_dvfs 1>;
56f9565b2aSLeo Yan			capacity-dmips-mhz = <MID_CAPACITY>;
57f9565b2aSLeo Yan		};
58f9565b2aSLeo Yan
59f9565b2aSLeo Yan		CPU6:cpu@600 {
60f9565b2aSLeo Yan			clocks = <&scmi_dvfs 2>;
61f9565b2aSLeo Yan			capacity-dmips-mhz = <BIG_CAPACITY>;
62f9565b2aSLeo Yan		};
63f9565b2aSLeo Yan
64f9565b2aSLeo Yan		CPU7:cpu@700 {
65f9565b2aSLeo Yan			clocks = <&scmi_dvfs 2>;
66f9565b2aSLeo Yan			capacity-dmips-mhz = <BIG_CAPACITY>;
67f9565b2aSLeo Yan		};
68f9565b2aSLeo Yan	};
69f9565b2aSLeo Yan
70f9565b2aSLeo Yan	cpu-pmu {
71f9565b2aSLeo Yan		interrupt-affinity = <&CPU0>,  <&CPU1>,  <&CPU2>,  <&CPU3>,
72f9565b2aSLeo Yan				     <&CPU4>,  <&CPU5>,  <&CPU6>,  <&CPU7>;
73f9565b2aSLeo Yan	};
74f2596ff1SBoyan Karatotev
751401a42cSJagdish Gediya	cs-pmu@0 {
761401a42cSJagdish Gediya		compatible = "arm,coresight-pmu";
771401a42cSJagdish Gediya		reg = <0x0 MCN_PMU_ADDR(0) 0x0 0xffc>;
781401a42cSJagdish Gediya	};
791401a42cSJagdish Gediya
801401a42cSJagdish Gediya	cs-pmu@1 {
811401a42cSJagdish Gediya		compatible = "arm,coresight-pmu";
821401a42cSJagdish Gediya		reg = <0x0 MCN_PMU_ADDR(1) 0x0 0xffc>;
831401a42cSJagdish Gediya	};
841401a42cSJagdish Gediya
851401a42cSJagdish Gediya	cs-pmu@2 {
861401a42cSJagdish Gediya		compatible = "arm,coresight-pmu";
871401a42cSJagdish Gediya		reg = <0x0 MCN_PMU_ADDR(2) 0x0 0xffc>;
881401a42cSJagdish Gediya	};
891401a42cSJagdish Gediya
901401a42cSJagdish Gediya	cs-pmu@3 {
911401a42cSJagdish Gediya		compatible = "arm,coresight-pmu";
921401a42cSJagdish Gediya		reg = <0x0 MCN_PMU_ADDR(3) 0x0 0xffc>;
931401a42cSJagdish Gediya	};
941401a42cSJagdish Gediya
95d3ae6777SJagdish Gediya	dsu-pmu {
96d3ae6777SJagdish Gediya		compatible = "arm,dsu-pmu";
97d3ae6777SJagdish Gediya		cpus = <&CPU0>, <&CPU1>, <&CPU2>, <&CPU3>, <&CPU4>, <&CPU5>, <&CPU6>, <&CPU7>;
98d3ae6777SJagdish Gediya	};
99d3ae6777SJagdish Gediya
100169eb7daSJagdish Gediya	ni-pmu {
101169eb7daSJagdish Gediya		compatible = "arm,ni-tower";
102169eb7daSJagdish Gediya		reg = <0x0 0x4f000000 0x0 0x4000000>;
103169eb7daSJagdish Gediya	};
104169eb7daSJagdish Gediya
105f2596ff1SBoyan Karatotev	sram: sram@6000000 {
106f2596ff1SBoyan Karatotev		cpu_scp_scmi_p2a: scp-shmem@80 {
107f2596ff1SBoyan Karatotev			compatible = "arm,scmi-shmem";
108f2596ff1SBoyan Karatotev			reg = <0x80 0x80>;
109f2596ff1SBoyan Karatotev		};
110f2596ff1SBoyan Karatotev	};
111f2596ff1SBoyan Karatotev
112f2596ff1SBoyan Karatotev	firmware {
113f2596ff1SBoyan Karatotev		scmi {
114f2596ff1SBoyan Karatotev			mboxes = <&mbox_db_tx 0 0 0 &mbox_db_rx 0 0 0 &mbox_db_rx 0 0 1>;
115f2596ff1SBoyan Karatotev			shmem = <&cpu_scp_scmi_a2p &cpu_scp_scmi_p2a>;
116f2596ff1SBoyan Karatotev		};
117f2596ff1SBoyan Karatotev	};
1182458b387SLeo Yan
119*ebc991b3SJagdish Gediya	gic: interrupt-controller@GIC_CTRL_ADDR {
120*ebc991b3SJagdish Gediya		ppi-partitions {
121*ebc991b3SJagdish Gediya			ppi_partition_little: interrupt-partition-0 {
122*ebc991b3SJagdish Gediya				affinity = <&CPU0>, <&CPU1>;
123*ebc991b3SJagdish Gediya			};
124*ebc991b3SJagdish Gediya
125*ebc991b3SJagdish Gediya			ppi_partition_mid: interrupt-partition-1 {
126*ebc991b3SJagdish Gediya				affinity = <&CPU2>, <&CPU3>, <&CPU4>, <&CPU5>;
127*ebc991b3SJagdish Gediya			};
128*ebc991b3SJagdish Gediya
129*ebc991b3SJagdish Gediya			ppi_partition_big: interrupt-partition-2 {
130*ebc991b3SJagdish Gediya				affinity = <&CPU6>, <&CPU7>;
131*ebc991b3SJagdish Gediya			};
132*ebc991b3SJagdish Gediya		};
133*ebc991b3SJagdish Gediya	};
134*ebc991b3SJagdish Gediya
1352458b387SLeo Yan#if TARGET_FLAVOUR_FVP
1362458b387SLeo Yan	smmu_700: iommu@3f000000 {
1372458b387SLeo Yan		status = "okay";
1382458b387SLeo Yan	};
1390458d3acSJackson Cooper-Driver
1400458d3acSJackson Cooper-Driver	smmu_700_dpu: iommu@4002a00000 {
1410458d3acSJackson Cooper-Driver		status = "okay";
1420458d3acSJackson Cooper-Driver	};
1434c6960caSBen Horgan#else
1444c6960caSBen Horgan	smmu_600: smmu@2ce00000 {
1454c6960caSBen Horgan		status = "okay";
1464c6960caSBen Horgan	};
1472458b387SLeo Yan#endif
1482458b387SLeo Yan
1490458d3acSJackson Cooper-Driver	dp0: display@DPU_ADDR {
1500458d3acSJackson Cooper-Driver#if TARGET_FLAVOUR_FVP
1510458d3acSJackson Cooper-Driver		iommus = <&smmu_700_dpu 0x000>, <&smmu_700_dpu 0x100>,
1520458d3acSJackson Cooper-Driver			 <&smmu_700_dpu 0x200>, <&smmu_700_dpu 0x600>;
1534c6960caSBen Horgan#else /* TARGET_FLAVOUR_FPGA */
1544c6960caSBen Horgan		iommus = <&smmu_600 0>, <&smmu_600 1>, <&smmu_600 2>, <&smmu_600 3>,
1554c6960caSBen Horgan			 <&smmu_600 4>, <&smmu_600 5>, <&smmu_600 6>, <&smmu_600 7>,
1564c6960caSBen Horgan			 <&smmu_600 8>, <&smmu_600 9>;
1570458d3acSJackson Cooper-Driver#endif
1580458d3acSJackson Cooper-Driver	};
1590458d3acSJackson Cooper-Driver
1602458b387SLeo Yan	gpu: gpu@2d000000 {
1612458b387SLeo Yan#if TARGET_FLAVOUR_FVP
1622458b387SLeo Yan		iommus = <&smmu_700 0x200>;
1632458b387SLeo Yan#endif
1642458b387SLeo Yan	};
165f9565b2aSLeo Yan};
166