Searched refs:REG_CKG_SC1_ODCLK (Results 1 – 13 of 13) sorted by relevance
| /utopia/UTPA2-700.0.x/modules/xc/hal/curry/pnl/ |
| H A D | halPNL.c | 716 W2BYTEMSK(REG_CKG_SC1_ODCLK, CKG_SC1_ODCLK_13M, CKG_SC1_ODCLK_MASK); // select 13.5M in MHal_PNL_Init_XC_Clk() 717 … W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_INVERT); // clock not invert in MHal_PNL_Init_XC_Clk() 718 W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_GATED); // enable clock in MHal_PNL_Init_XC_Clk()
|
| H A D | halPNL.h | 222 #define REG_CKG_SC1_ODCLK REG_CLKGEN0_5E_L macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/pnl/ |
| H A D | halPNL.c | 716 W2BYTEMSK(REG_CKG_SC1_ODCLK, CKG_SC1_ODCLK_13M, CKG_SC1_ODCLK_MASK); // select 13.5M in MHal_PNL_Init_XC_Clk() 717 … W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_INVERT); // clock not invert in MHal_PNL_Init_XC_Clk() 718 W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_GATED); // enable clock in MHal_PNL_Init_XC_Clk()
|
| H A D | halPNL.h | 222 #define REG_CKG_SC1_ODCLK REG_CLKGEN0_5E_L macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6/pnl/ |
| H A D | halPNL.c | 716 W2BYTEMSK(REG_CKG_SC1_ODCLK, CKG_SC1_ODCLK_13M, CKG_SC1_ODCLK_MASK); // select 13.5M in MHal_PNL_Init_XC_Clk() 717 … W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_INVERT); // clock not invert in MHal_PNL_Init_XC_Clk() 718 W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_GATED); // enable clock in MHal_PNL_Init_XC_Clk()
|
| H A D | halPNL.h | 222 #define REG_CKG_SC1_ODCLK REG_CLKGEN0_5E_L macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/kano/pnl/ |
| H A D | halPNL.c | 716 W2BYTEMSK(REG_CKG_SC1_ODCLK, CKG_SC1_ODCLK_13M, CKG_SC1_ODCLK_MASK); // select 13.5M in MHal_PNL_Init_XC_Clk() 717 … W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_INVERT); // clock not invert in MHal_PNL_Init_XC_Clk() 718 W2BYTEMSK(REG_CKG_SC1_ODCLK, DISABLE, CKG_SC1_ODCLK_GATED); // enable clock in MHal_PNL_Init_XC_Clk()
|
| H A D | halPNL.h | 222 #define REG_CKG_SC1_ODCLK REG_CLKGEN0_5E_L macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/ |
| H A D | mhal_xc_chip_config.h | 833 #define REG_CKG_SC1_ODCLK (REG_CHIPTOP_BASE + 0xBD ) // SC1 output dot clock macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/ |
| H A D | mhal_xc_chip_config.h | 839 #define REG_CKG_SC1_ODCLK (REG_CHIPTOP_BASE + 0xBD ) // SC1 output dot clock macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/ |
| H A D | mhal_xc_chip_config.h | 832 #define REG_CKG_SC1_ODCLK (REG_CHIPTOP_BASE + 0xBD ) // SC1 output dot clock macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/ |
| H A D | mhal_xc_chip_config.h | 826 #define REG_CKG_SC1_ODCLK (REG_CHIPTOP_BASE + 0xBD ) // SC1 output dot clock macro
|
| H A D | mhal_xc_chip_config.h.0 | 825 #define REG_CKG_SC1_ODCLK (REG_CHIPTOP_BASE + 0xBD ) // SC1 output dot clock
|