Home
last modified time | relevance | path

Searched refs:REG_COMBO_PHY0_P1_6B_L (Results 1 – 25 of 31) sorted by relevance

12

/utopia/UTPA2-700.0.x/modules/hdmi/hal/M7621/mhl/internal/
H A DhalMHL.c445 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_HdmiBypassModeSetting()
450 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (pMHLSignalStatus->ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
582 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_Mhl24bitsModeSetting()
596 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, usImpedanceSetting, BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maxim/mhl/internal/
H A DhalMHL.c445 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_HdmiBypassModeSetting()
450 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (pMHLSignalStatus->ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
582 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_Mhl24bitsModeSetting()
596 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, usImpedanceSetting, BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maserati/mhl/internal/
H A DhalMHL.c445 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_HdmiBypassModeSetting()
450 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (pMHLSignalStatus->ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
582 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_Mhl24bitsModeSetting()
596 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, usImpedanceSetting, BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/M7821/mhl/internal/
H A DhalMHL.c445 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_HdmiBypassModeSetting()
450 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (pMHLSignalStatus->ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
582 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_Mhl24bitsModeSetting()
596 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, usImpedanceSetting, BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/manhattan/mhl/internal/
H A DhalMHL.c445 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_HdmiBypassModeSetting()
450 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (pMHLSignalStatus->ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
582 pMHLSignalStatus->ucImpedanceValue = R2BYTE(REG_COMBO_PHY0_P1_6B_L) >> 12; in _mhal_mhl_Mhl24bitsModeSetting()
596 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, usImpedanceSetting, BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/mooney/mhl/internal/
H A DhalMHL.c440 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (MHL_IMPEDANCE_VALUE << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
548 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/macan/mhl/internal/
H A DhalMHL.c444 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (MHL_IMPEDANCE_VALUE << 12), BMASK(15:12)); in _mhal_mhl_HdmiBypassModeSetting()
560 W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, (ucImpedanceValue << 12), BMASK(15:12)); in _mhal_mhl_Mhl24bitsModeSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/
H A Dmhal_hdmi.c713 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
763 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
886 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/
H A Dmhal_hdmi.c724 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
774 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
897 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/
H A Dmhal_hdmi.c724 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
774 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
897 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/
H A Dmhal_hdmi.c785 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
835 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
958 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/
H A Dmhal_hdmi.c716 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
766 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
889 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/
H A Dmhal_hdmi.c716 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
766 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
889 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/
H A Dmhal_hdmi.c851 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
901 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
1024 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/
H A Dmhal_hdmi.c716 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
766 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
889 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/
H A Dmhal_hdmi.c851 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
901 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
1024 … W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, BMASK(11:8), BMASK(11:8)); // reg_atop_gc_ictrl_pfd_ov in _Hal_tmds_EQBandWidthSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/
H A Dmhal_hdmi.c795 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
845 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/
H A Dmhal_hdmi.c795 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bHDMI20Flag? BIT(1): BMASK(2:1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_HDMI20PHYSetting()
845 …W2BYTEMSK(REG_COMBO_PHY0_P1_6B_L, bYUV420Flag? BMASK(2:1): BIT(1), BMASK(2:1)); // [2]: enable clk… in _Hal_tmds_YUV420PHYSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/
H A Dhwreg_hdmi.h2227 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/
H A Dhwreg_hdmi.h2229 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mainz/xc/include/
H A Dhwreg_hdmi.h2227 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/
H A Dhwreg_hdmi.h2229 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/
H A Dhwreg_hdmi.h2227 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/
H A Dhwreg_hdmi.h2229 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/
H A Dhwreg_hdmi.h2229 #define REG_COMBO_PHY0_P1_6B_L (REG_COMBO_PHY0_P1_BASE + 0xD6) macro

12