Searched refs:REG_CLKGEN0_TS5_SHIFT (Results 1 – 2 of 2) sorted by relevance
530 …S5_CLK) = (TSP_CLKGEN0_REG(REG_CLKGEN0_TS5_CLK) & ~(REG_CLKGEN0_TS_MASK << REG_CLKGEN0_TS5_SHIFT)); in HAL_TSP_Power()624 … = _SET_(TSP_CLKGEN0_REG(REG_CLKGEN0_TS5_CLK),(REG_CLKGEN0_TS_DISABLE << REG_CLKGEN0_TS5_SHIFT)); in HAL_TSP_Power()899 …(REG_CLKGEN0_TS5_CLK) & ~(REG_CLKGEN0_TS_MASK<<REG_CLKGEN0_TS5_SHIFT)) | (clk_src<<(REG_CLKGEN0_TS… in HAL_TSP_TSIF_SelPad()946 … TSP_CLKGEN0_REG(REG_CLKGEN0_TS5_CLK) |= ((REG_CLKGEN0_TS_INVERT)<<(REG_CLKGEN0_TS5_SHIFT)); in HAL_TSP_TSIF_SelPad_ClkInv()975 … TSP_CLKGEN0_REG(REG_CLKGEN0_TS5_CLK) &= ~((REG_CLKGEN0_TS_INVERT)<<(REG_CLKGEN0_TS5_SHIFT)); in HAL_TSP_TSIF_SelPad_ClkInv()1028 … TSP_CLKGEN0_REG(REG_CLKGEN0_TS5_CLK) |= ((REG_CLKGEN0_TS_DISABLE)<<(REG_CLKGEN0_TS5_SHIFT)); in HAL_TSP_TSIF_SelPad_ClkDis()1074 …N0_REG(REG_CLKGEN0_TS5_CLK) & (REG_CLKGEN0_TS_MASK<<REG_CLKGEN0_TS5_SHIFT)) >> (REG_CLKGEN0_TS5_SH… in HAL_TSP_TSIF_SelPad_ClkDis()1111 … TSP_CLKGEN0_REG(REG_CLKGEN0_TS5_CLK) &= ~((REG_CLKGEN0_TS_DISABLE)<<(REG_CLKGEN0_TS5_SHIFT)); in HAL_TSP_TSIF_SelPad_ClkDis()
102 #define REG_CLKGEN0_TS5_SHIFT 8 macro