Home
last modified time | relevance | path

Searched refs:CSCR (Results 1 – 5 of 5) sorted by relevance

/rk3399_rockchip-uboot/arch/arm/cpu/arm920t/imx/
H A Dspeed.c54 return (( CSCR>>15)&1) ? get_mcuPLLCLK()>>1 : get_mcuPLLCLK(); in get_FCLK()
60 u32 bclkdiv = (( CSCR >> 10 ) & 0xf) + 1; in get_HCLK()
/rk3399_rockchip-uboot/board/armadeus/apf27/
H A Dlowlevel_init.S32 ldr r0, =CSCR
44 write32 CSCR, ACFG_CSCR_VAL|CSCR_MPLL_RESTART|CSCR_SPLL_RESTART
/rk3399_rockchip-uboot/drivers/net/
H A Drtl8139.c128 CSCR=0x74, /* chip status and configuration register */ enumerator
/rk3399_rockchip-uboot/arch/arm/lib/
H A Dasm-offsets.c81 DEFINE(CSCR, IMX_PLL_BASE + offsetof(struct pll_regs, cscr)); in main()
/rk3399_rockchip-uboot/arch/arm/include/asm/arch-imx/
H A Dimx-regs.h92 #define CSCR __REG(IMX_PLL_BASE) /* Clock Source Control Register */ macro