Home
last modified time | relevance | path

Searched refs:row (Results 1 – 12 of 12) sorted by relevance

/rk3399_ARM-atf/drivers/brcm/
H A Dsotp.c262 int row; in sotp_read_key() local
269 row = start_row; in sotp_read_key()
270 while ((keysize > 0) && (row <= end_row)) { in sotp_read_key()
271 row_data = sotp_mem_read(row, SOTP_ROW_ECC); in sotp_read_key()
279 row++; in sotp_read_key()
282 if ((status2 == 0xFFFFFFFF) || (status == 0) || (row > end_row)) in sotp_read_key()
/rk3399_ARM-atf/drivers/renesas/common/ddr/ddr_b/
H A Dboot_init_dram_regdef.h24 #define DBMEMCONF_REG(d3, row, bank, col, dw) \ argument
25 (((d3) << 30) | ((row) << 24) | ((bank) << 16) | ((col) << 8) | (dw))
/rk3399_ARM-atf/plat/intel/soc/agilex5/soc/
H A Dagilex5_memory_controller.c176 uint32_t data, dram_addr_order, ddr_conf, bank, row, col, in configure_ddr_sched_ctrl_regs() local
191 row = IOHMC_DRAMADDRW_ROW_ADDR_WIDTH(data); in configure_ddr_sched_ctrl_regs()
195 ddr_conf = match_ddr_conf(DDR_CONFIG(dram_addr_order, bank, col, row)); in configure_ddr_sched_ctrl_regs()
/rk3399_ARM-atf/plat/intel/soc/agilex/soc/
H A Dagilex_memory_controller.c175 uint32_t data, dram_addr_order, ddr_conf, bank, row, col, in configure_ddr_sched_ctrl_regs() local
190 row = IOHMC_DRAMADDRW_ROW_ADDR_WIDTH(data); in configure_ddr_sched_ctrl_regs()
194 ddr_conf = match_ddr_conf(DDR_CONFIG(dram_addr_order, bank, col, row)); in configure_ddr_sched_ctrl_regs()
/rk3399_ARM-atf/plat/intel/soc/stratix10/soc/
H A Ds10_memory_controller.c204 uint32_t data, dram_addr_order, ddr_conf, bank, row, col, in configure_ddr_sched_ctrl_regs() local
219 row = IOHMC_DRAMADDRW_ROW_ADDR_WIDTH(data); in configure_ddr_sched_ctrl_regs()
223 ddr_conf = match_ddr_conf(DDR_CONFIG(dram_addr_order, bank, col, row)); in configure_ddr_sched_ctrl_regs()
/rk3399_ARM-atf/tools/memory/src/memory/
H A Dsummary.py466 row = [i]
469 row.append(
475 table.add_row(row)
/rk3399_ARM-atf/fdts/
H A Dstm32mp25-lpddr4-1x16Gbits-1x32bits-1200MHz.dtsi15 * Addressing RBC row/bank interleaving
H A Dstm32mp25-lpddr4-1x32Gbits-1x32bits-1200MHz.dtsi15 * Addressing RBC row/bank interleaving
H A Dstm32mp25-lpddr4-2x16Gbits-32bits-1200MHz.dtsi15 * Addressing RBC row/bank interleaving
H A Dstm32mp25-ddr4-2x8Gbits-2x16bits-1200MHz.dtsi17 * Addressing RBC row/bank interleaving
H A Dstm32mp25-ddr4-2x16Gbits-2x16bits-1200MHz.dtsi17 * Addressing RBC row/bank interleaving
/rk3399_ARM-atf/plat/rockchip/rk3399/drivers/dram/
H A Ddfs.c89 uint32_t row; in get_cs_die_capability() local
91 row = cs == 0 ? ch->cs0_row : ch->cs1_row; in get_cs_die_capability()
95 cs_cap = (1 << (row + ((1 << ch->bk) / 4 + 1) + ch->col + in get_cs_die_capability()