Home
last modified time | relevance | path

Searched refs:csg (Results 1 – 3 of 3) sorted by relevance

/rk3399_ARM-atf/drivers/st/clk/
H A Dclk-stm32mp2.c38 uint32_t csg[PLLCSG_NB]; member
1964 uint32_t *csg) in clk_stm32_pll_config_csg() argument
1973 csg[DIVVAL] & RCC_PLLxCFGR5_DIVVAL_MASK); in clk_stm32_pll_config_csg()
1975 (csg[SPREAD] << RCC_PLLxCFGR5_SPREAD_SHIFT) & in clk_stm32_pll_config_csg()
1978 if (csg[DOWNSPREAD] != 0) { in clk_stm32_pll_config_csg()
2082 clk_stm32_pll_config_csg(priv, pll, pll_conf->csg); in _clk_stm32_pll_init()
2594 err = fdt_read_uint32_array(fdt, subnode_pll, "csg", (int)PLLCSG_NB, pll->csg); in clk_stm32_parse_pll_fdt()
H A Dstm32mp1_clk.c57 uint32_t csg[PLLCSG_NB]; member
1927 static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg) in stm32mp1_pll_csg() argument
1932 pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) & in stm32mp1_pll_csg()
1935 pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) & in stm32mp1_pll_csg()
1938 pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) & in stm32mp1_pll_csg()
2349 stm32mp1_pll_csg(i, pll_conf[i].csg); in stm32mp1_clk_init()
2689 err = fdt_read_uint32_array(fdt, subnode, "csg", (int)PLLCSG_NB, pll->csg); in clk_stm32_load_vco_config()
H A Dclk-stm32mp13.c66 uint32_t csg[PLL_CSG_NB]; member
1388 mod_per = vco->csg[PLL_CSG_MOD_PER]; in clk_stm32_pll_config_csg()
1389 inc_step = vco->csg[PLL_CSG_INC_STEP]; in clk_stm32_pll_config_csg()
1390 sscg_mode = vco->csg[PLL_CSG_SSCG_MODE]; in clk_stm32_pll_config_csg()
2453 err = fdt_read_uint32_array(fdt, subnode, "csg", (int)PLL_CSG_NB, vco->csg); in clk_stm32_load_vco_config()