1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi #ifndef _HAL_PNL_C_
79*53ee8cc1Swenshuai.xi #define _HAL_PNL_C_
80*53ee8cc1Swenshuai.xi
81*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
82*53ee8cc1Swenshuai.xi // Include Files
83*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
84*53ee8cc1Swenshuai.xi
85*53ee8cc1Swenshuai.xi #include "MsCommon.h"
86*53ee8cc1Swenshuai.xi #include "MsTypes.h"
87*53ee8cc1Swenshuai.xi #include "utopia.h"
88*53ee8cc1Swenshuai.xi #include "utopia_dapi.h"
89*53ee8cc1Swenshuai.xi #include "apiPNL.h"
90*53ee8cc1Swenshuai.xi #include "apiPNL_v2.h"
91*53ee8cc1Swenshuai.xi #include "drvPNL.h"
92*53ee8cc1Swenshuai.xi #include "halPNL.h"
93*53ee8cc1Swenshuai.xi #include "PNL_private.h"
94*53ee8cc1Swenshuai.xi #include "pnl_hwreg_utility2.h"
95*53ee8cc1Swenshuai.xi #include "Manhattan_pnl_lpll_tbl.h"
96*53ee8cc1Swenshuai.xi #include "Manhattan_pnl_lpll_ext_tbl.h"
97*53ee8cc1Swenshuai.xi
98*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
99*53ee8cc1Swenshuai.xi #include <linux/string.h>
100*53ee8cc1Swenshuai.xi #include <linux/delay.h>
101*53ee8cc1Swenshuai.xi #include <asm/div64.h>
102*53ee8cc1Swenshuai.xi #else
103*53ee8cc1Swenshuai.xi #include "string.h"
104*53ee8cc1Swenshuai.xi #define do_div(x,y) ((x)/=(y))
105*53ee8cc1Swenshuai.xi #endif
106*53ee8cc1Swenshuai.xi
107*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi // Driver Compiler Options
109*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi
111*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi // Local Defines
113*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi
115*53ee8cc1Swenshuai.xi #define UNUSED(x) (x=x)
116*53ee8cc1Swenshuai.xi #if 1
117*53ee8cc1Swenshuai.xi #define HAL_PNL_DBG(_dbgSwitch_, _fmt, _args...) { if((_dbgSwitch_ & _u16PnlDbgSwitch) != 0) printf("PNL:"_fmt, ##_args); }
118*53ee8cc1Swenshuai.xi #define HAL_MOD_CAL_DBG(x) //x
119*53ee8cc1Swenshuai.xi #else
120*53ee8cc1Swenshuai.xi #define HAL_PNL_DBG(_dbgSwitch_, _fmt, _args...) { }
121*53ee8cc1Swenshuai.xi #endif
122*53ee8cc1Swenshuai.xi
123*53ee8cc1Swenshuai.xi #define DAC_LPLL_ICTRL 0x0002
124*53ee8cc1Swenshuai.xi #define LVDS_LPLL_ICTRL 0x0001
125*53ee8cc1Swenshuai.xi
126*53ee8cc1Swenshuai.xi //Get MOD calibration time
127*53ee8cc1Swenshuai.xi #define MOD_CAL_TIMER FALSE
128*53ee8cc1Swenshuai.xi
129*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
130*53ee8cc1Swenshuai.xi // Local Structurs
131*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
132*53ee8cc1Swenshuai.xi
133*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
134*53ee8cc1Swenshuai.xi // Global Variables
135*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
136*53ee8cc1Swenshuai.xi
137*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
138*53ee8cc1Swenshuai.xi // Local Variables
139*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
140*53ee8cc1Swenshuai.xi
141*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
142*53ee8cc1Swenshuai.xi // Debug Functions
143*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
144*53ee8cc1Swenshuai.xi
145*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
146*53ee8cc1Swenshuai.xi // Local Functions
147*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
148*53ee8cc1Swenshuai.xi
149*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
150*53ee8cc1Swenshuai.xi // Global Function
151*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
152*53ee8cc1Swenshuai.xi /**
153*53ee8cc1Swenshuai.xi * @brief: Power On MOD. but not mutex protected
154*53ee8cc1Swenshuai.xi *
155*53ee8cc1Swenshuai.xi */
MHal_MOD_PowerOn(void * pInstance,MS_BOOL bEn,MS_U8 u8LPLL_Type,MS_U8 DualModeType,MS_U16 u16OutputCFG0_7,MS_U16 u16OutputCFG8_15,MS_U16 u16OutputCFG16_21)156*53ee8cc1Swenshuai.xi MS_U8 MHal_MOD_PowerOn(void *pInstance, MS_BOOL bEn, MS_U8 u8LPLL_Type,MS_U8 DualModeType, MS_U16 u16OutputCFG0_7, MS_U16 u16OutputCFG8_15, MS_U16 u16OutputCFG16_21)
157*53ee8cc1Swenshuai.xi {
158*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
159*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
160*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
161*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
162*53ee8cc1Swenshuai.xi
163*53ee8cc1Swenshuai.xi if( bEn )
164*53ee8cc1Swenshuai.xi {
165*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0x00, BIT(8));
166*53ee8cc1Swenshuai.xi
167*53ee8cc1Swenshuai.xi //analog MOD power down. 1: power down, 0: power up
168*53ee8cc1Swenshuai.xi // For Mod2 no output signel
169*53ee8cc1Swenshuai.xi ///////////////////////////////////////////////////
170*53ee8cc1Swenshuai.xi
171*53ee8cc1Swenshuai.xi //2. Power on MOD (current and regulator)
172*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x00 , BIT(0));
173*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, BIT(8) , BIT(8));
174*53ee8cc1Swenshuai.xi
175*53ee8cc1Swenshuai.xi
176*53ee8cc1Swenshuai.xi // 3. 4. 5.
177*53ee8cc1Swenshuai.xi MHal_Output_LVDS_Pair_Setting(pInstance, DualModeType, u16OutputCFG0_7, u16OutputCFG8_15, u16OutputCFG16_21);
178*53ee8cc1Swenshuai.xi
179*53ee8cc1Swenshuai.xi
180*53ee8cc1Swenshuai.xi //enable ib, enable ck
181*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, (BIT(1) | BIT(0)), (BIT(1) | BIT(0)));
182*53ee8cc1Swenshuai.xi
183*53ee8cc1Swenshuai.xi // clock gen of dot-mini
184*53ee8cc1Swenshuai.xi if(u8LPLL_Type == E_PNL_TYPE_MINILVDS)
185*53ee8cc1Swenshuai.xi {
186*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x4400);
187*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x4400);
188*53ee8cc1Swenshuai.xi }
189*53ee8cc1Swenshuai.xi else if((u8LPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)||
190*53ee8cc1Swenshuai.xi (u8LPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)||
191*53ee8cc1Swenshuai.xi (u8LPLL_Type == E_PNL_LPLL_VBY1_8BIT_4LANE) ||
192*53ee8cc1Swenshuai.xi (u8LPLL_Type == E_PNL_LPLL_VBY1_8BIT_2LANE))
193*53ee8cc1Swenshuai.xi
194*53ee8cc1Swenshuai.xi {
195*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0400); // [11:8]reg_ckg_dot_mini_pre2_osd
196*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044); // [3:0]reg_ckg_dot_mini_osd
197*53ee8cc1Swenshuai.xi // [7:4]reg_ckg_dot_mini_pre_osd
198*53ee8cc1Swenshuai.xi }
199*53ee8cc1Swenshuai.xi //// for osd dedicated output port, 1 port for video and 1 port for osd
200*53ee8cc1Swenshuai.xi else if((u8LPLL_Type == E_PNL_TYPE_HS_LVDS)&&
201*53ee8cc1Swenshuai.xi (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Mode == E_PNL_MODE_SINGLE))
202*53ee8cc1Swenshuai.xi {
203*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0400); // [11:8]reg_ckg_dot_mini_pre2_osd
204*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044); // [3:0]reg_ckg_dot_mini_osd
205*53ee8cc1Swenshuai.xi // [7:4]reg_ckg_dot_mini_pre_osd
206*53ee8cc1Swenshuai.xi }
207*53ee8cc1Swenshuai.xi else if(u8LPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)
208*53ee8cc1Swenshuai.xi {
209*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0440); // [11:8]reg_ckg_dot_mini_pre2_osd
210*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044); // [3:0]reg_ckg_dot_mini_osd
211*53ee8cc1Swenshuai.xi }
212*53ee8cc1Swenshuai.xi else
213*53ee8cc1Swenshuai.xi {
214*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0000);
215*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0000);
216*53ee8cc1Swenshuai.xi }
217*53ee8cc1Swenshuai.xi }
218*53ee8cc1Swenshuai.xi else
219*53ee8cc1Swenshuai.xi {
220*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, BIT(8), BIT(8));
221*53ee8cc1Swenshuai.xi if(u8LPLL_Type !=E_PNL_TYPE_MINILVDS)
222*53ee8cc1Swenshuai.xi {
223*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, BIT(0), BIT(0)); //analog MOD power down. 1: power down, 0: power up
224*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x00, BIT(8));
225*53ee8cc1Swenshuai.xi }
226*53ee8cc1Swenshuai.xi
227*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0, (BIT(1) | BIT(0) )); //enable ib, enable ck
228*53ee8cc1Swenshuai.xi
229*53ee8cc1Swenshuai.xi // clock gen of dot-mini
230*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x1100);
231*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x1100);
232*53ee8cc1Swenshuai.xi
233*53ee8cc1Swenshuai.xi if((u8LPLL_Type>=E_PNL_LPLL_VBY1_10BIT_4LANE)&&(u8LPLL_Type<=E_PNL_LPLL_VBY1_8BIT_8LANE))
234*53ee8cc1Swenshuai.xi {
235*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
236*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
237*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
238*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
239*53ee8cc1Swenshuai.xi }
240*53ee8cc1Swenshuai.xi }
241*53ee8cc1Swenshuai.xi return 1;
242*53ee8cc1Swenshuai.xi }
243*53ee8cc1Swenshuai.xi
244*53ee8cc1Swenshuai.xi /**
245*53ee8cc1Swenshuai.xi * @brief: Setup the PVDD power 1:2.5V, 0:3.3V
246*53ee8cc1Swenshuai.xi *
247*53ee8cc1Swenshuai.xi */
MHal_MOD_PVDD_Power_Setting(void * pInstance,MS_BOOL bIs2p5)248*53ee8cc1Swenshuai.xi void MHal_MOD_PVDD_Power_Setting(void *pInstance, MS_BOOL bIs2p5)
249*53ee8cc1Swenshuai.xi {
250*53ee8cc1Swenshuai.xi //MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, ((bIs2p5)? BIT(6):0), BIT(6)); //MOD PVDD=1: 0.9
251*53ee8cc1Swenshuai.xi }
252*53ee8cc1Swenshuai.xi
MHal_PNL_TCON_Init(void * pInstance)253*53ee8cc1Swenshuai.xi void MHal_PNL_TCON_Init(void *pInstance)
254*53ee8cc1Swenshuai.xi {
255*53ee8cc1Swenshuai.xi
256*53ee8cc1Swenshuai.xi }
257*53ee8cc1Swenshuai.xi
MHal_Shift_LVDS_Pair(void * pInstance,MS_U8 Type)258*53ee8cc1Swenshuai.xi void MHal_Shift_LVDS_Pair(void *pInstance, MS_U8 Type)
259*53ee8cc1Swenshuai.xi {
260*53ee8cc1Swenshuai.xi if(Type == 1)
261*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, (BIT(7) | BIT(6)), (BIT(7) | BIT(6))); // shift_lvds_pair, set LVDS Mode3
262*53ee8cc1Swenshuai.xi else
263*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, 0x0000, (BIT(7) | BIT(6)));
264*53ee8cc1Swenshuai.xi
265*53ee8cc1Swenshuai.xi }
266*53ee8cc1Swenshuai.xi
MHal_Output_LVDS_Pair_Setting(void * pInstance,MS_U8 Type,MS_U16 u16OutputCFG0_7,MS_U16 u16OutputCFG8_15,MS_U16 u16OutputCFG16_21)267*53ee8cc1Swenshuai.xi void MHal_Output_LVDS_Pair_Setting(void *pInstance, MS_U8 Type, MS_U16 u16OutputCFG0_7, MS_U16 u16OutputCFG8_15, MS_U16 u16OutputCFG16_21)
268*53ee8cc1Swenshuai.xi {
269*53ee8cc1Swenshuai.xi
270*53ee8cc1Swenshuai.xi if(Type == LVDS_DUAL_OUTPUT_SPECIAL )
271*53ee8cc1Swenshuai.xi {
272*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0555);
273*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x1554);
274*53ee8cc1Swenshuai.xi }
275*53ee8cc1Swenshuai.xi else if(Type == LVDS_SINGLE_OUTPUT_A)
276*53ee8cc1Swenshuai.xi {
277*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0x5550, 0xFFF0);
278*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0555);
279*53ee8cc1Swenshuai.xi }
280*53ee8cc1Swenshuai.xi else if( Type == LVDS_SINGLE_OUTPUT_B)
281*53ee8cc1Swenshuai.xi {
282*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0x5550, 0xFFF0);
283*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0555);
284*53ee8cc1Swenshuai.xi }
285*53ee8cc1Swenshuai.xi else if( Type == LVDS_OUTPUT_User)
286*53ee8cc1Swenshuai.xi {
287*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, u16OutputCFG0_7);
288*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, u16OutputCFG8_15);
289*53ee8cc1Swenshuai.xi }
290*53ee8cc1Swenshuai.xi else
291*53ee8cc1Swenshuai.xi {
292*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0x5550, 0xFFF0);
293*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0555);
294*53ee8cc1Swenshuai.xi }
295*53ee8cc1Swenshuai.xi
296*53ee8cc1Swenshuai.xi MsOS_DelayTask(2);
297*53ee8cc1Swenshuai.xi
298*53ee8cc1Swenshuai.xi
299*53ee8cc1Swenshuai.xi }
300*53ee8cc1Swenshuai.xi
MHal_Output_Channel_Order(void * pInstance,MS_U8 Type,MS_U16 u16OutputOrder0_3,MS_U16 u16OutputOrder4_7,MS_U16 u16OutputOrder8_11,MS_U16 u16OutputOrder12_13)301*53ee8cc1Swenshuai.xi void MHal_Output_Channel_Order(void *pInstance,
302*53ee8cc1Swenshuai.xi MS_U8 Type,
303*53ee8cc1Swenshuai.xi MS_U16 u16OutputOrder0_3,
304*53ee8cc1Swenshuai.xi MS_U16 u16OutputOrder4_7,
305*53ee8cc1Swenshuai.xi MS_U16 u16OutputOrder8_11,
306*53ee8cc1Swenshuai.xi MS_U16 u16OutputOrder12_13)
307*53ee8cc1Swenshuai.xi {
308*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
309*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
310*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
311*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
312*53ee8cc1Swenshuai.xi
313*53ee8cc1Swenshuai.xi if(Type == APIPNL_OUTPUT_CHANNEL_ORDER_USER )
314*53ee8cc1Swenshuai.xi {
315*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_08_L, u16OutputOrder0_3);
316*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_09_L, u16OutputOrder4_7);
317*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0A_L, u16OutputOrder8_11);
318*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0B_L, u16OutputOrder12_13);
319*53ee8cc1Swenshuai.xi }
320*53ee8cc1Swenshuai.xi else
321*53ee8cc1Swenshuai.xi {
322*53ee8cc1Swenshuai.xi if( (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
323*53ee8cc1Swenshuai.xi ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
324*53ee8cc1Swenshuai.xi {
325*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1)) // 2 Divisoin
326*53ee8cc1Swenshuai.xi {
327*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_08_L, 0x6420);
328*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7531);
329*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
330*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
331*53ee8cc1Swenshuai.xi }
332*53ee8cc1Swenshuai.xi else
333*53ee8cc1Swenshuai.xi {
334*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_08_L, 0x3210);
335*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7654);
336*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
337*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
338*53ee8cc1Swenshuai.xi }
339*53ee8cc1Swenshuai.xi }
340*53ee8cc1Swenshuai.xi else if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)
341*53ee8cc1Swenshuai.xi {//LVDS
342*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_08_L, 0x10DC);
343*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_09_L, 0x5432);
344*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0A_L, 0x9876);
345*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x00BA);
346*53ee8cc1Swenshuai.xi }
347*53ee8cc1Swenshuai.xi else
348*53ee8cc1Swenshuai.xi {
349*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_08_L, 0x76DC);
350*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_09_L, 0xBA98);
351*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0A_L, 0x3210);
352*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0054);
353*53ee8cc1Swenshuai.xi }
354*53ee8cc1Swenshuai.xi }
355*53ee8cc1Swenshuai.xi
356*53ee8cc1Swenshuai.xi }
357*53ee8cc1Swenshuai.xi
MHal_PQ_Clock_Gen_For_Gamma(void * pInstance)358*53ee8cc1Swenshuai.xi void MHal_PQ_Clock_Gen_For_Gamma(void *pInstance)
359*53ee8cc1Swenshuai.xi {
360*53ee8cc1Swenshuai.xi W2BYTEMSK(REG_CLKGEN0_52_L, 0x00, 0x07);
361*53ee8cc1Swenshuai.xi }
362*53ee8cc1Swenshuai.xi
MHal_VOP_SetGammaMappingMode(void * pInstance,MS_U8 u8Mapping)363*53ee8cc1Swenshuai.xi void MHal_VOP_SetGammaMappingMode(void *pInstance, MS_U8 u8Mapping)
364*53ee8cc1Swenshuai.xi {
365*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
366*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
367*53ee8cc1Swenshuai.xi
368*53ee8cc1Swenshuai.xi if(u8Mapping & GAMMA_MAPPING)
369*53ee8cc1Swenshuai.xi {
370*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_74_L, (u8Mapping & GAMMA_10BIT_MAPPING)? BIT(15):0, BIT(15));
371*53ee8cc1Swenshuai.xi }
372*53ee8cc1Swenshuai.xi else
373*53ee8cc1Swenshuai.xi {
374*53ee8cc1Swenshuai.xi PNL_ASSERT(0, "Invalid eSupportGammaMapMode [%d] Passed to [%s], please make sure the u8Mapping[%d] is valid\n.",
375*53ee8cc1Swenshuai.xi u8Mapping, __FUNCTION__, u8Mapping);
376*53ee8cc1Swenshuai.xi }
377*53ee8cc1Swenshuai.xi }
378*53ee8cc1Swenshuai.xi
Hal_VOP_Is_GammaMappingMode_enable(void * pInstance)379*53ee8cc1Swenshuai.xi MS_BOOL Hal_VOP_Is_GammaMappingMode_enable(void *pInstance)
380*53ee8cc1Swenshuai.xi {
381*53ee8cc1Swenshuai.xi // Only support 1024 entry
382*53ee8cc1Swenshuai.xi return TRUE;
383*53ee8cc1Swenshuai.xi }
384*53ee8cc1Swenshuai.xi
385*53ee8cc1Swenshuai.xi // After A5, 8 bit mode only support burst write!!!
Hal_VOP_Is_GammaSupportSignalWrite(void * pInstance,DRVPNL_GAMMA_MAPPEING_MODE u8Mapping)386*53ee8cc1Swenshuai.xi MS_BOOL Hal_VOP_Is_GammaSupportSignalWrite(void *pInstance, DRVPNL_GAMMA_MAPPEING_MODE u8Mapping)
387*53ee8cc1Swenshuai.xi {
388*53ee8cc1Swenshuai.xi if( u8Mapping == E_DRVPNL_GAMMA_10BIT_MAPPING )
389*53ee8cc1Swenshuai.xi return TRUE;
390*53ee8cc1Swenshuai.xi else
391*53ee8cc1Swenshuai.xi return FALSE;
392*53ee8cc1Swenshuai.xi }
393*53ee8cc1Swenshuai.xi
394*53ee8cc1Swenshuai.xi
hal_PNL_WriteGamma12Bit(void * pInstance,MS_U8 u8Channel,MS_BOOL bBurstWrite,MS_U16 u16Addr,MS_U16 u16GammaValue)395*53ee8cc1Swenshuai.xi void hal_PNL_WriteGamma12Bit(void *pInstance, MS_U8 u8Channel, MS_BOOL bBurstWrite, MS_U16 u16Addr, MS_U16 u16GammaValue)
396*53ee8cc1Swenshuai.xi {
397*53ee8cc1Swenshuai.xi MS_U16 u16Delay = 0xFFFF;
398*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
399*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
400*53ee8cc1Swenshuai.xi
401*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_GAMMA, "Write SC%tu [ch %d][addr 0x%x]: 0x%x \n", (ptrdiff_t)pPNLInstancePrivate->u32DeviceID, u8Channel, u16Addr, u16GammaValue);
402*53ee8cc1Swenshuai.xi
403*53ee8cc1Swenshuai.xi if (!bBurstWrite )
404*53ee8cc1Swenshuai.xi {
405*53ee8cc1Swenshuai.xi while (SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, 0xE0) && (--u16Delay)); // Check whether the Write chanel is ready
406*53ee8cc1Swenshuai.xi PNL_ASSERT(u16Delay > 0, "%s\n", "WriteGamma timeout");
407*53ee8cc1Swenshuai.xi
408*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6C_L, u16Addr, 0x3FF); // set address port
409*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, (REG_SC_BK10_6E_L + u8Channel *2), u16GammaValue, 0xFFF); // Set channel data
410*53ee8cc1Swenshuai.xi
411*53ee8cc1Swenshuai.xi // kick off write
412*53ee8cc1Swenshuai.xi switch(u8Channel)
413*53ee8cc1Swenshuai.xi {
414*53ee8cc1Swenshuai.xi case 0: // Red
415*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, BIT(5), BIT(5));
416*53ee8cc1Swenshuai.xi break;
417*53ee8cc1Swenshuai.xi
418*53ee8cc1Swenshuai.xi case 1: // Green
419*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, BIT(6), BIT(6));
420*53ee8cc1Swenshuai.xi break;
421*53ee8cc1Swenshuai.xi
422*53ee8cc1Swenshuai.xi case 2: // Blue
423*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, BIT(7), BIT(7));
424*53ee8cc1Swenshuai.xi break;
425*53ee8cc1Swenshuai.xi }
426*53ee8cc1Swenshuai.xi
427*53ee8cc1Swenshuai.xi while (SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, 0xE0) && (--u16Delay)); // Check whether the Write chanel is ready
428*53ee8cc1Swenshuai.xi }
429*53ee8cc1Swenshuai.xi else
430*53ee8cc1Swenshuai.xi {
431*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6E_L, u16GammaValue, 0xFFF);
432*53ee8cc1Swenshuai.xi }
433*53ee8cc1Swenshuai.xi
434*53ee8cc1Swenshuai.xi
435*53ee8cc1Swenshuai.xi PNL_ASSERT(u16Delay > 0, "%s\n", "WriteGamma timeout");
436*53ee8cc1Swenshuai.xi
437*53ee8cc1Swenshuai.xi }
438*53ee8cc1Swenshuai.xi
439*53ee8cc1Swenshuai.xi
hal_PNL_SetMaxGammaValue(void * pInstance,MS_U8 u8Channel,MS_U16 u16MaxGammaValue)440*53ee8cc1Swenshuai.xi void hal_PNL_SetMaxGammaValue(void *pInstance, MS_U8 u8Channel, MS_U16 u16MaxGammaValue)
441*53ee8cc1Swenshuai.xi {
442*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
443*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
444*53ee8cc1Swenshuai.xi
445*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_GAMMA, "Max gamma of SC%tu %d is 0x%x\n", (ptrdiff_t)pPNLInstancePrivate->u32DeviceID, u8Channel, u16MaxGammaValue);
446*53ee8cc1Swenshuai.xi #ifdef MONACO_SC2
447*53ee8cc1Swenshuai.xi if(pPNLInstancePrivate->u32DeviceID == 0)
448*53ee8cc1Swenshuai.xi {
449*53ee8cc1Swenshuai.xi #endif
450*53ee8cc1Swenshuai.xi switch(u8Channel)
451*53ee8cc1Swenshuai.xi {
452*53ee8cc1Swenshuai.xi case 0: // max. Red
453*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_7D_L , u16MaxGammaValue, 0xFFF); // max. base 0
454*53ee8cc1Swenshuai.xi break;
455*53ee8cc1Swenshuai.xi
456*53ee8cc1Swenshuai.xi case 1: // max. Green
457*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_7E_L , u16MaxGammaValue, 0xFFF); // max. base 1
458*53ee8cc1Swenshuai.xi break;
459*53ee8cc1Swenshuai.xi
460*53ee8cc1Swenshuai.xi case 2: //max. Blue
461*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_7F_L , u16MaxGammaValue, 0xFFF); // max. base 1
462*53ee8cc1Swenshuai.xi break;
463*53ee8cc1Swenshuai.xi }
464*53ee8cc1Swenshuai.xi #ifdef MONACO_SC2
465*53ee8cc1Swenshuai.xi }else //Nike
466*53ee8cc1Swenshuai.xi {
467*53ee8cc1Swenshuai.xi switch(u8Channel)
468*53ee8cc1Swenshuai.xi {
469*53ee8cc1Swenshuai.xi case 0: // max. Red
470*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7A_L , u16MaxGammaValue, 0xFFF); // max. base 0
471*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7B_L , u16MaxGammaValue, 0xFFF); // max. base 1
472*53ee8cc1Swenshuai.xi break;
473*53ee8cc1Swenshuai.xi
474*53ee8cc1Swenshuai.xi case 1: // max. Green
475*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7C_L , u16MaxGammaValue, 0xFFF); // max. base 0
476*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7D_L , u16MaxGammaValue, 0xFFF); // max. base 1
477*53ee8cc1Swenshuai.xi break;
478*53ee8cc1Swenshuai.xi
479*53ee8cc1Swenshuai.xi case 2: //max. Blue
480*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7E_L , u16MaxGammaValue, 0xFFF); // max. base 0
481*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7F_L , u16MaxGammaValue, 0xFFF); // max. base 1
482*53ee8cc1Swenshuai.xi break;
483*53ee8cc1Swenshuai.xi }
484*53ee8cc1Swenshuai.xi
485*53ee8cc1Swenshuai.xi }
486*53ee8cc1Swenshuai.xi #endif
487*53ee8cc1Swenshuai.xi }
488*53ee8cc1Swenshuai.xi
489*53ee8cc1Swenshuai.xi /////////////////////////////////////////////////////////////////////////////
490*53ee8cc1Swenshuai.xi // Gamma format (12 bit LUT)
491*53ee8cc1Swenshuai.xi // 0, 1, 2, 3, ..., NumOfLevel, totally N Sets of tNormalGammaR/G/B[],
492*53ee8cc1Swenshuai.xi // 1 set uses 2 bytes of memory.
493*53ee8cc1Swenshuai.xi //
494*53ee8cc1Swenshuai.xi // [T2 and before ] N = 256
495*53ee8cc1Swenshuai.xi // [T3] N = 256 or 1024
496*53ee8cc1Swenshuai.xi // ______________________________________________________________________________
497*53ee8cc1Swenshuai.xi // Byte | 0 1 2 n-1 n
498*53ee8cc1Swenshuai.xi // [G1|G0] [G0] [G1] . ...... . [Gmax] [Gmax]
499*53ee8cc1Swenshuai.xi // 3:0 3:0 11:4 11:4 3:0 11:4
500*53ee8cc1Swenshuai.xi //
501*53ee8cc1Swenshuai.xi
Hal_PNL_Set12BitGammaPerChannel(void * pInstance,MS_U8 u8Channel,MS_U8 * u8Tab,DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode)502*53ee8cc1Swenshuai.xi void Hal_PNL_Set12BitGammaPerChannel(void *pInstance, MS_U8 u8Channel, MS_U8 * u8Tab, DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode)
503*53ee8cc1Swenshuai.xi {
504*53ee8cc1Swenshuai.xi MS_U16 i , j ;
505*53ee8cc1Swenshuai.xi MS_U16 u16Addr = 0;
506*53ee8cc1Swenshuai.xi MS_U16 u16GammaValueR[4] = {0, 0, 0, 0};
507*53ee8cc1Swenshuai.xi MS_U16 u16GammaDeltaR[3] = {0, 0, 0};
508*53ee8cc1Swenshuai.xi MS_U16 u16MaxGammaValue1 = 0;
509*53ee8cc1Swenshuai.xi MS_U16 u16MaxGammaValue = 0;
510*53ee8cc1Swenshuai.xi MS_U16 u16NumOfLevel = GammaMapMode == E_DRVPNL_GAMMA_8BIT_MAPPING ? 256 : 1024;
511*53ee8cc1Swenshuai.xi MS_BOOL bUsingBurstWrite = !Hal_VOP_Is_GammaSupportSignalWrite(pInstance, GammaMapMode);
512*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
513*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
514*53ee8cc1Swenshuai.xi
515*53ee8cc1Swenshuai.xi bUsingBurstWrite = bUsingBurstWrite;
516*53ee8cc1Swenshuai.xi
517*53ee8cc1Swenshuai.xi if (u8Channel >= 3 )
518*53ee8cc1Swenshuai.xi return;
519*53ee8cc1Swenshuai.xi
520*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_71_L, 0x00 , 0x00FF); //Initial write address, GAMMA_ADR[7:0]
521*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_72_L, 0x00, 0xFFFF); // Initial GAMMA_DATA[26:0]
522*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_73_L, 0x00, 0x07FF); // Initial GAMMA_DATA[26:0]
523*53ee8cc1Swenshuai.xi
524*53ee8cc1Swenshuai.xi //Select write channel, GAMMA_CH_SEL[1:0] .
525*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L, u8Channel<<5 , BIT(5)| BIT(6));
526*53ee8cc1Swenshuai.xi
527*53ee8cc1Swenshuai.xi if(bUsingBurstWrite)
528*53ee8cc1Swenshuai.xi {
529*53ee8cc1Swenshuai.xi //Enable burst write mode, GAMMA_BW_EN .
530*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L, BIT(7) , BIT(7));
531*53ee8cc1Swenshuai.xi }
532*53ee8cc1Swenshuai.xi
533*53ee8cc1Swenshuai.xi if (( GammaMapMode ==E_DRVPNL_GAMMA_10BIT_MAPPING))//For 1024 Entry Mode
534*53ee8cc1Swenshuai.xi {
535*53ee8cc1Swenshuai.xi // write ref of one entry of gamma table, WR_R[11:0]
536*53ee8cc1Swenshuai.xi for (i = 0; u16Addr < u16NumOfLevel/4; i += 6)
537*53ee8cc1Swenshuai.xi {
538*53ee8cc1Swenshuai.xi // gamma x of R
539*53ee8cc1Swenshuai.xi u16GammaValueR[0] = u8Tab[i] & 0x0F;
540*53ee8cc1Swenshuai.xi u16GammaValueR[0] |= (MS_U16)u8Tab[i+1] << 4;
541*53ee8cc1Swenshuai.xi
542*53ee8cc1Swenshuai.xi // gamma x+1 of R
543*53ee8cc1Swenshuai.xi u16GammaValueR[1] = (u8Tab[i] & 0xF0) >> 4;
544*53ee8cc1Swenshuai.xi u16GammaValueR[1] |= (MS_U16)u8Tab[i+2] << 4;
545*53ee8cc1Swenshuai.xi
546*53ee8cc1Swenshuai.xi // gamma x+2 of R
547*53ee8cc1Swenshuai.xi u16GammaValueR[2] = u8Tab[i+3] & 0x0F;
548*53ee8cc1Swenshuai.xi u16GammaValueR[2] |= (MS_U16)u8Tab[i+4] << 4;
549*53ee8cc1Swenshuai.xi
550*53ee8cc1Swenshuai.xi // gamma x+3 of R
551*53ee8cc1Swenshuai.xi u16GammaValueR[3] = (u8Tab[i+3] & 0xF0) >> 4;
552*53ee8cc1Swenshuai.xi u16GammaValueR[3] |= (MS_U16)u8Tab[i+5] << 4;
553*53ee8cc1Swenshuai.xi
554*53ee8cc1Swenshuai.xi for (j = 0; j < 3; j ++)
555*53ee8cc1Swenshuai.xi {
556*53ee8cc1Swenshuai.xi u16GammaDeltaR[j] = abs(u16GammaValueR[j+1] - u16GammaValueR[j]);
557*53ee8cc1Swenshuai.xi }
558*53ee8cc1Swenshuai.xi
559*53ee8cc1Swenshuai.xi u16MaxGammaValue1 = MAX(MAX(u16GammaValueR[0],u16GammaValueR[1]),MAX(u16GammaValueR[2],u16GammaValueR[3]));
560*53ee8cc1Swenshuai.xi
561*53ee8cc1Swenshuai.xi if(u16MaxGammaValue < u16MaxGammaValue1)
562*53ee8cc1Swenshuai.xi {
563*53ee8cc1Swenshuai.xi u16MaxGammaValue = u16MaxGammaValue1;
564*53ee8cc1Swenshuai.xi }
565*53ee8cc1Swenshuai.xi
566*53ee8cc1Swenshuai.xi if(!bUsingBurstWrite) //Normal write mode
567*53ee8cc1Swenshuai.xi {
568*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_71_L, u16Addr, 0x00FF); // Set write address, GAMMA_ADR[7:0] .
569*53ee8cc1Swenshuai.xi }
570*53ee8cc1Swenshuai.xi
571*53ee8cc1Swenshuai.xi u16GammaDeltaR[0]=(((u16GammaValueR[0]<<15)&0x8000)|((u16GammaDeltaR[0]<<10)&0x7C00)|
572*53ee8cc1Swenshuai.xi ((u16GammaDeltaR[1]<<5)&0x03E0)|((u16GammaDeltaR[2]<<0)&0x001F));
573*53ee8cc1Swenshuai.xi //write ref of one entry of gamma table, GAMMA_DATA[26:0]
574*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_73_L, u16GammaValueR[0]>>1, 0x07FF);
575*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_72_L, u16GammaDeltaR[0]);
576*53ee8cc1Swenshuai.xi
577*53ee8cc1Swenshuai.xi if(!bUsingBurstWrite) //Normal write mode
578*53ee8cc1Swenshuai.xi {
579*53ee8cc1Swenshuai.xi //After finish normal write mode,toggle write pulse, GAMMA_WR_EN.
580*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L,BIT(3),BIT(3));
581*53ee8cc1Swenshuai.xi while ( SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L,BIT(3)));
582*53ee8cc1Swenshuai.xi }
583*53ee8cc1Swenshuai.xi u16Addr ++ ; // Continue to write next entry of gamma table .
584*53ee8cc1Swenshuai.xi }
585*53ee8cc1Swenshuai.xi }
586*53ee8cc1Swenshuai.xi else //For 256 Entry Mode
587*53ee8cc1Swenshuai.xi {
588*53ee8cc1Swenshuai.xi // write ref of one entry of gamma table, WR_R[11:0]
589*53ee8cc1Swenshuai.xi for(i = 0; u16Addr < u16NumOfLevel; i += 3)
590*53ee8cc1Swenshuai.xi {
591*53ee8cc1Swenshuai.xi // gamma x
592*53ee8cc1Swenshuai.xi u16GammaValueR[0] = u8Tab[i] & 0x0F;
593*53ee8cc1Swenshuai.xi u16GammaValueR[0] |= u8Tab[i+1] << 4;
594*53ee8cc1Swenshuai.xi
595*53ee8cc1Swenshuai.xi // gamma x+1
596*53ee8cc1Swenshuai.xi u16GammaValueR[1] = (u8Tab[i] & 0xF0) >> 4;
597*53ee8cc1Swenshuai.xi u16GammaValueR[1] |= u8Tab[i+2] << 4;
598*53ee8cc1Swenshuai.xi
599*53ee8cc1Swenshuai.xi // gamma x+2
600*53ee8cc1Swenshuai.xi u16GammaValueR[2] = u8Tab[i+3] & 0x0F;
601*53ee8cc1Swenshuai.xi u16GammaValueR[2] |= u8Tab[i+4] << 4;
602*53ee8cc1Swenshuai.xi
603*53ee8cc1Swenshuai.xi u16MaxGammaValue1 = MAX(u16GammaValueR[0],u16GammaValueR[1]);
604*53ee8cc1Swenshuai.xi
605*53ee8cc1Swenshuai.xi if(u16MaxGammaValue < u16MaxGammaValue1)
606*53ee8cc1Swenshuai.xi {
607*53ee8cc1Swenshuai.xi u16MaxGammaValue = u16MaxGammaValue1;
608*53ee8cc1Swenshuai.xi }
609*53ee8cc1Swenshuai.xi
610*53ee8cc1Swenshuai.xi if(!bUsingBurstWrite) //Normal write mode
611*53ee8cc1Swenshuai.xi {
612*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_71_L, u16Addr,0x00FF); // set write address, GAMMA_ADR[7:0]
613*53ee8cc1Swenshuai.xi }
614*53ee8cc1Swenshuai.xi
615*53ee8cc1Swenshuai.xi u16GammaDeltaR[0] = ( u16GammaValueR[1] - u16GammaValueR[0] ) / 4;
616*53ee8cc1Swenshuai.xi u16GammaDeltaR[0] = ((u16GammaValueR[0]<<15)&0x8000) | ((u16GammaDeltaR[0]<<10)&0x7C00)
617*53ee8cc1Swenshuai.xi |((u16GammaDeltaR[0]<<5)&0x03E0) | ((u16GammaDeltaR[0]&0x001F));
618*53ee8cc1Swenshuai.xi //write ref of one entry of gamma table, GAMMA_DATA[26:0]
619*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_73_L, u16GammaValueR[0]>>1, 0x07FF);
620*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_72_L, u16GammaDeltaR[0] , 0xFFFF);
621*53ee8cc1Swenshuai.xi
622*53ee8cc1Swenshuai.xi if(!bUsingBurstWrite) //Normal write mode
623*53ee8cc1Swenshuai.xi {
624*53ee8cc1Swenshuai.xi //After finish normal write mode,toggle write pulse, GAMMA_WR_EN.
625*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L,BIT(3),BIT(3));
626*53ee8cc1Swenshuai.xi while ( SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L,BIT(3)));
627*53ee8cc1Swenshuai.xi }
628*53ee8cc1Swenshuai.xi u16Addr ++ ; // continue to write next entry of gamma table
629*53ee8cc1Swenshuai.xi
630*53ee8cc1Swenshuai.xi
631*53ee8cc1Swenshuai.xi if(!bUsingBurstWrite) //Normal write mode
632*53ee8cc1Swenshuai.xi {
633*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_71_L, u16Addr,0x00FF); // set write address, GAMMA_ADR[7:0]
634*53ee8cc1Swenshuai.xi }
635*53ee8cc1Swenshuai.xi
636*53ee8cc1Swenshuai.xi u16GammaDeltaR[1] = ( u16GammaValueR[2] - u16GammaValueR[1] ) / 4;
637*53ee8cc1Swenshuai.xi u16GammaDeltaR[1] = ((u16GammaValueR[1]<<15)&0x8000) | ((u16GammaDeltaR[1]<<10)&0x7C00)
638*53ee8cc1Swenshuai.xi |((u16GammaDeltaR[1]<<5)&0x03E0) | ((u16GammaDeltaR[1]&0x001F));
639*53ee8cc1Swenshuai.xi //write ref of one entry of gamma table, GAMMA_DATA[26:0]
640*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_73_L, u16GammaValueR[1]>>1, 0x07FF);
641*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_72_L, u16GammaDeltaR[1], 0xFFFF);
642*53ee8cc1Swenshuai.xi
643*53ee8cc1Swenshuai.xi if(!bUsingBurstWrite) //Normal write mode
644*53ee8cc1Swenshuai.xi {
645*53ee8cc1Swenshuai.xi //After finish normal write mode,toggle write pulse, GAMMA_WR_EN.
646*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L,BIT(3),BIT(3));
647*53ee8cc1Swenshuai.xi while ( SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L,BIT(3)));
648*53ee8cc1Swenshuai.xi }
649*53ee8cc1Swenshuai.xi u16Addr ++ ; // continue to write next entry of gamma table
650*53ee8cc1Swenshuai.xi }
651*53ee8cc1Swenshuai.xi }
652*53ee8cc1Swenshuai.xi
653*53ee8cc1Swenshuai.xi if(bUsingBurstWrite)
654*53ee8cc1Swenshuai.xi {
655*53ee8cc1Swenshuai.xi //After finish burst write data of one channel, disable burst write mode .
656*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_70_L, 0x00 , BIT(7));
657*53ee8cc1Swenshuai.xi }
658*53ee8cc1Swenshuai.xi hal_PNL_SetMaxGammaValue(pInstance, u8Channel, u16MaxGammaValue);
659*53ee8cc1Swenshuai.xi
660*53ee8cc1Swenshuai.xi }
661*53ee8cc1Swenshuai.xi /////////////////////////////////////////////////////////////////////////////
662*53ee8cc1Swenshuai.xi // Gamma format (12 bit LUT)
663*53ee8cc1Swenshuai.xi // 0, 1, 2, 3, ..., NumOfLevel, totally N Sets of tNormalGammaR/G/B[],
664*53ee8cc1Swenshuai.xi // 1 set uses 2 bytes of memory.
665*53ee8cc1Swenshuai.xi //
666*53ee8cc1Swenshuai.xi // [T2 and before ] N = 256
667*53ee8cc1Swenshuai.xi // [T3] N = 256 or 1024
668*53ee8cc1Swenshuai.xi // ______________________________________________________________________________
669*53ee8cc1Swenshuai.xi // Byte | 0 1 2 n-1 n
670*53ee8cc1Swenshuai.xi // [G1|G0] [G0] [G1] . ...... . [Gmax] [Gmax]
671*53ee8cc1Swenshuai.xi // 3:0 3:0 11:4 11:4 3:0 11:4
672*53ee8cc1Swenshuai.xi //
673*53ee8cc1Swenshuai.xi #ifdef MONACO_SC2
Hal_PNL_Set12BitGammaPerChannel_SC2(void * pInstance,MS_U8 u8Channel,MS_U8 * u8Tab,DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode)674*53ee8cc1Swenshuai.xi void Hal_PNL_Set12BitGammaPerChannel_SC2(void *pInstance, MS_U8 u8Channel, MS_U8 * u8Tab, DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode )
675*53ee8cc1Swenshuai.xi {
676*53ee8cc1Swenshuai.xi MS_U16 u16Addr = 0;
677*53ee8cc1Swenshuai.xi MS_U16 u16CodeTableIndex = u16Addr/2*3;
678*53ee8cc1Swenshuai.xi MS_U16 u16GammaValue = 0;
679*53ee8cc1Swenshuai.xi MS_U16 u16MaxGammaValue = 0;
680*53ee8cc1Swenshuai.xi MS_U16 u16NumOfLevel = GammaMapMode == E_DRVPNL_GAMMA_8BIT_MAPPING ? 256 : 1024;
681*53ee8cc1Swenshuai.xi MS_BOOL bUsingBurstWrite = !Hal_VOP_Is_GammaSupportSignalWrite(pInstance,GammaMapMode);
682*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
683*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
684*53ee8cc1Swenshuai.xi
685*53ee8cc1Swenshuai.xi // Go to burst write if not support
686*53ee8cc1Swenshuai.xi if ( bUsingBurstWrite )
687*53ee8cc1Swenshuai.xi {
688*53ee8cc1Swenshuai.xi // 1. initial burst write address, LUT_ADDR[7:0]
689*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6C_L, 0x00 , 0x3FF);
690*53ee8cc1Swenshuai.xi
691*53ee8cc1Swenshuai.xi // 2. select burst write channel, REG_LUT_BW_CH_SEL[1:0]
692*53ee8cc1Swenshuai.xi switch(u8Channel)
693*53ee8cc1Swenshuai.xi {
694*53ee8cc1Swenshuai.xi case 0: // Red
695*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, 0x00 , BIT(3) | BIT(2) );
696*53ee8cc1Swenshuai.xi break;
697*53ee8cc1Swenshuai.xi
698*53ee8cc1Swenshuai.xi case 1: // Green
699*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, BIT(2) , BIT(3) | BIT(2) );
700*53ee8cc1Swenshuai.xi break;
701*53ee8cc1Swenshuai.xi
702*53ee8cc1Swenshuai.xi case 2: // Blue
703*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, BIT(3) , BIT(3) | BIT(2) );
704*53ee8cc1Swenshuai.xi break;
705*53ee8cc1Swenshuai.xi }
706*53ee8cc1Swenshuai.xi
707*53ee8cc1Swenshuai.xi // 3. enable burst write mode, REG_LUT_BW_MAIN_EN
708*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, BIT(0) , BIT(0)); // Burst write enable
709*53ee8cc1Swenshuai.xi
710*53ee8cc1Swenshuai.xi }
711*53ee8cc1Swenshuai.xi
712*53ee8cc1Swenshuai.xi //printf("\33[0;31m Gamma Mapping mode %d \n \33[m",GammaMapMode );
713*53ee8cc1Swenshuai.xi // write gamma table per one channel
714*53ee8cc1Swenshuai.xi for(; u16Addr < u16NumOfLevel; u16CodeTableIndex += 3)
715*53ee8cc1Swenshuai.xi {
716*53ee8cc1Swenshuai.xi // gamma x
717*53ee8cc1Swenshuai.xi u16GammaValue = u8Tab[u16CodeTableIndex] & 0x0F;
718*53ee8cc1Swenshuai.xi u16GammaValue |= u8Tab[u16CodeTableIndex+1] << 4;
719*53ee8cc1Swenshuai.xi
720*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_GAMMA,"Gamma x: SrcGTbl[%d] = 0x%x, [%d] = 0x%x, Gamma = 0x%x, GammaLvl=%d\n",
721*53ee8cc1Swenshuai.xi u16CodeTableIndex, u8Tab[u16CodeTableIndex], u16CodeTableIndex+1, u8Tab[u16CodeTableIndex+1], u16GammaValue, u16NumOfLevel);
722*53ee8cc1Swenshuai.xi
723*53ee8cc1Swenshuai.xi if(u16MaxGammaValue < u16GammaValue)
724*53ee8cc1Swenshuai.xi {
725*53ee8cc1Swenshuai.xi u16MaxGammaValue = u16GammaValue;
726*53ee8cc1Swenshuai.xi }
727*53ee8cc1Swenshuai.xi
728*53ee8cc1Swenshuai.xi // write gamma value
729*53ee8cc1Swenshuai.xi hal_PNL_WriteGamma12Bit(pInstance,u8Channel,bUsingBurstWrite, u16Addr, u16GammaValue);
730*53ee8cc1Swenshuai.xi u16Addr++;
731*53ee8cc1Swenshuai.xi
732*53ee8cc1Swenshuai.xi // gamma x+1
733*53ee8cc1Swenshuai.xi u16GammaValue = (u8Tab[u16CodeTableIndex] & 0xF0) >> 4;
734*53ee8cc1Swenshuai.xi u16GammaValue |= u8Tab[u16CodeTableIndex+2] << 4;
735*53ee8cc1Swenshuai.xi
736*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_GAMMA, "Gamma x+1: SrcGTbl[%d] = 0x%x, [%d] = 0x%x, Gamma = 0x%x\n", u16CodeTableIndex, u8Tab[u16CodeTableIndex], u16CodeTableIndex+2, u8Tab[u16CodeTableIndex+2], u16GammaValue);
737*53ee8cc1Swenshuai.xi
738*53ee8cc1Swenshuai.xi if(u16MaxGammaValue < u16GammaValue)
739*53ee8cc1Swenshuai.xi {
740*53ee8cc1Swenshuai.xi u16MaxGammaValue = u16GammaValue;
741*53ee8cc1Swenshuai.xi }
742*53ee8cc1Swenshuai.xi
743*53ee8cc1Swenshuai.xi // write gamma value
744*53ee8cc1Swenshuai.xi hal_PNL_WriteGamma12Bit(pInstance,u8Channel,bUsingBurstWrite, u16Addr, u16GammaValue);
745*53ee8cc1Swenshuai.xi u16Addr++;
746*53ee8cc1Swenshuai.xi }
747*53ee8cc1Swenshuai.xi
748*53ee8cc1Swenshuai.xi if ( bUsingBurstWrite )
749*53ee8cc1Swenshuai.xi {
750*53ee8cc1Swenshuai.xi // 5. after finish burst write data of one channel, disable burst write mode
751*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, 0x00 , BIT(0));
752*53ee8cc1Swenshuai.xi }
753*53ee8cc1Swenshuai.xi
754*53ee8cc1Swenshuai.xi hal_PNL_SetMaxGammaValue(pInstance,u8Channel, u16MaxGammaValue);
755*53ee8cc1Swenshuai.xi }
756*53ee8cc1Swenshuai.xi #endif
757*53ee8cc1Swenshuai.xi // src : 1 (scaler lpll)
758*53ee8cc1Swenshuai.xi // src : 0 (frc lpll)
MHal_PNL_FRC_lpll_src_sel(void * pInstance,MS_U8 u8src)759*53ee8cc1Swenshuai.xi MS_U8 MHal_PNL_FRC_lpll_src_sel(void *pInstance, MS_U8 u8src)
760*53ee8cc1Swenshuai.xi {
761*53ee8cc1Swenshuai.xi if (u8src > 1)
762*53ee8cc1Swenshuai.xi {
763*53ee8cc1Swenshuai.xi return FALSE;
764*53ee8cc1Swenshuai.xi }
765*53ee8cc1Swenshuai.xi else
766*53ee8cc1Swenshuai.xi {
767*53ee8cc1Swenshuai.xi //Not support two LPLL (frc lpll) for Manhattan
768*53ee8cc1Swenshuai.xi #if 0
769*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x00), 0x00, 0x0F);
770*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x7F), u8src?BIT(8):0, BIT(8));
771*53ee8cc1Swenshuai.xi
772*53ee8cc1Swenshuai.xi if(u8src==0)
773*53ee8cc1Swenshuai.xi {
774*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x00), 0x01, 0x0F);
775*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x7F), BIT(8), BIT(8));
776*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x00), 0x00, 0x0F); // restore to sub bnak 0
777*53ee8cc1Swenshuai.xi }
778*53ee8cc1Swenshuai.xi #endif
779*53ee8cc1Swenshuai.xi return TRUE;
780*53ee8cc1Swenshuai.xi }
781*53ee8cc1Swenshuai.xi
782*53ee8cc1Swenshuai.xi }
783*53ee8cc1Swenshuai.xi
_MHal_PNL_GetSupportedLPLLIndex(void * pInstance,PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz,PNL_LPLL_TYPE_SEL lpll_type_sel)784*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_GetSupportedLPLLIndex(void *pInstance,
785*53ee8cc1Swenshuai.xi PNL_TYPE eLPLL_Type,
786*53ee8cc1Swenshuai.xi PNL_MODE eLPLL_Mode,
787*53ee8cc1Swenshuai.xi MS_U64 ldHz, PNL_LPLL_TYPE_SEL lpll_type_sel)
788*53ee8cc1Swenshuai.xi {
789*53ee8cc1Swenshuai.xi MS_U8 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
790*53ee8cc1Swenshuai.xi #if defined (__aarch64__)
791*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%lu, lpll_type_sel=%u\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz, lpll_type_sel);
792*53ee8cc1Swenshuai.xi #else
793*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%llu, lpll_type_sel=%u\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz, lpll_type_sel);
794*53ee8cc1Swenshuai.xi #endif
795*53ee8cc1Swenshuai.xi
796*53ee8cc1Swenshuai.xi /// Mini LVDS, EPI34/28, LVDS_1CH, Vx1_1P are 1P structure
797*53ee8cc1Swenshuai.xi if(!((eLPLL_Type == E_PNL_TYPE_TTL)||
798*53ee8cc1Swenshuai.xi ((eLPLL_Type == E_PNL_TYPE_LVDS)&&(eLPLL_Mode==E_PNL_MODE_SINGLE))||
799*53ee8cc1Swenshuai.xi ((eLPLL_Type == E_PNL_TYPE_HS_LVDS)&&(eLPLL_Mode==E_PNL_MODE_SINGLE))||
800*53ee8cc1Swenshuai.xi (eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_1LANE)||(eLPLL_Type == E_PNL_LPLL_VBY1_8BIT_1LANE)||
801*53ee8cc1Swenshuai.xi ((eLPLL_Type >= E_PNL_LPLL_MINILVDS_2CH_3P_8BIT)&&(eLPLL_Type <= E_PNL_LPLL_MINILVDS_1CH_6P_6BIT))||
802*53ee8cc1Swenshuai.xi ((eLPLL_Type >= E_PNL_LPLL_EPI34_2P)&&(eLPLL_Type <= E_PNL_LPLL_EPI28_4P))))
803*53ee8cc1Swenshuai.xi {
804*53ee8cc1Swenshuai.xi ldHz/=2;
805*53ee8cc1Swenshuai.xi }
806*53ee8cc1Swenshuai.xi
807*53ee8cc1Swenshuai.xi switch(lpll_type_sel)
808*53ee8cc1Swenshuai.xi {
809*53ee8cc1Swenshuai.xi default:
810*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VIDEO:
811*53ee8cc1Swenshuai.xi {
812*53ee8cc1Swenshuai.xi switch (eLPLL_Type)
813*53ee8cc1Swenshuai.xi {
814*53ee8cc1Swenshuai.xi case E_PNL_TYPE_TTL:
815*53ee8cc1Swenshuai.xi if (ldHz < 250000000)
816*53ee8cc1Swenshuai.xi {
817*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_25to25MHz;
818*53ee8cc1Swenshuai.xi }
819*53ee8cc1Swenshuai.xi else if ((ldHz >= 250000000) && (ldHz < 500000000))
820*53ee8cc1Swenshuai.xi {
821*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_25to50MHz;
822*53ee8cc1Swenshuai.xi }
823*53ee8cc1Swenshuai.xi else if((ldHz >= 500000000) && (ldHz < 1000000000))
824*53ee8cc1Swenshuai.xi {
825*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_50to100MHz;
826*53ee8cc1Swenshuai.xi }
827*53ee8cc1Swenshuai.xi else
828*53ee8cc1Swenshuai.xi {
829*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_100to150MHz;
830*53ee8cc1Swenshuai.xi }
831*53ee8cc1Swenshuai.xi break;
832*53ee8cc1Swenshuai.xi
833*53ee8cc1Swenshuai.xi case E_PNL_TYPE_LVDS:
834*53ee8cc1Swenshuai.xi switch (eLPLL_Mode)
835*53ee8cc1Swenshuai.xi {
836*53ee8cc1Swenshuai.xi case E_PNL_MODE_SINGLE:
837*53ee8cc1Swenshuai.xi if (ldHz < 500000000)
838*53ee8cc1Swenshuai.xi {
839*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_1CH_50to50MHz;
840*53ee8cc1Swenshuai.xi }
841*53ee8cc1Swenshuai.xi else
842*53ee8cc1Swenshuai.xi {
843*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_1CH_50to80MHz;
844*53ee8cc1Swenshuai.xi }
845*53ee8cc1Swenshuai.xi break;
846*53ee8cc1Swenshuai.xi
847*53ee8cc1Swenshuai.xi default:
848*53ee8cc1Swenshuai.xi case E_PNL_MODE_DUAL:
849*53ee8cc1Swenshuai.xi if (ldHz < 250000000)
850*53ee8cc1Swenshuai.xi {
851*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_2CH_25to25MHz;
852*53ee8cc1Swenshuai.xi }
853*53ee8cc1Swenshuai.xi else if ((ldHz >= 250000000) && (ldHz < 500000000))
854*53ee8cc1Swenshuai.xi {
855*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_2CH_25to50MHz;
856*53ee8cc1Swenshuai.xi }
857*53ee8cc1Swenshuai.xi else
858*53ee8cc1Swenshuai.xi {
859*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_2CH_50to80MHz;
860*53ee8cc1Swenshuai.xi }
861*53ee8cc1Swenshuai.xi break;
862*53ee8cc1Swenshuai.xi }
863*53ee8cc1Swenshuai.xi break;
864*53ee8cc1Swenshuai.xi
865*53ee8cc1Swenshuai.xi case E_PNL_TYPE_HS_LVDS:
866*53ee8cc1Swenshuai.xi
867*53ee8cc1Swenshuai.xi switch (eLPLL_Mode)
868*53ee8cc1Swenshuai.xi {
869*53ee8cc1Swenshuai.xi case E_PNL_MODE_SINGLE:
870*53ee8cc1Swenshuai.xi if(ldHz < 500000000)
871*53ee8cc1Swenshuai.xi {
872*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_1CH_50to50MHz;
873*53ee8cc1Swenshuai.xi }
874*53ee8cc1Swenshuai.xi else if((ldHz >= 500000000) && (ldHz < 1150000000))
875*53ee8cc1Swenshuai.xi {
876*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_1CH_50to115MHz;
877*53ee8cc1Swenshuai.xi }
878*53ee8cc1Swenshuai.xi else
879*53ee8cc1Swenshuai.xi {
880*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_1CH_115to150MHz;
881*53ee8cc1Swenshuai.xi }
882*53ee8cc1Swenshuai.xi break;
883*53ee8cc1Swenshuai.xi
884*53ee8cc1Swenshuai.xi default:
885*53ee8cc1Swenshuai.xi case E_PNL_MODE_DUAL:
886*53ee8cc1Swenshuai.xi if(ldHz < 250000000)
887*53ee8cc1Swenshuai.xi {
888*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_25to25MHz;
889*53ee8cc1Swenshuai.xi }
890*53ee8cc1Swenshuai.xi else if((ldHz >= 250000000) && (ldHz < 570000000))
891*53ee8cc1Swenshuai.xi {
892*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_25to57MHz;
893*53ee8cc1Swenshuai.xi }
894*53ee8cc1Swenshuai.xi else if((ldHz >= 570000000) && (ldHz < 1150000000UL))
895*53ee8cc1Swenshuai.xi {
896*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_57to115MHz;
897*53ee8cc1Swenshuai.xi }
898*53ee8cc1Swenshuai.xi else
899*53ee8cc1Swenshuai.xi {
900*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_115to150MHz;
901*53ee8cc1Swenshuai.xi }
902*53ee8cc1Swenshuai.xi break;
903*53ee8cc1Swenshuai.xi }
904*53ee8cc1Swenshuai.xi break;
905*53ee8cc1Swenshuai.xi ///Not Support
906*53ee8cc1Swenshuai.xi #if 0
907*53ee8cc1Swenshuai.xi case E_PNL_LPLL_MINILVDS_1CH_3P_8BIT:
908*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_1CH_3PAIR_8BIT_50to80MHz;
909*53ee8cc1Swenshuai.xi break;
910*53ee8cc1Swenshuai.xi
911*53ee8cc1Swenshuai.xi case E_PNL_LPLL_MINILVDS_2CH_3P_8BIT:
912*53ee8cc1Swenshuai.xi if((ldHz >= 500000000) && (ldHz < 1000000000))
913*53ee8cc1Swenshuai.xi {
914*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_8BIT_50to100MHz;
915*53ee8cc1Swenshuai.xi }
916*53ee8cc1Swenshuai.xi else
917*53ee8cc1Swenshuai.xi {
918*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_8BIT_100to150MHz;
919*53ee8cc1Swenshuai.xi }
920*53ee8cc1Swenshuai.xi break;
921*53ee8cc1Swenshuai.xi
922*53ee8cc1Swenshuai.xi case E_PNL_LPLL_MINILVDS_2CH_6P_8BIT:
923*53ee8cc1Swenshuai.xi if((ldHz >= 500000000) && (ldHz < 1000000000))
924*53ee8cc1Swenshuai.xi {
925*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_8BIT_50to100MHz;
926*53ee8cc1Swenshuai.xi }
927*53ee8cc1Swenshuai.xi else
928*53ee8cc1Swenshuai.xi {
929*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_8BIT_100to150MHz;
930*53ee8cc1Swenshuai.xi }
931*53ee8cc1Swenshuai.xi break;
932*53ee8cc1Swenshuai.xi
933*53ee8cc1Swenshuai.xi case E_PNL_LPLL_MINILVDS_1CH_3P_6BIT:
934*53ee8cc1Swenshuai.xi if((ldHz >= 500000000) && (ldHz < 666700000))
935*53ee8cc1Swenshuai.xi {
936*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_1CH_3PAIR_6BIT_50to66_67MHz;
937*53ee8cc1Swenshuai.xi }
938*53ee8cc1Swenshuai.xi else
939*53ee8cc1Swenshuai.xi {
940*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_1CH_3PAIR_6BIT_66_67to80MHz;
941*53ee8cc1Swenshuai.xi }
942*53ee8cc1Swenshuai.xi break;
943*53ee8cc1Swenshuai.xi
944*53ee8cc1Swenshuai.xi case E_PNL_LPLL_MINILVDS_2CH_3P_6BIT:
945*53ee8cc1Swenshuai.xi if ((ldHz <= 500000000) && (ldHz < 666700000))
946*53ee8cc1Swenshuai.xi {
947*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_6BIT_50to66_67MHz;
948*53ee8cc1Swenshuai.xi }
949*53ee8cc1Swenshuai.xi else if((ldHz >= 666700000) && (ldHz < 1333300000))
950*53ee8cc1Swenshuai.xi {
951*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_6BIT_66_67to133_33MHz;
952*53ee8cc1Swenshuai.xi }
953*53ee8cc1Swenshuai.xi else
954*53ee8cc1Swenshuai.xi {
955*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_6BIT_133_33to150MHz;
956*53ee8cc1Swenshuai.xi }
957*53ee8cc1Swenshuai.xi break;
958*53ee8cc1Swenshuai.xi
959*53ee8cc1Swenshuai.xi case E_PNL_LPLL_MINILVDS_2CH_6P_6BIT:
960*53ee8cc1Swenshuai.xi if ((ldHz <= 500000000) && (ldHz < 670000000))
961*53ee8cc1Swenshuai.xi {
962*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_6BIT_50to67MHz;
963*53ee8cc1Swenshuai.xi }
964*53ee8cc1Swenshuai.xi else if((ldHz >= 670000000) && (ldHz < 1330000000))
965*53ee8cc1Swenshuai.xi {
966*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_6BIT_67to133MHz;
967*53ee8cc1Swenshuai.xi }
968*53ee8cc1Swenshuai.xi else
969*53ee8cc1Swenshuai.xi {
970*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_6BIT_133to150MHz;
971*53ee8cc1Swenshuai.xi }
972*53ee8cc1Swenshuai.xi break;
973*53ee8cc1Swenshuai.xi
974*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI34_4P:
975*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_4PAIR_95to150MHz;
976*53ee8cc1Swenshuai.xi break;
977*53ee8cc1Swenshuai.xi
978*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI34_6P:
979*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_6PAIR_80to150MHz;
980*53ee8cc1Swenshuai.xi break;
981*53ee8cc1Swenshuai.xi
982*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI34_8P:
983*53ee8cc1Swenshuai.xi if((ldHz >= 800000000) && (ldHz < 940000000))
984*53ee8cc1Swenshuai.xi {
985*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_8PAIR_80to94MHz;
986*53ee8cc1Swenshuai.xi }
987*53ee8cc1Swenshuai.xi else if((ldHz >= 940000000) && (ldHz < 1880000000))
988*53ee8cc1Swenshuai.xi {
989*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_8PAIR_94to188MHz;
990*53ee8cc1Swenshuai.xi }
991*53ee8cc1Swenshuai.xi else
992*53ee8cc1Swenshuai.xi {
993*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_8PAIR_188to300MHz;
994*53ee8cc1Swenshuai.xi }
995*53ee8cc1Swenshuai.xi break;
996*53ee8cc1Swenshuai.xi
997*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI28_4P:
998*53ee8cc1Swenshuai.xi if((ldHz >= 800000000) && (ldHz < 1140000000))
999*53ee8cc1Swenshuai.xi {
1000*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_4PAIR_80to114MHz;
1001*53ee8cc1Swenshuai.xi }
1002*53ee8cc1Swenshuai.xi else
1003*53ee8cc1Swenshuai.xi {
1004*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_4PAIR_114to150MHz;
1005*53ee8cc1Swenshuai.xi }
1006*53ee8cc1Swenshuai.xi break;
1007*53ee8cc1Swenshuai.xi
1008*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI28_6P:
1009*53ee8cc1Swenshuai.xi if((ldHz >= 800000000) && (ldHz < 1720000000))
1010*53ee8cc1Swenshuai.xi {
1011*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_6PAIR_80to172MHz;
1012*53ee8cc1Swenshuai.xi }
1013*53ee8cc1Swenshuai.xi else
1014*53ee8cc1Swenshuai.xi {
1015*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_6PAIR_172to300MHz;
1016*53ee8cc1Swenshuai.xi }
1017*53ee8cc1Swenshuai.xi break;
1018*53ee8cc1Swenshuai.xi
1019*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI28_8P:
1020*53ee8cc1Swenshuai.xi if((ldHz >= 800000000) && (ldHz < 1140000000))
1021*53ee8cc1Swenshuai.xi {
1022*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_8PAIR_80to114MHz;
1023*53ee8cc1Swenshuai.xi }
1024*53ee8cc1Swenshuai.xi else if((ldHz >= 1140000000UL) && (ldHz < 2280000000UL))
1025*53ee8cc1Swenshuai.xi {
1026*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_8PAIR_114to228MHz;
1027*53ee8cc1Swenshuai.xi }
1028*53ee8cc1Swenshuai.xi else
1029*53ee8cc1Swenshuai.xi {
1030*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_8PAIR_228to300MHz;
1031*53ee8cc1Swenshuai.xi }
1032*53ee8cc1Swenshuai.xi break;
1033*53ee8cc1Swenshuai.xi #endif
1034*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI28_12P:
1035*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_12PAIR_4K_V15_330to330MHz;
1036*53ee8cc1Swenshuai.xi break;
1037*53ee8cc1Swenshuai.xi /*
1038*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI34_12P:
1039*53ee8cc1Swenshuai.xi case E_PNL_LPLL_EPI24_12P:
1040*53ee8cc1Swenshuai.xi break;
1041*53ee8cc1Swenshuai.xi */
1042*53ee8cc1Swenshuai.xi
1043*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_10BIT_8LANE:
1044*53ee8cc1Swenshuai.xi if(ldHz < 1500000000)
1045*53ee8cc1Swenshuai.xi {
1046*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_10BIT_4K_150to150MHz;
1047*53ee8cc1Swenshuai.xi }
1048*53ee8cc1Swenshuai.xi else
1049*53ee8cc1Swenshuai.xi {
1050*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_10BIT_4K_150to340MHz;
1051*53ee8cc1Swenshuai.xi }
1052*53ee8cc1Swenshuai.xi printf("@@11=%u\n",u8SupportedLPLLIndex);
1053*53ee8cc1Swenshuai.xi break;
1054*53ee8cc1Swenshuai.xi
1055*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_10BIT_4LANE:
1056*53ee8cc1Swenshuai.xi if(ldHz < 750000000)
1057*53ee8cc1Swenshuai.xi {
1058*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_10BIT_75to75MHz;
1059*53ee8cc1Swenshuai.xi }
1060*53ee8cc1Swenshuai.xi else
1061*53ee8cc1Swenshuai.xi {
1062*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_10BIT_75to150MHz;
1063*53ee8cc1Swenshuai.xi }
1064*53ee8cc1Swenshuai.xi break;
1065*53ee8cc1Swenshuai.xi
1066*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_10BIT_2LANE:
1067*53ee8cc1Swenshuai.xi if(ldHz < 380000000)
1068*53ee8cc1Swenshuai.xi {
1069*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_10BIT_38to38MHz;
1070*53ee8cc1Swenshuai.xi }
1071*53ee8cc1Swenshuai.xi else
1072*53ee8cc1Swenshuai.xi {
1073*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_10BIT_38to75MHz;
1074*53ee8cc1Swenshuai.xi }
1075*53ee8cc1Swenshuai.xi break;
1076*53ee8cc1Swenshuai.xi
1077*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_8BIT_8LANE:
1078*53ee8cc1Swenshuai.xi if(ldHz < 1500000000UL)
1079*53ee8cc1Swenshuai.xi {
1080*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_4K_150to150MHz;
1081*53ee8cc1Swenshuai.xi }
1082*53ee8cc1Swenshuai.xi else if((ldHz >= 1500000000UL) && (ldHz < 2200000000UL))
1083*53ee8cc1Swenshuai.xi {
1084*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_4K_150to200MHz;
1085*53ee8cc1Swenshuai.xi }
1086*53ee8cc1Swenshuai.xi else
1087*53ee8cc1Swenshuai.xi {
1088*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_4K_200to340MHz;
1089*53ee8cc1Swenshuai.xi }
1090*53ee8cc1Swenshuai.xi break;
1091*53ee8cc1Swenshuai.xi
1092*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_8BIT_4LANE:
1093*53ee8cc1Swenshuai.xi if(ldHz < 750000000)
1094*53ee8cc1Swenshuai.xi {
1095*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_8BIT_75to75MHz;
1096*53ee8cc1Swenshuai.xi }
1097*53ee8cc1Swenshuai.xi else if((ldHz >= 750000000) && (ldHz < 1100000000))
1098*53ee8cc1Swenshuai.xi {
1099*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_8BIT_75to110MHz;
1100*53ee8cc1Swenshuai.xi }
1101*53ee8cc1Swenshuai.xi else
1102*53ee8cc1Swenshuai.xi {
1103*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_8BIT_110to150MHz;
1104*53ee8cc1Swenshuai.xi }
1105*53ee8cc1Swenshuai.xi break;
1106*53ee8cc1Swenshuai.xi
1107*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_8BIT_2LANE:
1108*53ee8cc1Swenshuai.xi if(ldHz < 380000000)
1109*53ee8cc1Swenshuai.xi {
1110*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_8BIT_38to55MHz;
1111*53ee8cc1Swenshuai.xi }
1112*53ee8cc1Swenshuai.xi else if((ldHz >= 380000000) && (ldHz < 550000000))
1113*53ee8cc1Swenshuai.xi {
1114*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_8BIT_38to55MHz;
1115*53ee8cc1Swenshuai.xi }
1116*53ee8cc1Swenshuai.xi else
1117*53ee8cc1Swenshuai.xi {
1118*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_8BIT_55to75MHz;
1119*53ee8cc1Swenshuai.xi }
1120*53ee8cc1Swenshuai.xi break;
1121*53ee8cc1Swenshuai.xi
1122*53ee8cc1Swenshuai.xi default:
1123*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1124*53ee8cc1Swenshuai.xi break;
1125*53ee8cc1Swenshuai.xi }
1126*53ee8cc1Swenshuai.xi }
1127*53ee8cc1Swenshuai.xi break;
1128*53ee8cc1Swenshuai.xi case E_PNL_LPLL_OSD:
1129*53ee8cc1Swenshuai.xi {
1130*53ee8cc1Swenshuai.xi switch (eLPLL_Type)
1131*53ee8cc1Swenshuai.xi {
1132*53ee8cc1Swenshuai.xi case E_PNL_TYPE_HS_LVDS:
1133*53ee8cc1Swenshuai.xi {
1134*53ee8cc1Swenshuai.xi if(ldHz < 250000000)
1135*53ee8cc1Swenshuai.xi {
1136*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_25to25MHz;
1137*53ee8cc1Swenshuai.xi }
1138*53ee8cc1Swenshuai.xi else if((ldHz >= 250000000) && (ldHz < 570000000))
1139*53ee8cc1Swenshuai.xi {
1140*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_25to57MHz;
1141*53ee8cc1Swenshuai.xi }
1142*53ee8cc1Swenshuai.xi else if((ldHz >= 570000000) && (ldHz < 1150000000))
1143*53ee8cc1Swenshuai.xi {
1144*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_57to115MHz;
1145*53ee8cc1Swenshuai.xi }
1146*53ee8cc1Swenshuai.xi else
1147*53ee8cc1Swenshuai.xi {
1148*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_115to150MHz;
1149*53ee8cc1Swenshuai.xi }
1150*53ee8cc1Swenshuai.xi }
1151*53ee8cc1Swenshuai.xi break;
1152*53ee8cc1Swenshuai.xi
1153*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_10BIT_4LANE:
1154*53ee8cc1Swenshuai.xi if(ldHz < 1500000000)
1155*53ee8cc1Swenshuai.xi {
1156*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_4CH_10BIT_150to150MHz;
1157*53ee8cc1Swenshuai.xi }
1158*53ee8cc1Swenshuai.xi else
1159*53ee8cc1Swenshuai.xi {
1160*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_4CH_10BIT_150to340MHz;
1161*53ee8cc1Swenshuai.xi }
1162*53ee8cc1Swenshuai.xi break;
1163*53ee8cc1Swenshuai.xi
1164*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_10BIT_2LANE:
1165*53ee8cc1Swenshuai.xi if(ldHz < 750000000)
1166*53ee8cc1Swenshuai.xi {
1167*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_2CH_10BIT_75to75MHz;
1168*53ee8cc1Swenshuai.xi }
1169*53ee8cc1Swenshuai.xi else
1170*53ee8cc1Swenshuai.xi {
1171*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_2CH_10BIT_75to150MHz;
1172*53ee8cc1Swenshuai.xi }
1173*53ee8cc1Swenshuai.xi break;
1174*53ee8cc1Swenshuai.xi
1175*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_10BIT_1LANE:
1176*53ee8cc1Swenshuai.xi if(ldHz < 380000000)
1177*53ee8cc1Swenshuai.xi {
1178*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_1CH_10BIT_38to38MHz;
1179*53ee8cc1Swenshuai.xi }
1180*53ee8cc1Swenshuai.xi else
1181*53ee8cc1Swenshuai.xi {
1182*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_1CH_10BIT_38to75MHz;
1183*53ee8cc1Swenshuai.xi }
1184*53ee8cc1Swenshuai.xi break;
1185*53ee8cc1Swenshuai.xi
1186*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_8BIT_4LANE:
1187*53ee8cc1Swenshuai.xi if(ldHz < 1500000000UL)
1188*53ee8cc1Swenshuai.xi {
1189*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_4CH_8BIT_150to150MHz;
1190*53ee8cc1Swenshuai.xi }
1191*53ee8cc1Swenshuai.xi else if((ldHz >= 1500000000UL) && (ldHz < 2200000000UL))
1192*53ee8cc1Swenshuai.xi {
1193*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_4CH_8BIT_150to220MHz;
1194*53ee8cc1Swenshuai.xi }
1195*53ee8cc1Swenshuai.xi else
1196*53ee8cc1Swenshuai.xi {
1197*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_4CH_8BIT_220to340MHz;
1198*53ee8cc1Swenshuai.xi }
1199*53ee8cc1Swenshuai.xi break;
1200*53ee8cc1Swenshuai.xi
1201*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_8BIT_2LANE:
1202*53ee8cc1Swenshuai.xi if(ldHz < 750000000)
1203*53ee8cc1Swenshuai.xi {
1204*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_2CH_8BIT_75to75MHz;
1205*53ee8cc1Swenshuai.xi }
1206*53ee8cc1Swenshuai.xi else if((ldHz >= 750000000) && (ldHz < 1100000000))
1207*53ee8cc1Swenshuai.xi {
1208*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_2CH_8BIT_75to110MHz;
1209*53ee8cc1Swenshuai.xi }
1210*53ee8cc1Swenshuai.xi else
1211*53ee8cc1Swenshuai.xi {
1212*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_2CH_8BIT_110to150MHz;
1213*53ee8cc1Swenshuai.xi }
1214*53ee8cc1Swenshuai.xi break;
1215*53ee8cc1Swenshuai.xi
1216*53ee8cc1Swenshuai.xi case E_PNL_LPLL_VBY1_8BIT_1LANE:
1217*53ee8cc1Swenshuai.xi if(ldHz < 380000000)
1218*53ee8cc1Swenshuai.xi {
1219*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_1CH_8BIT_38to38MHz;
1220*53ee8cc1Swenshuai.xi }
1221*53ee8cc1Swenshuai.xi else if((ldHz >= 380000000) && (ldHz < 550000000))
1222*53ee8cc1Swenshuai.xi {
1223*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_1CH_8BIT_38to55MHz;
1224*53ee8cc1Swenshuai.xi }
1225*53ee8cc1Swenshuai.xi else
1226*53ee8cc1Swenshuai.xi {
1227*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_1CH_8BIT_55to75MHz;
1228*53ee8cc1Swenshuai.xi }
1229*53ee8cc1Swenshuai.xi break;
1230*53ee8cc1Swenshuai.xi
1231*53ee8cc1Swenshuai.xi default:
1232*53ee8cc1Swenshuai.xi u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
1233*53ee8cc1Swenshuai.xi break;
1234*53ee8cc1Swenshuai.xi }
1235*53ee8cc1Swenshuai.xi }
1236*53ee8cc1Swenshuai.xi break;
1237*53ee8cc1Swenshuai.xi }
1238*53ee8cc1Swenshuai.xi return u8SupportedLPLLIndex;
1239*53ee8cc1Swenshuai.xi }
1240*53ee8cc1Swenshuai.xi
_MHal_PNL_DumpLPLLTable(void * pInstance,MS_U8 LPLLTblIndex,PNL_LPLL_TYPE_SEL lpll_type_sel)1241*53ee8cc1Swenshuai.xi static void _MHal_PNL_DumpLPLLTable(void *pInstance, MS_U8 LPLLTblIndex, PNL_LPLL_TYPE_SEL lpll_type_sel)
1242*53ee8cc1Swenshuai.xi {
1243*53ee8cc1Swenshuai.xi if(lpll_type_sel == E_PNL_LPLL_VIDEO)
1244*53ee8cc1Swenshuai.xi {
1245*53ee8cc1Swenshuai.xi if (LPLLTblIndex == E_PNL_SUPPORTED_LPLL_MAX)
1246*53ee8cc1Swenshuai.xi {
1247*53ee8cc1Swenshuai.xi printf("[%s,%5d] Unspported LPLL Type, skip LPLL setting\n",__FUNCTION__,__LINE__);
1248*53ee8cc1Swenshuai.xi return;
1249*53ee8cc1Swenshuai.xi }
1250*53ee8cc1Swenshuai.xi
1251*53ee8cc1Swenshuai.xi int indexCounter = 0;
1252*53ee8cc1Swenshuai.xi
1253*53ee8cc1Swenshuai.xi for(indexCounter = 0 ; indexCounter<LPLL_REG_NUM; indexCounter++)
1254*53ee8cc1Swenshuai.xi {
1255*53ee8cc1Swenshuai.xi if (LPLLSettingTBL[LPLLTblIndex][indexCounter].address == 0xFF) //delay in micro second
1256*53ee8cc1Swenshuai.xi {
1257*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(LPLLSettingTBL[LPLLTblIndex][indexCounter].value);
1258*53ee8cc1Swenshuai.xi continue; // step forward to next register setting.
1259*53ee8cc1Swenshuai.xi }
1260*53ee8cc1Swenshuai.xi
1261*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(LPLLSettingTBL[LPLLTblIndex][indexCounter].address),
1262*53ee8cc1Swenshuai.xi LPLLSettingTBL[LPLLTblIndex][indexCounter].value,
1263*53ee8cc1Swenshuai.xi LPLLSettingTBL[LPLLTblIndex][indexCounter].mask);
1264*53ee8cc1Swenshuai.xi }
1265*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]LPLLTblIndex=%u\n", __FUNCTION__, __LINE__, LPLLTblIndex);
1266*53ee8cc1Swenshuai.xi }
1267*53ee8cc1Swenshuai.xi else
1268*53ee8cc1Swenshuai.xi {
1269*53ee8cc1Swenshuai.xi if (LPLLTblIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
1270*53ee8cc1Swenshuai.xi {
1271*53ee8cc1Swenshuai.xi printf("[%s,%5d] Unspported LPLL Type, skip LPLL setting\n",__FUNCTION__,__LINE__);
1272*53ee8cc1Swenshuai.xi return;
1273*53ee8cc1Swenshuai.xi }
1274*53ee8cc1Swenshuai.xi
1275*53ee8cc1Swenshuai.xi int indexCounter = 0;
1276*53ee8cc1Swenshuai.xi
1277*53ee8cc1Swenshuai.xi for(indexCounter = 0 ; indexCounter<LPLL_EXT_REG_NUM; indexCounter++)
1278*53ee8cc1Swenshuai.xi {
1279*53ee8cc1Swenshuai.xi if (LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].address == 0xFF) //delay in micro second
1280*53ee8cc1Swenshuai.xi {
1281*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].value);
1282*53ee8cc1Swenshuai.xi continue; // step forward to next register setting.
1283*53ee8cc1Swenshuai.xi }
1284*53ee8cc1Swenshuai.xi
1285*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].address),
1286*53ee8cc1Swenshuai.xi LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].value,
1287*53ee8cc1Swenshuai.xi LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].mask);
1288*53ee8cc1Swenshuai.xi }
1289*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]LPLLTblIndex=%u\n", __FUNCTION__, __LINE__, LPLLTblIndex);
1290*53ee8cc1Swenshuai.xi }
1291*53ee8cc1Swenshuai.xi }
1292*53ee8cc1Swenshuai.xi
MHal_PNL_Init_LPLL(void * pInstance,PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)1293*53ee8cc1Swenshuai.xi void MHal_PNL_Init_LPLL(void *pInstance, PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)
1294*53ee8cc1Swenshuai.xi {
1295*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1296*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1297*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1298*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1299*53ee8cc1Swenshuai.xi E_PNL_SUPPORTED_LPLL_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1300*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
1301*53ee8cc1Swenshuai.xi
1302*53ee8cc1Swenshuai.xi u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz, E_PNL_LPLL_VIDEO);
1303*53ee8cc1Swenshuai.xi
1304*53ee8cc1Swenshuai.xi if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_MAX)
1305*53ee8cc1Swenshuai.xi {
1306*53ee8cc1Swenshuai.xi printf("Not Supported LPLL Type, skip LPLL Init\n");
1307*53ee8cc1Swenshuai.xi return;
1308*53ee8cc1Swenshuai.xi }
1309*53ee8cc1Swenshuai.xi
1310*53ee8cc1Swenshuai.xi _MHal_PNL_DumpLPLLTable(pInstance, u8SupportedLPLLLIndex, E_PNL_LPLL_VIDEO);
1311*53ee8cc1Swenshuai.xi
1312*53ee8cc1Swenshuai.xi
1313*53ee8cc1Swenshuai.xi MHal_MOD_PVDD_Power_Setting(pInstance, pPNLResourcePrivate->sthalPNL._bPVDD_2V5); // Einstein is always use 3.3V PVDD Power.
1314*53ee8cc1Swenshuai.xi }
1315*53ee8cc1Swenshuai.xi
MHal_PNL_Get_Loop_DIV(void * pInstance,MS_U8 u8LPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)1316*53ee8cc1Swenshuai.xi MS_U8 MHal_PNL_Get_Loop_DIV(void *pInstance, MS_U8 u8LPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
1317*53ee8cc1Swenshuai.xi {
1318*53ee8cc1Swenshuai.xi MS_U16 u16loop_div = 0;
1319*53ee8cc1Swenshuai.xi E_PNL_SUPPORTED_LPLL_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1320*53ee8cc1Swenshuai.xi #if defined (__aarch64__)
1321*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, u8LPLL_Mode=%u, ldHz=%lu\n", __FUNCTION__, __LINE__, eLPLL_Type, u8LPLL_Mode, ldHz);
1322*53ee8cc1Swenshuai.xi #else
1323*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, u8LPLL_Mode=%u, ldHz=%llu\n", __FUNCTION__, __LINE__, eLPLL_Type, u8LPLL_Mode, ldHz);
1324*53ee8cc1Swenshuai.xi #endif
1325*53ee8cc1Swenshuai.xi u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,u8LPLL_Mode,ldHz,E_PNL_LPLL_VIDEO);
1326*53ee8cc1Swenshuai.xi
1327*53ee8cc1Swenshuai.xi if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_MAX)
1328*53ee8cc1Swenshuai.xi {
1329*53ee8cc1Swenshuai.xi printf("[%s,%5d] Error LPLL type\n",__FUNCTION__,__LINE__);
1330*53ee8cc1Swenshuai.xi u16loop_div = 0 ;
1331*53ee8cc1Swenshuai.xi }
1332*53ee8cc1Swenshuai.xi else
1333*53ee8cc1Swenshuai.xi {
1334*53ee8cc1Swenshuai.xi u16loop_div = u16LoopDiv[u8SupportedLPLLLIndex];
1335*53ee8cc1Swenshuai.xi }
1336*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "E_PNL_LPLL_VIDEO : u16loop_div=%u\n", u16loop_div);
1337*53ee8cc1Swenshuai.xi
1338*53ee8cc1Swenshuai.xi u16loop_div *= 2;
1339*53ee8cc1Swenshuai.xi return u16loop_div;
1340*53ee8cc1Swenshuai.xi }
1341*53ee8cc1Swenshuai.xi
MHal_PNL_Get_LPLL_LoopGain(void * pInstance,MS_U8 eLPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)1342*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_Get_LPLL_LoopGain(void *pInstance, MS_U8 eLPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
1343*53ee8cc1Swenshuai.xi {
1344*53ee8cc1Swenshuai.xi MS_U16 u16loop_gain = 0;
1345*53ee8cc1Swenshuai.xi E_PNL_SUPPORTED_LPLL_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1346*53ee8cc1Swenshuai.xi #if defined (__aarch64__)
1347*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%lu\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz);
1348*53ee8cc1Swenshuai.xi #else
1349*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%llu\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz);
1350*53ee8cc1Swenshuai.xi #endif
1351*53ee8cc1Swenshuai.xi u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz,E_PNL_LPLL_VIDEO);
1352*53ee8cc1Swenshuai.xi
1353*53ee8cc1Swenshuai.xi if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_MAX)
1354*53ee8cc1Swenshuai.xi {
1355*53ee8cc1Swenshuai.xi printf("[%s,%5d] Error LPLL type\n",__FUNCTION__,__LINE__);
1356*53ee8cc1Swenshuai.xi u16loop_gain = 0 ;
1357*53ee8cc1Swenshuai.xi }
1358*53ee8cc1Swenshuai.xi else
1359*53ee8cc1Swenshuai.xi {
1360*53ee8cc1Swenshuai.xi u16loop_gain = u16LoopGain[u8SupportedLPLLLIndex];
1361*53ee8cc1Swenshuai.xi }
1362*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "E_PNL_LPLL_VIDEO : u16loop_gain=%u\n", u16loop_gain);
1363*53ee8cc1Swenshuai.xi return u16loop_gain;
1364*53ee8cc1Swenshuai.xi }
1365*53ee8cc1Swenshuai.xi
1366*53ee8cc1Swenshuai.xi #define SKIP_TIMING_CHANGE_CAP TRUE
Hal_PNL_SkipTimingChange_GetCaps(void * pInstance)1367*53ee8cc1Swenshuai.xi MS_BOOL Hal_PNL_SkipTimingChange_GetCaps(void *pInstance)
1368*53ee8cc1Swenshuai.xi {
1369*53ee8cc1Swenshuai.xi #if (SKIP_TIMING_CHANGE_CAP)
1370*53ee8cc1Swenshuai.xi return TRUE;
1371*53ee8cc1Swenshuai.xi #else
1372*53ee8cc1Swenshuai.xi return FALSE;
1373*53ee8cc1Swenshuai.xi #endif
1374*53ee8cc1Swenshuai.xi }
1375*53ee8cc1Swenshuai.xi
MHal_PNL_PreSetModeOn(void * pInstance,MS_BOOL bSetMode)1376*53ee8cc1Swenshuai.xi void MHal_PNL_PreSetModeOn(void *pInstance, MS_BOOL bSetMode)
1377*53ee8cc1Swenshuai.xi {
1378*53ee8cc1Swenshuai.xi if (bSetMode == TRUE)
1379*53ee8cc1Swenshuai.xi {
1380*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, 0, BIT(15));
1381*53ee8cc1Swenshuai.xi }
1382*53ee8cc1Swenshuai.xi else
1383*53ee8cc1Swenshuai.xi {
1384*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, BIT(15), BIT(15));
1385*53ee8cc1Swenshuai.xi }
1386*53ee8cc1Swenshuai.xi }
1387*53ee8cc1Swenshuai.xi
MHal_PNL_HWLVDSReservedtoLRFlag(void * pInstance,PNL_DrvHW_LVDSResInfo lvdsresinfo)1388*53ee8cc1Swenshuai.xi void MHal_PNL_HWLVDSReservedtoLRFlag(void *pInstance, PNL_DrvHW_LVDSResInfo lvdsresinfo)
1389*53ee8cc1Swenshuai.xi {
1390*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1391*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1392*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1393*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1394*53ee8cc1Swenshuai.xi
1395*53ee8cc1Swenshuai.xi if (lvdsresinfo.bEnable)
1396*53ee8cc1Swenshuai.xi {
1397*53ee8cc1Swenshuai.xi if (lvdsresinfo.u16channel & BIT(0)) // Channel A
1398*53ee8cc1Swenshuai.xi {
1399*53ee8cc1Swenshuai.xi if (lvdsresinfo.u32pair & BIT(3)) // pair 3
1400*53ee8cc1Swenshuai.xi {
1401*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(15), BIT(15));
1402*53ee8cc1Swenshuai.xi }
1403*53ee8cc1Swenshuai.xi if (lvdsresinfo.u32pair & BIT(4)) // pair 4
1404*53ee8cc1Swenshuai.xi {
1405*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(14), BIT(14));
1406*53ee8cc1Swenshuai.xi }
1407*53ee8cc1Swenshuai.xi }
1408*53ee8cc1Swenshuai.xi if (lvdsresinfo.u16channel & BIT(1)) // Channel B
1409*53ee8cc1Swenshuai.xi {
1410*53ee8cc1Swenshuai.xi if (lvdsresinfo.u32pair & BIT(3)) // pair 3
1411*53ee8cc1Swenshuai.xi {
1412*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(13), BIT(13));
1413*53ee8cc1Swenshuai.xi }
1414*53ee8cc1Swenshuai.xi if (lvdsresinfo.u32pair & BIT(4)) // pair 4
1415*53ee8cc1Swenshuai.xi {
1416*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(12), BIT(12));
1417*53ee8cc1Swenshuai.xi }
1418*53ee8cc1Swenshuai.xi }
1419*53ee8cc1Swenshuai.xi
1420*53ee8cc1Swenshuai.xi if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type >= E_PNL_LPLL_VBY1_10BIT_4LANE)
1421*53ee8cc1Swenshuai.xi &&(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type <= E_PNL_LPLL_VBY1_8BIT_8LANE))
1422*53ee8cc1Swenshuai.xi {
1423*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_30_L, BIT(14), BIT(14));
1424*53ee8cc1Swenshuai.xi }
1425*53ee8cc1Swenshuai.xi }
1426*53ee8cc1Swenshuai.xi else
1427*53ee8cc1Swenshuai.xi {
1428*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, 0x0000, (BIT(15) | BIT(14) | BIT(13) | BIT(12)));
1429*53ee8cc1Swenshuai.xi
1430*53ee8cc1Swenshuai.xi if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type >= E_PNL_LPLL_VBY1_10BIT_4LANE)
1431*53ee8cc1Swenshuai.xi &&(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type <= E_PNL_LPLL_VBY1_8BIT_8LANE))
1432*53ee8cc1Swenshuai.xi {
1433*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_30_L, 0x00, BIT(14));
1434*53ee8cc1Swenshuai.xi }
1435*53ee8cc1Swenshuai.xi }
1436*53ee8cc1Swenshuai.xi }
1437*53ee8cc1Swenshuai.xi
1438*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
1439*53ee8cc1Swenshuai.xi // Turn OD function
1440*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
MHal_PNL_OverDriver_Init(void * pInstance,MS_PHY u32OD_MSB_Addr,MS_PHY u32OD_MSB_limit,MS_PHY u32OD_LSB_Addr,MS_PHY u32OD_LSB_limit,MS_U8 u8MIUSel)1441*53ee8cc1Swenshuai.xi void MHal_PNL_OverDriver_Init(void *pInstance, MS_PHY u32OD_MSB_Addr, MS_PHY u32OD_MSB_limit, MS_PHY u32OD_LSB_Addr, MS_PHY u32OD_LSB_limit, MS_U8 u8MIUSel)
1442*53ee8cc1Swenshuai.xi {
1443*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1444*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1445*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK16_61_L,u8MIUSel<<8,BIT(8)|BIT(9)); // OD MIU select
1446*53ee8cc1Swenshuai.xi
1447*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_15_L, (MS_U16)(u32OD_MSB_Addr & 0xFFFF)); // OD MSB request base address
1448*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_16_L, (MS_U16)((u32OD_MSB_Addr >> 16) & 0x00FF), 0x00FF); // OD MSB request base address
1449*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_60_L, (MS_U16)((u32OD_MSB_Addr >> 24) & 0x0003), 0x0003); // OD MSB request base address
1450*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_17_L, (MS_U16)(u32OD_MSB_limit & 0xFFFF)); // OD MSB request address limit
1451*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_18_L, (MS_U16)((u32OD_MSB_limit >> 16) & 0x00FF), 0x00FF); // OD MSB request address limit
1452*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_60_L, (MS_U16)((u32OD_MSB_limit >> 24) & 0x0003)<<2, 0x000C); // OD MSB request address limit
1453*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_39_L, (MS_U16)(u32OD_LSB_limit & 0xFFFF)); // OD frame buffer write address limit
1454*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3A_L, (MS_U16)((u32OD_LSB_limit >> 16) & 0x00FF), 0x00FF); // OD frame buffer write address limit
1455*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3B_L, (MS_U16)(u32OD_LSB_limit & 0xFFFF)); // OD frame buffer read address limit
1456*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3C_L, (MS_U16)((u32OD_LSB_limit >> 16) & 0x00FF), 0x00FF); // OD frame buffer read address limit
1457*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_4F_L, (MS_U16)(u32OD_LSB_Addr & 0xFFFF)); // OD LSB request base address
1458*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_50_L, (MS_U16)((u32OD_LSB_Addr >> 16) & 0x00FF), 0x00FF); // OD LSB request base address
1459*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_50_L, (MS_U16)((u32OD_LSB_limit & 0x00FF) << 8), 0xFF00); // OD LSB request limit address
1460*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_51_L, (MS_U16)((u32OD_LSB_limit >> 8) & 0xFFFF)); // OD LSB request limit address
1461*53ee8cc1Swenshuai.xi
1462*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_1A_L, 0x4020); // OD request rFIFO limit threshold, priority threshold
1463*53ee8cc1Swenshuai.xi SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_1C_L, 0x4020); // OD request wFIFO limit threshold, priority threshold
1464*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3A_L, 0x00, BIT(14)); // OD strength gradually bypass
1465*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3A_L, 0x2F00, 0x3F00); // OD strength gradually slop
1466*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_12_L, 0x0C, 0xFF); // OD active threshold
1467*53ee8cc1Swenshuai.xi
1468*53ee8cc1Swenshuai.xi }
1469*53ee8cc1Swenshuai.xi
MHal_PNL_OverDriver_Enable(void * pInstance,MS_BOOL bEnable)1470*53ee8cc1Swenshuai.xi void MHal_PNL_OverDriver_Enable(void *pInstance, MS_BOOL bEnable)
1471*53ee8cc1Swenshuai.xi {
1472*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1473*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1474*53ee8cc1Swenshuai.xi
1475*53ee8cc1Swenshuai.xi // OD mode
1476*53ee8cc1Swenshuai.xi // OD used user weight to output blending directly
1477*53ee8cc1Swenshuai.xi // OD Enable
1478*53ee8cc1Swenshuai.xi if (bEnable)
1479*53ee8cc1Swenshuai.xi {
1480*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, 0x2D, 0x2F);
1481*53ee8cc1Swenshuai.xi }
1482*53ee8cc1Swenshuai.xi else
1483*53ee8cc1Swenshuai.xi {
1484*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, 0x2C, 0x2F);
1485*53ee8cc1Swenshuai.xi }
1486*53ee8cc1Swenshuai.xi }
1487*53ee8cc1Swenshuai.xi
MHal_PNL_OverDriver_TBL(void * pInstance,MS_U8 u8ODTbl[1056])1488*53ee8cc1Swenshuai.xi void MHal_PNL_OverDriver_TBL(void *pInstance, MS_U8 u8ODTbl[1056])
1489*53ee8cc1Swenshuai.xi {
1490*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1491*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1492*53ee8cc1Swenshuai.xi
1493*53ee8cc1Swenshuai.xi MS_U16 i;
1494*53ee8cc1Swenshuai.xi MS_U8 u8target;
1495*53ee8cc1Swenshuai.xi MS_BOOL bEnable;
1496*53ee8cc1Swenshuai.xi
1497*53ee8cc1Swenshuai.xi bEnable = SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, BIT(0));
1498*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, 0x00, BIT(0)); // OD enable
1499*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_01_L, 0x0E, 0x0E); // OD table SRAM enable, RGB channel
1500*53ee8cc1Swenshuai.xi
1501*53ee8cc1Swenshuai.xi u8target= u8ODTbl[9];
1502*53ee8cc1Swenshuai.xi for (i=0; i<272; i++)
1503*53ee8cc1Swenshuai.xi {
1504*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_03_L, (i == 9)?u8target:(u8target ^ u8ODTbl[i]), 0x00FF);
1505*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_02_L, (i|0x8000), 0x81FF);
1506*53ee8cc1Swenshuai.xi while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_02_L, BIT(15)));
1507*53ee8cc1Swenshuai.xi }
1508*53ee8cc1Swenshuai.xi
1509*53ee8cc1Swenshuai.xi u8target= u8ODTbl[(272+19)];
1510*53ee8cc1Swenshuai.xi for (i=0; i<272; i++)
1511*53ee8cc1Swenshuai.xi {
1512*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_06_L, (i == 19)?u8target:(u8target ^ u8ODTbl[(272+i)]), 0x00FF);
1513*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_05_L, (i|0x8000), 0x81FF);
1514*53ee8cc1Swenshuai.xi while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_05_L, BIT(15)));
1515*53ee8cc1Swenshuai.xi }
1516*53ee8cc1Swenshuai.xi
1517*53ee8cc1Swenshuai.xi u8target= u8ODTbl[(272*2+29)];
1518*53ee8cc1Swenshuai.xi for (i=0; i<256; i++)
1519*53ee8cc1Swenshuai.xi {
1520*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_09_L, (i == 29)?u8target:(u8target ^ u8ODTbl[(272*2+i)]), 0x00FF);
1521*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_08_L, (i|0x8000), 0x81FF);
1522*53ee8cc1Swenshuai.xi while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_08_L, BIT(15)));
1523*53ee8cc1Swenshuai.xi }
1524*53ee8cc1Swenshuai.xi
1525*53ee8cc1Swenshuai.xi u8target= u8ODTbl[(272*2+256+39)];
1526*53ee8cc1Swenshuai.xi for (i=0; i<256; i++)
1527*53ee8cc1Swenshuai.xi {
1528*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_0C_L, (i == 39)?u8target:(u8target ^ u8ODTbl[(272*2+256+i)]), 0x00FF);
1529*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_0B_L, (i|0x8000), 0x81FF);
1530*53ee8cc1Swenshuai.xi while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_0D_L, BIT(15)));
1531*53ee8cc1Swenshuai.xi }
1532*53ee8cc1Swenshuai.xi
1533*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_01_L, 0x00, 0x0E); // OD table SRAM enable, RGB channel
1534*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, bEnable, BIT(0)); // OD enable
1535*53ee8cc1Swenshuai.xi }
1536*53ee8cc1Swenshuai.xi
_MHal_PNL_MOD_Swing_Refactor_AfterCAL(void * pInstance,MS_U16 u16Swing_Level)1537*53ee8cc1Swenshuai.xi MS_U16 _MHal_PNL_MOD_Swing_Refactor_AfterCAL(void *pInstance, MS_U16 u16Swing_Level)
1538*53ee8cc1Swenshuai.xi {
1539*53ee8cc1Swenshuai.xi MS_U8 u8ibcal = 0x00;
1540*53ee8cc1Swenshuai.xi MS_U16 u16AfterCal_value = 0;
1541*53ee8cc1Swenshuai.xi MS_U16 u16Cus_value = 0;
1542*53ee8cc1Swenshuai.xi
1543*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1544*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1545*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1546*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1547*53ee8cc1Swenshuai.xi // =========
1548*53ee8cc1Swenshuai.xi // GCR_CAL_LEVEL[1:0] : REG_MOD_A_BK00_70_L =>
1549*53ee8cc1Swenshuai.xi // 2'b00 250mV ' GCR_ICON_CHx[5:0]=2'h15 (decimal 21)
1550*53ee8cc1Swenshuai.xi // 2'b01 350mV ' GCR_ICON_CHx[5:0]=2'h1F (decimal 31)
1551*53ee8cc1Swenshuai.xi // 2'b10 300mV ' GCR_ICON_CHx[5:0]=2'h1A (decimal 26)
1552*53ee8cc1Swenshuai.xi // 2'b11 200mV ' GCR_ICON_CHx[5:0]=2'h10 (decimal 16)
1553*53ee8cc1Swenshuai.xi // =========
1554*53ee8cc1Swenshuai.xi switch(pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET)
1555*53ee8cc1Swenshuai.xi {
1556*53ee8cc1Swenshuai.xi default:
1557*53ee8cc1Swenshuai.xi case 0:
1558*53ee8cc1Swenshuai.xi u8ibcal = 0x15;
1559*53ee8cc1Swenshuai.xi break;
1560*53ee8cc1Swenshuai.xi case 1:
1561*53ee8cc1Swenshuai.xi u8ibcal = 0x1F;
1562*53ee8cc1Swenshuai.xi break;
1563*53ee8cc1Swenshuai.xi case 2:
1564*53ee8cc1Swenshuai.xi u8ibcal = 0x1A;
1565*53ee8cc1Swenshuai.xi break;
1566*53ee8cc1Swenshuai.xi case 3:
1567*53ee8cc1Swenshuai.xi u8ibcal = 0x10;
1568*53ee8cc1Swenshuai.xi break;
1569*53ee8cc1Swenshuai.xi }
1570*53ee8cc1Swenshuai.xi u16Cus_value = (u16Swing_Level) * (pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE + 4)/(u8ibcal + 4);
1571*53ee8cc1Swenshuai.xi u16AfterCal_value = (u16Cus_value-40)/10+2;
1572*53ee8cc1Swenshuai.xi
1573*53ee8cc1Swenshuai.xi HAL_MOD_CAL_DBG(printf("\r\n--Swing value after refactor = %d\n", u16AfterCal_value));
1574*53ee8cc1Swenshuai.xi
1575*53ee8cc1Swenshuai.xi return u16AfterCal_value;
1576*53ee8cc1Swenshuai.xi }
1577*53ee8cc1Swenshuai.xi
MHal_PNL_MODSwingRegToRealLevelValue(void * pInstance,MS_U16 u16SwingRegValue)1578*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_MODSwingRegToRealLevelValue(void *pInstance, MS_U16 u16SwingRegValue)
1579*53ee8cc1Swenshuai.xi {
1580*53ee8cc1Swenshuai.xi MS_U8 u8ibcal = 0x00;
1581*53ee8cc1Swenshuai.xi MS_U16 u16SwingRealLevelValue = 0;
1582*53ee8cc1Swenshuai.xi MS_U16 u16CusValue = 0;
1583*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1584*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1585*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1586*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1587*53ee8cc1Swenshuai.xi // =========
1588*53ee8cc1Swenshuai.xi // GCR_CAL_LEVEL[1:0] : REG_MOD_A_BK00_70_L =>
1589*53ee8cc1Swenshuai.xi // 2'b00 250mV ' GCR_ICON_CHx[5:0]=2'h15 (decimal 21)
1590*53ee8cc1Swenshuai.xi // 2'b01 350mV ' GCR_ICON_CHx[5:0]=2'h1F (decimal 31)
1591*53ee8cc1Swenshuai.xi // 2'b10 300mV ' GCR_ICON_CHx[5:0]=2'h1A (decimal 26)
1592*53ee8cc1Swenshuai.xi // 2'b11 200mV ' GCR_ICON_CHx[5:0]=2'h10 (decimal 16)
1593*53ee8cc1Swenshuai.xi // =========
1594*53ee8cc1Swenshuai.xi switch(pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET)
1595*53ee8cc1Swenshuai.xi {
1596*53ee8cc1Swenshuai.xi default:
1597*53ee8cc1Swenshuai.xi case 0:
1598*53ee8cc1Swenshuai.xi u8ibcal = 0x15;
1599*53ee8cc1Swenshuai.xi break;
1600*53ee8cc1Swenshuai.xi case 1:
1601*53ee8cc1Swenshuai.xi u8ibcal = 0x1F;
1602*53ee8cc1Swenshuai.xi break;
1603*53ee8cc1Swenshuai.xi case 2:
1604*53ee8cc1Swenshuai.xi u8ibcal = 0x1A;
1605*53ee8cc1Swenshuai.xi break;
1606*53ee8cc1Swenshuai.xi case 3:
1607*53ee8cc1Swenshuai.xi u8ibcal = 0x10;
1608*53ee8cc1Swenshuai.xi break;
1609*53ee8cc1Swenshuai.xi }
1610*53ee8cc1Swenshuai.xi
1611*53ee8cc1Swenshuai.xi u16CusValue = ((u16SwingRegValue-2)*10)+40;
1612*53ee8cc1Swenshuai.xi u16SwingRealLevelValue=(u16CusValue*(u8ibcal + 4))/(pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE + 4);
1613*53ee8cc1Swenshuai.xi
1614*53ee8cc1Swenshuai.xi HAL_MOD_CAL_DBG(printf("\r\n--Swing Real Level Value = %d\n", u16SwingRealLevelValue));
1615*53ee8cc1Swenshuai.xi
1616*53ee8cc1Swenshuai.xi return u16SwingRealLevelValue;
1617*53ee8cc1Swenshuai.xi }
1618*53ee8cc1Swenshuai.xi
MHal_PNL_MOD_Control_Out_Swing(void * pInstance,MS_U16 u16Swing_Level)1619*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_MOD_Control_Out_Swing(void *pInstance, MS_U16 u16Swing_Level)
1620*53ee8cc1Swenshuai.xi {
1621*53ee8cc1Swenshuai.xi MS_BOOL bStatus = FALSE;
1622*53ee8cc1Swenshuai.xi
1623*53ee8cc1Swenshuai.xi MS_U16 u16ValidSwing = 0;
1624*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1625*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1626*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1627*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1628*53ee8cc1Swenshuai.xi
1629*53ee8cc1Swenshuai.xi if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)||
1630*53ee8cc1Swenshuai.xi (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_HS_LVDS))
1631*53ee8cc1Swenshuai.xi {
1632*53ee8cc1Swenshuai.xi if(u16Swing_Level>600)
1633*53ee8cc1Swenshuai.xi u16Swing_Level=600;
1634*53ee8cc1Swenshuai.xi if(u16Swing_Level<40)
1635*53ee8cc1Swenshuai.xi u16Swing_Level=40;
1636*53ee8cc1Swenshuai.xi
1637*53ee8cc1Swenshuai.xi u16ValidSwing = _MHal_PNL_MOD_Swing_Refactor_AfterCAL(pInstance, u16Swing_Level);
1638*53ee8cc1Swenshuai.xi }
1639*53ee8cc1Swenshuai.xi else
1640*53ee8cc1Swenshuai.xi {
1641*53ee8cc1Swenshuai.xi u16ValidSwing = u16Swing_Level;
1642*53ee8cc1Swenshuai.xi }
1643*53ee8cc1Swenshuai.xi
1644*53ee8cc1Swenshuai.xi // Disable HW calibration keep mode first, to make SW icon value can write into register.
1645*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0, BIT(15));
1646*53ee8cc1Swenshuai.xi
1647*53ee8cc1Swenshuai.xi if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type >= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
1648*53ee8cc1Swenshuai.xi (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type <= E_PNL_LPLL_VBY1_8BIT_8LANE))
1649*53ee8cc1Swenshuai.xi {
1650*53ee8cc1Swenshuai.xi u16ValidSwing &=0x0F;
1651*53ee8cc1Swenshuai.xi // vby1 vreg
1652*53ee8cc1Swenshuai.xi // ch0+ch1+ch2+ch3
1653*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_20_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
1654*53ee8cc1Swenshuai.xi // ch4+ch5+ch6+ch7
1655*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_21_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
1656*53ee8cc1Swenshuai.xi // ch8+ch9+ch10+ch11
1657*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_22_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
1658*53ee8cc1Swenshuai.xi // ch12+ch13
1659*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_23_L, (u16ValidSwing << 4 | u16ValidSwing), 0x00ff);
1660*53ee8cc1Swenshuai.xi }
1661*53ee8cc1Swenshuai.xi else
1662*53ee8cc1Swenshuai.xi {
1663*53ee8cc1Swenshuai.xi u16ValidSwing &=0xFF;
1664*53ee8cc1Swenshuai.xi // LVDS fill ICON
1665*53ee8cc1Swenshuai.xi // ch0+ch1
1666*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_08_L, (u16ValidSwing << 8 | u16ValidSwing));
1667*53ee8cc1Swenshuai.xi // ch2+ch3
1668*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_09_L, (u16ValidSwing << 8 | u16ValidSwing));
1669*53ee8cc1Swenshuai.xi // ch4+ch5
1670*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0A_L, (u16ValidSwing << 8 | u16ValidSwing));
1671*53ee8cc1Swenshuai.xi // ch6+ch7
1672*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0B_L, (u16ValidSwing << 8 | u16ValidSwing));
1673*53ee8cc1Swenshuai.xi // ch8+ch9
1674*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0C_L, (u16ValidSwing << 8 | u16ValidSwing));
1675*53ee8cc1Swenshuai.xi // ch10+ch11
1676*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0D_L, (u16ValidSwing << 8 | u16ValidSwing));
1677*53ee8cc1Swenshuai.xi // ch12+ch13
1678*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0E_L, (u16ValidSwing << 8 | u16ValidSwing));
1679*53ee8cc1Swenshuai.xi }
1680*53ee8cc1Swenshuai.xi bStatus = TRUE;
1681*53ee8cc1Swenshuai.xi
1682*53ee8cc1Swenshuai.xi return bStatus;
1683*53ee8cc1Swenshuai.xi }
1684*53ee8cc1Swenshuai.xi
1685*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
1686*53ee8cc1Swenshuai.xi // Turn Pre-Emphasis Current function
1687*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
MHal_PNL_MOD_Control_Out_PE_Current(void * pInstance,MS_U16 u16Current_Level)1688*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_MOD_Control_Out_PE_Current (void *pInstance, MS_U16 u16Current_Level)
1689*53ee8cc1Swenshuai.xi {
1690*53ee8cc1Swenshuai.xi MS_BOOL bStatus = FALSE;
1691*53ee8cc1Swenshuai.xi MS_U16 u16ValidCurrent = u16Current_Level & 0x0F;
1692*53ee8cc1Swenshuai.xi
1693*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_18_L,
1694*53ee8cc1Swenshuai.xi ( (u16ValidCurrent ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
1695*53ee8cc1Swenshuai.xi |(u16ValidCurrent << 12 )));
1696*53ee8cc1Swenshuai.xi
1697*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_19_L,
1698*53ee8cc1Swenshuai.xi ( (u16ValidCurrent ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
1699*53ee8cc1Swenshuai.xi |(u16ValidCurrent << 12 )));
1700*53ee8cc1Swenshuai.xi
1701*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_1A_L,
1702*53ee8cc1Swenshuai.xi ( (u16ValidCurrent ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
1703*53ee8cc1Swenshuai.xi |(u16ValidCurrent << 12 )));
1704*53ee8cc1Swenshuai.xi
1705*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_1B_L,
1706*53ee8cc1Swenshuai.xi ( (u16ValidCurrent ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
1707*53ee8cc1Swenshuai.xi |(u16ValidCurrent << 12 )));
1708*53ee8cc1Swenshuai.xi
1709*53ee8cc1Swenshuai.xi bStatus = TRUE;
1710*53ee8cc1Swenshuai.xi
1711*53ee8cc1Swenshuai.xi return bStatus;
1712*53ee8cc1Swenshuai.xi }
1713*53ee8cc1Swenshuai.xi
MHal_PNL_MOD_PECurrent_Setting(void * pInstance,MS_U16 u16Current_Level,MS_U16 u16Channel_Select)1714*53ee8cc1Swenshuai.xi void MHal_PNL_MOD_PECurrent_Setting(void *pInstance, MS_U16 u16Current_Level, MS_U16 u16Channel_Select)
1715*53ee8cc1Swenshuai.xi {
1716*53ee8cc1Swenshuai.xi MS_U16 u16ValidCurrent = u16Current_Level & 0x0F;
1717*53ee8cc1Swenshuai.xi MS_U16 u16Ch00_03_mask,u16Ch04_07_mask,u16Ch08_11_mask,u16Ch12_15_mask = 0;
1718*53ee8cc1Swenshuai.xi
1719*53ee8cc1Swenshuai.xi u16Ch00_03_mask = (((u16Channel_Select & BIT(0))? 0x000F:0x00)|((u16Channel_Select & BIT(1))? 0x00F0:0x00)
1720*53ee8cc1Swenshuai.xi |((u16Channel_Select & BIT(2))? 0x0F00:0x00)|((u16Channel_Select & BIT(3))? 0xF000:0x00));
1721*53ee8cc1Swenshuai.xi u16Ch04_07_mask = (((u16Channel_Select & BIT(4))? 0x000F:0x00)|((u16Channel_Select & BIT(5))? 0x00F0:0x00)
1722*53ee8cc1Swenshuai.xi |((u16Channel_Select & BIT(6))? 0x0F00:0x00)|((u16Channel_Select & BIT(7))? 0xF000:0x00));
1723*53ee8cc1Swenshuai.xi u16Ch08_11_mask = (((u16Channel_Select & BIT(8))? 0x000F:0x00)|((u16Channel_Select & BIT(9))? 0x00F0:0x00)
1724*53ee8cc1Swenshuai.xi |((u16Channel_Select & BIT(10))? 0x0F00:0x00)|((u16Channel_Select & BIT(11))? 0xF000:0x00));
1725*53ee8cc1Swenshuai.xi u16Ch12_15_mask = (((u16Channel_Select & BIT(12))? 0x000F:0x00)|((u16Channel_Select & BIT(13))? 0x00F0:0x00)
1726*53ee8cc1Swenshuai.xi |((u16Channel_Select & BIT(14))? 0x0F00:0x00)|((u16Channel_Select & BIT(15))? 0xF000:0x00));
1727*53ee8cc1Swenshuai.xi
1728*53ee8cc1Swenshuai.xi if(u16Ch00_03_mask)
1729*53ee8cc1Swenshuai.xi {
1730*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_18_L,
1731*53ee8cc1Swenshuai.xi ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch00_03_mask);
1732*53ee8cc1Swenshuai.xi }
1733*53ee8cc1Swenshuai.xi else
1734*53ee8cc1Swenshuai.xi {
1735*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_18_L,0x00);
1736*53ee8cc1Swenshuai.xi }
1737*53ee8cc1Swenshuai.xi
1738*53ee8cc1Swenshuai.xi if(u16Ch04_07_mask)
1739*53ee8cc1Swenshuai.xi {
1740*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_19_L,
1741*53ee8cc1Swenshuai.xi ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch04_07_mask);
1742*53ee8cc1Swenshuai.xi }
1743*53ee8cc1Swenshuai.xi else
1744*53ee8cc1Swenshuai.xi {
1745*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_19_L,0x00);
1746*53ee8cc1Swenshuai.xi }
1747*53ee8cc1Swenshuai.xi
1748*53ee8cc1Swenshuai.xi if(u16Ch08_11_mask)
1749*53ee8cc1Swenshuai.xi {
1750*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_1A_L,
1751*53ee8cc1Swenshuai.xi ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch08_11_mask);
1752*53ee8cc1Swenshuai.xi }
1753*53ee8cc1Swenshuai.xi else
1754*53ee8cc1Swenshuai.xi {
1755*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_1A_L,0x00);
1756*53ee8cc1Swenshuai.xi }
1757*53ee8cc1Swenshuai.xi
1758*53ee8cc1Swenshuai.xi if(u16Ch12_15_mask)
1759*53ee8cc1Swenshuai.xi {
1760*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_1B_L,
1761*53ee8cc1Swenshuai.xi ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch12_15_mask);
1762*53ee8cc1Swenshuai.xi }
1763*53ee8cc1Swenshuai.xi else
1764*53ee8cc1Swenshuai.xi {
1765*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_1B_L,0x00);
1766*53ee8cc1Swenshuai.xi }
1767*53ee8cc1Swenshuai.xi }
1768*53ee8cc1Swenshuai.xi
1769*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
1770*53ee8cc1Swenshuai.xi // 1.Turn TTL low-power mode function
1771*53ee8cc1Swenshuai.xi // 2.Turn internal termination function
1772*53ee8cc1Swenshuai.xi // 3.Turn DRIVER BIAS OP function
1773*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
MHal_PNL_MOD_Control_Out_TTL_Resistor_OP(void * pInstance,MS_BOOL bEnble)1774*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_MOD_Control_Out_TTL_Resistor_OP (void *pInstance, MS_BOOL bEnble)
1775*53ee8cc1Swenshuai.xi {
1776*53ee8cc1Swenshuai.xi MS_BOOL bStatus = FALSE;
1777*53ee8cc1Swenshuai.xi if(bEnble)
1778*53ee8cc1Swenshuai.xi {
1779*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_34_L, 0xFFFF, 0xFFFF); //Enable TTL low-power mode
1780*53ee8cc1Swenshuai.xi // MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0x001E, 0x001E);
1781*53ee8cc1Swenshuai.xi
1782*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_32_L, 0xFFFF, 0xFFFF); //GCR_EN_RINT (internal termination open)
1783*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_76_L, 0x003F, 0x003F);
1784*53ee8cc1Swenshuai.xi
1785*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3C_L, 0xFFFF, 0xFFFF); //Disable DRIVER BIAS OP
1786*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7A_L, 0x003F, 0x003F);
1787*53ee8cc1Swenshuai.xi }
1788*53ee8cc1Swenshuai.xi else
1789*53ee8cc1Swenshuai.xi {
1790*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_34_L, 0x0000, 0xFFFF); //Disable TTL low-power mode
1791*53ee8cc1Swenshuai.xi // MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0x0000, 0x001E);
1792*53ee8cc1Swenshuai.xi
1793*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_32_L, 0x0000, 0xFFFF); //GCR_EN_RINT (internal termination close)
1794*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_76_L, 0x0000, 0x003F);
1795*53ee8cc1Swenshuai.xi
1796*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3C_L, 0x0000, 0xFFFF); //Enable DRIVER BIAS OP
1797*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7A_L, 0x0000, 0x003F);
1798*53ee8cc1Swenshuai.xi }
1799*53ee8cc1Swenshuai.xi
1800*53ee8cc1Swenshuai.xi bStatus = TRUE;
1801*53ee8cc1Swenshuai.xi return bStatus;
1802*53ee8cc1Swenshuai.xi }
1803*53ee8cc1Swenshuai.xi
MHal_PNL_PreInit(void * pInstance,PNL_OUTPUT_MODE eParam)1804*53ee8cc1Swenshuai.xi void MHal_PNL_PreInit(void *pInstance, PNL_OUTPUT_MODE eParam)
1805*53ee8cc1Swenshuai.xi {
1806*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1807*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1808*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1809*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1810*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions = eParam;
1811*53ee8cc1Swenshuai.xi }
1812*53ee8cc1Swenshuai.xi
MHal_PNL_Get_Output_MODE(void * pInstance)1813*53ee8cc1Swenshuai.xi PNL_OUTPUT_MODE MHal_PNL_Get_Output_MODE(void *pInstance)
1814*53ee8cc1Swenshuai.xi {
1815*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1816*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1817*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1818*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1819*53ee8cc1Swenshuai.xi PNL_OUTPUT_MODE eParam = pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions;
1820*53ee8cc1Swenshuai.xi
1821*53ee8cc1Swenshuai.xi return eParam;
1822*53ee8cc1Swenshuai.xi }
1823*53ee8cc1Swenshuai.xi
msReadEfuse(void * pInstance,MS_U8 u8Bank,MS_U32 u32Mask)1824*53ee8cc1Swenshuai.xi MS_U32 msReadEfuse(void *pInstance, MS_U8 u8Bank, MS_U32 u32Mask)
1825*53ee8cc1Swenshuai.xi {
1826*53ee8cc1Swenshuai.xi MS_U32 u32Result = 0;
1827*53ee8cc1Swenshuai.xi MS_U8 u8Count = 0;
1828*53ee8cc1Swenshuai.xi
1829*53ee8cc1Swenshuai.xi W2BYTEMSK(0x2050, u8Bank<<2, BMASK(8:2)); /// reg28[8:2]Addr 6~0
1830*53ee8cc1Swenshuai.xi W2BYTEMSK(0x2050, BIT(13), BIT(13)); /// Reg28[13] Margin Read
1831*53ee8cc1Swenshuai.xi while(R2BYTEMSK(0x2050, BIT(13)) == BIT(13))
1832*53ee8cc1Swenshuai.xi {
1833*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
1834*53ee8cc1Swenshuai.xi u8Count ++;
1835*53ee8cc1Swenshuai.xi
1836*53ee8cc1Swenshuai.xi if (u8Count >10)
1837*53ee8cc1Swenshuai.xi break;
1838*53ee8cc1Swenshuai.xi }
1839*53ee8cc1Swenshuai.xi
1840*53ee8cc1Swenshuai.xi u32Result = (R4BYTE(0x2058)& u32Mask); /// reg2C,2D read value
1841*53ee8cc1Swenshuai.xi printf("[%s][%d]u32Result=%tx, after mask u32Result=%tx\n", __FUNCTION__, __LINE__,(ptrdiff_t) R4BYTE(0x2058), (ptrdiff_t)u32Result);
1842*53ee8cc1Swenshuai.xi return u32Result;
1843*53ee8cc1Swenshuai.xi
1844*53ee8cc1Swenshuai.xi }
1845*53ee8cc1Swenshuai.xi
msSetVBY1RconValue(void * pInstance)1846*53ee8cc1Swenshuai.xi void msSetVBY1RconValue(void *pInstance)
1847*53ee8cc1Swenshuai.xi {
1848*53ee8cc1Swenshuai.xi MS_U16 u16DefaultICON_Max = 40, u16DefaultICON_Min = 7;
1849*53ee8cc1Swenshuai.xi MS_U16 u16DefaultICON = 18;
1850*53ee8cc1Swenshuai.xi MS_U32 u32Mask = 0x3F;
1851*53ee8cc1Swenshuai.xi MS_BOOL bEfuseMode = FALSE;
1852*53ee8cc1Swenshuai.xi MS_U16 u16SwingOffset = 0; // by HW RD request
1853*53ee8cc1Swenshuai.xi MS_U16 u16temp = 0;
1854*53ee8cc1Swenshuai.xi if (msReadEfuse(pInstance, 0x4E, BIT(6)) == BIT(6))
1855*53ee8cc1Swenshuai.xi bEfuseMode = TRUE;
1856*53ee8cc1Swenshuai.xi
1857*53ee8cc1Swenshuai.xi
1858*53ee8cc1Swenshuai.xi // Disable HW calibration keep mode first, to make SW icon value can write into register.
1859*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0, BIT(15));
1860*53ee8cc1Swenshuai.xi
1861*53ee8cc1Swenshuai.xi if (bEfuseMode)
1862*53ee8cc1Swenshuai.xi {
1863*53ee8cc1Swenshuai.xi if(((MS_U16)msReadEfuse(pInstance, 0x4E, u32Mask) + u16SwingOffset) > u16DefaultICON_Max)
1864*53ee8cc1Swenshuai.xi u16temp = u16DefaultICON;
1865*53ee8cc1Swenshuai.xi else if(((MS_U16)msReadEfuse(pInstance, 0x4E, u32Mask) + u16SwingOffset) < u16DefaultICON_Min)
1866*53ee8cc1Swenshuai.xi u16temp = u16DefaultICON;
1867*53ee8cc1Swenshuai.xi else
1868*53ee8cc1Swenshuai.xi u16temp = (MS_U16)msReadEfuse(pInstance, 0x4E, u32Mask) + u16SwingOffset;
1869*53ee8cc1Swenshuai.xi }
1870*53ee8cc1Swenshuai.xi else
1871*53ee8cc1Swenshuai.xi {
1872*53ee8cc1Swenshuai.xi u16temp = u16DefaultICON;
1873*53ee8cc1Swenshuai.xi }
1874*53ee8cc1Swenshuai.xi
1875*53ee8cc1Swenshuai.xi //ch0~ch13 rcon setting
1876*53ee8cc1Swenshuai.xi u16temp &= (u16temp&(MS_U16)u32Mask);
1877*53ee8cc1Swenshuai.xi printf("[%s][%d]u16temp= %x\n", __FUNCTION__, __LINE__, u16temp);
1878*53ee8cc1Swenshuai.xi
1879*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_10_L, (u16temp<<8|u16temp));
1880*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_11_L, (u16temp<<8|u16temp));
1881*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_12_L, (u16temp<<8|u16temp));
1882*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_13_L, (u16temp<<8|u16temp));
1883*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_14_L, (u16temp<<8|u16temp));
1884*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_15_L, (u16temp<<8|u16temp));
1885*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_16_L, (u16temp<<8|u16temp));
1886*53ee8cc1Swenshuai.xi }
1887*53ee8cc1Swenshuai.xi
MHal_PNL_SetOutputType(void * pInstance,PNL_OUTPUT_MODE eOutputMode,PNL_TYPE eLPLL_Type)1888*53ee8cc1Swenshuai.xi void MHal_PNL_SetOutputType(void *pInstance, PNL_OUTPUT_MODE eOutputMode, PNL_TYPE eLPLL_Type)
1889*53ee8cc1Swenshuai.xi {
1890*53ee8cc1Swenshuai.xi MS_U16 u16ValidSwing2 = 0;
1891*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1892*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1893*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1894*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1895*53ee8cc1Swenshuai.xi if( eLPLL_Type == E_PNL_TYPE_TTL)
1896*53ee8cc1Swenshuai.xi {
1897*53ee8cc1Swenshuai.xi // select pair output to be TTL
1898*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
1899*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
1900*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
1901*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
1902*53ee8cc1Swenshuai.xi
1903*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, 0x0000, (BIT(7) | BIT(6))); // shift_lvds_pair
1904*53ee8cc1Swenshuai.xi
1905*53ee8cc1Swenshuai.xi // other TTL setting
1906*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_68_L, 0x0000); // TTL output enable
1907*53ee8cc1Swenshuai.xi
1908*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_40_L, 0x0000);
1909*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0x0000);
1910*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7E_L, 0x0000, 0xE000);
1911*53ee8cc1Swenshuai.xi
1912*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, 0x3FF, 0x3FF); // TTL skew
1913*53ee8cc1Swenshuai.xi
1914*53ee8cc1Swenshuai.xi // GPO gating
1915*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_4A_L, BIT(8), BIT(8)); // GPO gating
1916*53ee8cc1Swenshuai.xi }
1917*53ee8cc1Swenshuai.xi else if(( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)||
1918*53ee8cc1Swenshuai.xi ( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)||
1919*53ee8cc1Swenshuai.xi ( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE))
1920*53ee8cc1Swenshuai.xi {
1921*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_34_L, 0xF000, 0xF000); //[15:14]datax[13:12]data_format3,2
1922*53ee8cc1Swenshuai.xi
1923*53ee8cc1Swenshuai.xi // rcon
1924*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u32PNL_MISC & (MS_U32)E_APIPNL_MISC_SKIP_ICONVALUE)
1925*53ee8cc1Swenshuai.xi {
1926*53ee8cc1Swenshuai.xi HAL_MOD_CAL_DBG(printf("User define Swing Value=%u\n", __FUNCTION__, __LINE__, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel));
1927*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_Swing(pInstance, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel);
1928*53ee8cc1Swenshuai.xi }
1929*53ee8cc1Swenshuai.xi else
1930*53ee8cc1Swenshuai.xi {
1931*53ee8cc1Swenshuai.xi HAL_MOD_CAL_DBG(printf("Use RconValue\n", __FUNCTION__, __LINE__));
1932*53ee8cc1Swenshuai.xi msSetVBY1RconValue(pInstance);
1933*53ee8cc1Swenshuai.xi }
1934*53ee8cc1Swenshuai.xi
1935*53ee8cc1Swenshuai.xi // rint
1936*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_32_L, 0x0000);
1937*53ee8cc1Swenshuai.xi
1938*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_68_L, 0x003f);
1939*53ee8cc1Swenshuai.xi
1940*53ee8cc1Swenshuai.xi //-------------------------------------
1941*53ee8cc1Swenshuai.xi //## pe
1942*53ee8cc1Swenshuai.xi // MOD_A_W2BYTE(REG_MOD_A_BK00_30_L, 0x3fff);
1943*53ee8cc1Swenshuai.xi // MOD_W2BYTE(REG_MOD_BK00_23_L, 0x7000);
1944*53ee8cc1Swenshuai.xi // MOD_W2BYTE(REG_MOD_BK00_24_L, 0x7fff);
1945*53ee8cc1Swenshuai.xi // MOD_W2BYTE(REG_MOD_BK00_25_L, 0x003f);
1946*53ee8cc1Swenshuai.xi
1947*53ee8cc1Swenshuai.xi // VBY1 setting
1948*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_71_L, 0xFFFF);
1949*53ee8cc1Swenshuai.xi
1950*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_61_L, 0x8F3F); //[15]all dk scr[13:8]aln_de_cnt [7:0] aln_pix_cnt
1951*53ee8cc1Swenshuai.xi // MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xA040, 0xFDCF); //[15]proc_st[13:12]byte_mode 4 byte mode[6]4ch_vby1[9]swap
1952*53ee8cc1Swenshuai.xi
1953*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_40_L, 0xFFFF);
1954*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0xFFFF);
1955*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_48_L, 0xFFFF);
1956*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_49_L, 0xFFFF);
1957*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_42_L, 0xFFFF);
1958*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_43_L, 0xFFFF);
1959*53ee8cc1Swenshuai.xi
1960*53ee8cc1Swenshuai.xi switch(eOutputMode)
1961*53ee8cc1Swenshuai.xi {
1962*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_NO_OUTPUT:
1963*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
1964*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
1965*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
1966*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
1967*53ee8cc1Swenshuai.xi if(1)//( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)
1968*53ee8cc1Swenshuai.xi {
1969*53ee8cc1Swenshuai.xi //-------------------------------------
1970*53ee8cc1Swenshuai.xi //## icon (Swing)
1971*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_08_L, 0x0000);
1972*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_09_L, 0x0000);
1973*53ee8cc1Swenshuai.xi
1974*53ee8cc1Swenshuai.xi //-------------------------------------
1975*53ee8cc1Swenshuai.xi //vby1
1976*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_61_L, 0x8f3f); //[15]all dk scr[13:8]aln_de_cnt [7:0] aln_pix_cnt
1977*53ee8cc1Swenshuai.xi //MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xa040, 0xFDCF); //[15]proc_st[13:12]byte_mode 4 byte mode[6]4ch_vby1[9]swap
1978*53ee8cc1Swenshuai.xi }
1979*53ee8cc1Swenshuai.xi else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)
1980*53ee8cc1Swenshuai.xi {
1981*53ee8cc1Swenshuai.xi //-------------------------------------
1982*53ee8cc1Swenshuai.xi //## icon (Swing)
1983*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_08_L, 0x0000);
1984*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_09_L, 0x0000);
1985*53ee8cc1Swenshuai.xi
1986*53ee8cc1Swenshuai.xi //vby1
1987*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_61_L, 0x8f3f);
1988*53ee8cc1Swenshuai.xi //MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xa040, 0xFDCF);
1989*53ee8cc1Swenshuai.xi }
1990*53ee8cc1Swenshuai.xi break;
1991*53ee8cc1Swenshuai.xi
1992*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_CLK_ONLY:
1993*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_DATA_ONLY:
1994*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_CLK_DATA:
1995*53ee8cc1Swenshuai.xi default:
1996*53ee8cc1Swenshuai.xi if(eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)
1997*53ee8cc1Swenshuai.xi {
1998*53ee8cc1Swenshuai.xi //MOD_A_W2BYTE(REG_MOD_A_BK00_3A_L, 0xC100);
1999*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x5555); //[15:0]reg_output_conf[15:0]
2000*53ee8cc1Swenshuai.xi }
2001*53ee8cc1Swenshuai.xi else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)
2002*53ee8cc1Swenshuai.xi {
2003*53ee8cc1Swenshuai.xi //MOD_A_W2BYTE(REG_MOD_A_BK00_3A_L, 0xC000);
2004*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_4A_L, 0x0002); //[1]reg_dualmode[0]abswitch
2005*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0A_L, 0x7f7f);
2006*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0B_L, 0x7f7f);
2007*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x5500); //[15:0]reg_output_conf[15:0]
2008*53ee8cc1Swenshuai.xi }
2009*53ee8cc1Swenshuai.xi else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)
2010*53ee8cc1Swenshuai.xi {
2011*53ee8cc1Swenshuai.xi //MOD_A_W2BYTE(REG_MOD_A_BK00_3A_L, 0xC000);
2012*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_4A_L, 0x0000);
2013*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0A_L, 0x7f7f);
2014*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0B_L, 0x0000);
2015*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0500);
2016*53ee8cc1Swenshuai.xi }
2017*53ee8cc1Swenshuai.xi break;
2018*53ee8cc1Swenshuai.xi }
2019*53ee8cc1Swenshuai.xi }
2020*53ee8cc1Swenshuai.xi //// for osd dedicated output port, 1 port for video and 1 port for osd
2021*53ee8cc1Swenshuai.xi else if((eLPLL_Type == E_PNL_TYPE_HS_LVDS)&&
2022*53ee8cc1Swenshuai.xi (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Mode == E_PNL_MODE_SINGLE))
2023*53ee8cc1Swenshuai.xi {
2024*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0xC01F , 0xFFFF); // enable clk_dot_mini_pre_osd & clk_dot_mini_osd
2025*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, BIT(3), 0xFFFF ); // enable osd lvds path
2026*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, BIT(15), BIT(15)); //[15]sw_rst
2027*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0xC000 , 0xF000); // enable clk_dot_mini_pre_osd & clk_dot_mini_osd
2028*53ee8cc1Swenshuai.xi }
2029*53ee8cc1Swenshuai.xi else
2030*53ee8cc1Swenshuai.xi {
2031*53ee8cc1Swenshuai.xi switch(eOutputMode)
2032*53ee8cc1Swenshuai.xi {
2033*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_NO_OUTPUT:
2034*53ee8cc1Swenshuai.xi // if MOD_45[5:0] = 0x3F && XC_MOD_EXT_DATA_EN_L = 0x0,
2035*53ee8cc1Swenshuai.xi // then if XC_MOD_OUTPUT_CONF_L = 0x0 ---> output TTL as tri-state
2036*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
2037*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
2038*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
2039*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
2040*53ee8cc1Swenshuai.xi
2041*53ee8cc1Swenshuai.xi //----------------------------------
2042*53ee8cc1Swenshuai.xi // Purpose: Set the output to be the GPO, and let it's level to Low
2043*53ee8cc1Swenshuai.xi // 1. External Enable, Pair 0~5
2044*53ee8cc1Swenshuai.xi // 2. GPIO Enable, pair 0~5
2045*53ee8cc1Swenshuai.xi // 3. GPIO Output data : All low, pair 0~5
2046*53ee8cc1Swenshuai.xi // 4. GPIO OEZ: output piar 0~5
2047*53ee8cc1Swenshuai.xi //----------------------------------
2048*53ee8cc1Swenshuai.xi
2049*53ee8cc1Swenshuai.xi //1.External Enable, Pair 0~5
2050*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_40_L, 0x0FFF, 0x0FFF);
2051*53ee8cc1Swenshuai.xi //2.GPIO Enable, pair 0~5
2052*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_48_L, 0x0FFF, 0x0FFF);
2053*53ee8cc1Swenshuai.xi //3.GPIO Output data : All low, pair 0~5
2054*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_44_L, 0x0000, 0x0FFF);
2055*53ee8cc1Swenshuai.xi //4.GPIO OEZ: output piar 0~5
2056*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_42_L, 0x0000, 0x0FFF);
2057*53ee8cc1Swenshuai.xi
2058*53ee8cc1Swenshuai.xi //1.External Enable, Pair 6~15
2059*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_40_L, 0xF000, 0xF000);
2060*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0xFFFF);
2061*53ee8cc1Swenshuai.xi //2.GPIO Enable, pair 6~15
2062*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_48_L, 0xF000, 0xF000);
2063*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_49_L, 0xFFFF);
2064*53ee8cc1Swenshuai.xi //3.GPIO Output data : All low, pair 6~15
2065*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_44_L, 0x0000, 0xF000);
2066*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_45_L, 0x0000);
2067*53ee8cc1Swenshuai.xi //4.GPIO OEZ: output piar 6~15
2068*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_42_L, 0x0000, 0xF000);
2069*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_43_L, 0x0000);
2070*53ee8cc1Swenshuai.xi
2071*53ee8cc1Swenshuai.xi //1234.External Enable, Pair 16~17
2072*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_7E_L, 0xFF00);
2073*53ee8cc1Swenshuai.xi
2074*53ee8cc1Swenshuai.xi //1.External Enable, Pair 18~20, 2.GPIO Enable, pair 18~20
2075*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7C_L, 0x3F3F, 0x3F3F);
2076*53ee8cc1Swenshuai.xi //3.GPIO Output data : All low, pair 18~20
2077*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7A_L, 0x0000, 0x3F00);
2078*53ee8cc1Swenshuai.xi //4.GPIO OEZ: output piar 18~20
2079*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7F_L, 0x0000, 0xFC00);
2080*53ee8cc1Swenshuai.xi break;
2081*53ee8cc1Swenshuai.xi
2082*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_CLK_ONLY:
2083*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0, 0xF000);
2084*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x4004);
2085*53ee8cc1Swenshuai.xi break;
2086*53ee8cc1Swenshuai.xi
2087*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_DATA_ONLY:
2088*53ee8cc1Swenshuai.xi case E_PNL_OUTPUT_CLK_DATA:
2089*53ee8cc1Swenshuai.xi default:
2090*53ee8cc1Swenshuai.xi
2091*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_48_L, 0x0000, 0xF000);
2092*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_49_L, 0x0000);
2093*53ee8cc1Swenshuai.xi //1. set GCR_PVDD_2P5=1¡¦b1; MOD PVDD power: 1: 2.5V
2094*53ee8cc1Swenshuai.xi //MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0, BIT(6));
2095*53ee8cc1Swenshuai.xi //2. set PD_IB_MOD=1¡¦b0;
2096*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x00, BIT(0));
2097*53ee8cc1Swenshuai.xi // save ch6 init value
2098*53ee8cc1Swenshuai.xi u16ValidSwing2 = (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_0B_L, 0x3F00)>>8);
2099*53ee8cc1Swenshuai.xi //3. set Desired Pairs: GCR_ICON[5:0]=6h3f (current all open);
2100*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_Swing(pInstance, MHal_PNL_MODSwingRegToRealLevelValue(pInstance, 0x3F));
2101*53ee8cc1Swenshuai.xi //4. set Desired Pairs: GCR_PE_ADJ[2:0]=3h7 (pre-emphasis current all open )
2102*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_PE_Current (pInstance, 0x07);
2103*53ee8cc1Swenshuai.xi //5. Enable low-power modeinternal termination Open, Enable OP
2104*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_TTL_Resistor_OP (pInstance, 1);
2105*53ee8cc1Swenshuai.xi
2106*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2107*53ee8cc1Swenshuai.xi
2108*53ee8cc1Swenshuai.xi //6. Enable low-power modeinternal termination Open, Enable OP
2109*53ee8cc1Swenshuai.xi MHal_Output_LVDS_Pair_Setting(pInstance,
2110*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type,
2111*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7,
2112*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15,
2113*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
2114*53ee8cc1Swenshuai.xi MHal_Shift_LVDS_Pair(pInstance, pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Shift);
2115*53ee8cc1Swenshuai.xi
2116*53ee8cc1Swenshuai.xi //7. set Desired Pairs: GCR_PE_ADJ[2:0]=3¡¦h0 (pre-emphasis current all Close)
2117*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_PE_Current (pInstance, 0x00);
2118*53ee8cc1Swenshuai.xi //8. set Desired Pairs: GCR_ICON[5:0] (current all init);
2119*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_Swing(pInstance, MHal_PNL_MODSwingRegToRealLevelValue(pInstance, u16ValidSwing2));
2120*53ee8cc1Swenshuai.xi //9. Disable low-power modeinternal termination Close, Disable OP
2121*53ee8cc1Swenshuai.xi MHal_PNL_MOD_Control_Out_TTL_Resistor_OP (pInstance, 0);
2122*53ee8cc1Swenshuai.xi
2123*53ee8cc1Swenshuai.xi // other TTL setting
2124*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_68_L, 0x003F); // LVDS output enable, [5:4] Output enable: PANEL_LVDS/ PANEL_miniLVDS/ PANEL_RSDS
2125*53ee8cc1Swenshuai.xi
2126*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_40_L, 0x0000, 0xF000);
2127*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0x0000);
2128*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7E_L, 0x0000, 0x000F);
2129*53ee8cc1Swenshuai.xi
2130*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, 0x000, 0x3FF); // TTL skew
2131*53ee8cc1Swenshuai.xi
2132*53ee8cc1Swenshuai.xi // GPO gating
2133*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_4A_L, 0x0, BIT(8)); // GPO gating
2134*53ee8cc1Swenshuai.xi
2135*53ee8cc1Swenshuai.xi break;
2136*53ee8cc1Swenshuai.xi }
2137*53ee8cc1Swenshuai.xi }
2138*53ee8cc1Swenshuai.xi
2139*53ee8cc1Swenshuai.xi // MHal_PNL_Bringup(pInstance);
2140*53ee8cc1Swenshuai.xi }
2141*53ee8cc1Swenshuai.xi
Mhal_PNL_Flock_LPLLSet(void * pInstance,MS_U64 ldHz)2142*53ee8cc1Swenshuai.xi void Mhal_PNL_Flock_LPLLSet(void *pInstance, MS_U64 ldHz)
2143*53ee8cc1Swenshuai.xi {
2144*53ee8cc1Swenshuai.xi UNUSED(ldHz);
2145*53ee8cc1Swenshuai.xi }
2146*53ee8cc1Swenshuai.xi
MHal_PNL_MISC_Control(void * pInstance,MS_U32 u32PNL_MISC)2147*53ee8cc1Swenshuai.xi void MHal_PNL_MISC_Control(void *pInstance, MS_U32 u32PNL_MISC)
2148*53ee8cc1Swenshuai.xi {
2149*53ee8cc1Swenshuai.xi if(u32PNL_MISC & E_DRVPNL_MISC_MFC_ENABLE)
2150*53ee8cc1Swenshuai.xi {
2151*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, BIT(7), BIT(7)); // shift LVDS pair
2152*53ee8cc1Swenshuai.xi }
2153*53ee8cc1Swenshuai.xi }
2154*53ee8cc1Swenshuai.xi
MHal_PNL_Init_XC_Clk(void * pInstance,PNL_InitData * pstPanelInitData)2155*53ee8cc1Swenshuai.xi void MHal_PNL_Init_XC_Clk(void *pInstance, PNL_InitData *pstPanelInitData)
2156*53ee8cc1Swenshuai.xi {
2157*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2158*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2159*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2160*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2161*53ee8cc1Swenshuai.xi
2162*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
2163*53ee8cc1Swenshuai.xi
2164*53ee8cc1Swenshuai.xi // setup output dot clock
2165*53ee8cc1Swenshuai.xi
2166*53ee8cc1Swenshuai.xi W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_CLK_LPLL, CKG_ODCLK_MASK); // select source tobe LPLL clock
2167*53ee8cc1Swenshuai.xi W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_INVERT); // clock not invert
2168*53ee8cc1Swenshuai.xi W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_GATED); // enable clock
2169*53ee8cc1Swenshuai.xi W2BYTEMSK(L_CLKGEN0(0x53), 0xC0, 0xF0); // reg_ckg_odclk_mft
2170*53ee8cc1Swenshuai.xi
2171*53ee8cc1Swenshuai.xi W2BYTE(L_CLKGEN0(0x58),0x0000); //[3:0]ckg_tx_mod
2172*53ee8cc1Swenshuai.xi W2BYTE(L_CLKGEN1(0x31), 0x0000); //[11:8]ckg_odclk_frc
2173*53ee8cc1Swenshuai.xi
2174*53ee8cc1Swenshuai.xi if((pstPanelInitData->eLPLL_Type >= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
2175*53ee8cc1Swenshuai.xi (pstPanelInitData->eLPLL_Type <= E_PNL_LPLL_VBY1_8BIT_8LANE))
2176*53ee8cc1Swenshuai.xi {
2177*53ee8cc1Swenshuai.xi
2178*53ee8cc1Swenshuai.xi W2BYTE(REG_CLKGEN0_57_L,0x0008); //[3:0]ckg_fifo
2179*53ee8cc1Swenshuai.xi W2BYTE(L_CLKGEN0(0x63), 0x0410); //[11:8]ckg_tx_mod_osd[4:0]osd2mod
2180*53ee8cc1Swenshuai.xi W2BYTE(REG_RVD_09_L, 0x1800); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
2181*53ee8cc1Swenshuai.xi W2BYTEMSK(L_CLKGEN0(0x55), 0x00, 0xF00); //[11:8] reg_ckg_osdc
2182*53ee8cc1Swenshuai.xi }
2183*53ee8cc1Swenshuai.xi else
2184*53ee8cc1Swenshuai.xi {
2185*53ee8cc1Swenshuai.xi
2186*53ee8cc1Swenshuai.xi W2BYTE(REG_CLKGEN0_57_L,0x0000); //[3:0]ckg_fifo
2187*53ee8cc1Swenshuai.xi if((pstPanelInitData->eLPLL_Type == E_PNL_TYPE_HS_LVDS)&&(pstPanelInitData->eLPLL_Mode == E_PNL_MODE_SINGLE))
2188*53ee8cc1Swenshuai.xi {
2189*53ee8cc1Swenshuai.xi W2BYTE(L_CLKGEN0(0x63), 0x0410); //[11:8]ckg_tx_mod_osd[4:0]osd2mod
2190*53ee8cc1Swenshuai.xi W2BYTE(REG_RVD_09_L, 0x1000); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo+
2191*53ee8cc1Swenshuai.xi }
2192*53ee8cc1Swenshuai.xi else
2193*53ee8cc1Swenshuai.xi {
2194*53ee8cc1Swenshuai.xi W2BYTE(L_CLKGEN0(0x63),0x0000); //[11:8]ckg_tx_mod [3:0]ckg_osd2mod
2195*53ee8cc1Swenshuai.xi W2BYTE(REG_RVD_09_L, 0x0000); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
2196*53ee8cc1Swenshuai.xi }
2197*53ee8cc1Swenshuai.xi }
2198*53ee8cc1Swenshuai.xi }
2199*53ee8cc1Swenshuai.xi
MHal_PNL_Init_MOD(void * pInstance,PNL_InitData * pstPanelInitData)2200*53ee8cc1Swenshuai.xi void MHal_PNL_Init_MOD(void *pInstance, PNL_InitData *pstPanelInitData)
2201*53ee8cc1Swenshuai.xi {
2202*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2203*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2204*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2205*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2206*53ee8cc1Swenshuai.xi
2207*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
2208*53ee8cc1Swenshuai.xi
2209*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------
2210*53ee8cc1Swenshuai.xi
2211*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u16MOD_CTRL0 = %x\n", pstPanelInitData->u16MOD_CTRL0);
2212*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u16MOD_CTRL9 = %x\n", pstPanelInitData->u16MOD_CTRL9);
2213*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u16MOD_CTRLA = %x\n", pstPanelInitData->u16MOD_CTRLA);
2214*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u8MOD_CTRLB = %x\n", pstPanelInitData->u8MOD_CTRLB);
2215*53ee8cc1Swenshuai.xi
2216*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------
2217*53ee8cc1Swenshuai.xi // Set MOD registers
2218*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------
2219*53ee8cc1Swenshuai.xi
2220*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_40_L, pstPanelInitData->u16MOD_CTRL0, LBMASK);
2221*53ee8cc1Swenshuai.xi
2222*53ee8cc1Swenshuai.xi // GPIO is controlled in drvPadConf.c
2223*53ee8cc1Swenshuai.xi // MDrv_Write2Byte(L_BK_MOD(0x46), 0x0000); //EXT GPO disable
2224*53ee8cc1Swenshuai.xi // MDrv_Write2Byte(L_BK_MOD(0x47), 0x0000); //EXT GPO disable
2225*53ee8cc1Swenshuai.xi if(((pstPanelInitData->eLPLL_Type_Ext>= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
2226*53ee8cc1Swenshuai.xi (pstPanelInitData->eLPLL_Type_Ext<= E_PNL_LPLL_VBY1_8BIT_8LANE)))
2227*53ee8cc1Swenshuai.xi {
2228*53ee8cc1Swenshuai.xi ///u16MOD_CTRL9 [6] : 62[9]reg_vby1_pair_swap
2229*53ee8cc1Swenshuai.xi ///u16MOD_CTRL9 [12:11] : 62[5:4]reg_vby1_pair_mirror
2230*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xAC40, 0xFDCF); //[15]proc_st[13:12]byte_mode 4 byte mode[6]4ch_vby1[9]swap
2231*53ee8cc1Swenshuai.xi
2232*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, (pstPanelInitData->u16MOD_CTRL9 & BIT(6))<<3, BIT(9));
2233*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, (pstPanelInitData->u16MOD_CTRL9 & (BIT(12)|BIT(11)))>>7, BIT(5)|BIT(4));
2234*53ee8cc1Swenshuai.xi
2235*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1)) // use Dual port to decide the Vx1 1 or 2 devision config
2236*53ee8cc1Swenshuai.xi {
2237*53ee8cc1Swenshuai.xi if(pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
2238*53ee8cc1Swenshuai.xi {
2239*53ee8cc1Swenshuai.xi // 2 divison just be supported in monet vby1 8 lane
2240*53ee8cc1Swenshuai.xi printf("\n[%s][%d]Vx1 2 division\n", __FUNCTION__, __LINE__);
2241*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0002, 0x0007);//[2:0]reg_mft_mode
2242*53ee8cc1Swenshuai.xi
2243*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_21_L, 0x1002, 0xFFFF); //[11:0]reg_dly_value
2244*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_22_L, 0x0F00, 0xFFFF); //[12:0]reg_hsize
2245*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_26_L, 0x0780, 0xFFFF); //[12:0]reg_div_len
2246*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_7F_L, 0x0002, 0xFFFF); //[2:0]reg_sram_usage
2247*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_53_L, 0x4000, 0xFFFF); //[14]reg_vfde_mask
2248*53ee8cc1Swenshuai.xi }
2249*53ee8cc1Swenshuai.xi else
2250*53ee8cc1Swenshuai.xi {
2251*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0000, 0x0007);//[2:0]reg_mft_mode
2252*53ee8cc1Swenshuai.xi }
2253*53ee8cc1Swenshuai.xi }
2254*53ee8cc1Swenshuai.xi else
2255*53ee8cc1Swenshuai.xi {
2256*53ee8cc1Swenshuai.xi printf("\n[%s][%d]Vx1 1 division\n", __FUNCTION__, __LINE__);
2257*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0000, 0x0007);
2258*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_53_L, 0x0000, 0xFFFF); //[14]reg_vfde_mask
2259*53ee8cc1Swenshuai.xi }
2260*53ee8cc1Swenshuai.xi
2261*53ee8cc1Swenshuai.xi if((pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_2LANE)||(pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_2LANE))
2262*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x00, BIT(6)); //[6]4ch_vby1
2263*53ee8cc1Swenshuai.xi else
2264*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, BIT(6), BIT(6)); //[6]4ch_vby1
2265*53ee8cc1Swenshuai.xi
2266*53ee8cc1Swenshuai.xi
2267*53ee8cc1Swenshuai.xi ///u16MOD_CTRL9 [7] : 63[13]reg_vby1_pair_swap_osd
2268*53ee8cc1Swenshuai.xi ///u16MOD_CTRL9 [14:13] : 63[11:10]reg_vby1_pair_mirror2
2269*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_63_L, (pstPanelInitData->u16MOD_CTRL9 & BIT(7))<<6, BIT(13));
2270*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_63_L, (pstPanelInitData->u16MOD_CTRL9 & (BIT(14)|BIT(13)))>>3, BIT(11)|BIT(10));
2271*53ee8cc1Swenshuai.xi
2272*53ee8cc1Swenshuai.xi if((pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)||(pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
2273*53ee8cc1Swenshuai.xi {
2274*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_63_L, BIT(12), BIT(12)); // [12] enable 8ch vx1 mode : 1
2275*53ee8cc1Swenshuai.xi
2276*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1))
2277*53ee8cc1Swenshuai.xi {
2278*53ee8cc1Swenshuai.xi // 2 Divisoin
2279*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_63_L, BIT(11), BIT(11)); // [11:10]reg_vby1_pair_mirror2
2280*53ee8cc1Swenshuai.xi }
2281*53ee8cc1Swenshuai.xi else
2282*53ee8cc1Swenshuai.xi {
2283*53ee8cc1Swenshuai.xi // 1 Division
2284*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_63_L, 0x00, BIT(11)); // [11:10]reg_vby1_pair_mirror2
2285*53ee8cc1Swenshuai.xi }
2286*53ee8cc1Swenshuai.xi }
2287*53ee8cc1Swenshuai.xi else //if ///E_PNL_LPLL_VBY1_10BIT_4LANE, E_PNL_LPLL_VBY1_10BIT_2LANE
2288*53ee8cc1Swenshuai.xi {
2289*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_63_L, 0x00, BIT(12)); // [12] enable 8ch vx1 mode : 0
2290*53ee8cc1Swenshuai.xi }
2291*53ee8cc1Swenshuai.xi
2292*53ee8cc1Swenshuai.xi MHal_Output_Channel_Order(pInstance,
2293*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType,
2294*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
2295*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
2296*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
2297*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
2298*53ee8cc1Swenshuai.xi
2299*53ee8cc1Swenshuai.xi
2300*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1)) // use Dual port to decide the Vx1 1 or 2 devision config
2301*53ee8cc1Swenshuai.xi {
2302*53ee8cc1Swenshuai.xi printf("\n[%s][%d]Vx1 2 division\n", __FUNCTION__, __LINE__);
2303*53ee8cc1Swenshuai.xi }
2304*53ee8cc1Swenshuai.xi else
2305*53ee8cc1Swenshuai.xi {
2306*53ee8cc1Swenshuai.xi printf("\n[%s][%d]Vx1 1 division\n", __FUNCTION__, __LINE__);
2307*53ee8cc1Swenshuai.xi }
2308*53ee8cc1Swenshuai.xi
2309*53ee8cc1Swenshuai.xi ////per RD's suggestion ---Start
2310*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_30_L, 0x3FFF, 0x3FFF); //reg_gcr_pe_en_ch
2311*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_32_L, 0x0000, 0x3FFF); //reg_gcr_en_rint_ch
2312*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3C_L, 0x3FFF, 0x3FFF); //reg_gcr_test_ch
2313*53ee8cc1Swenshuai.xi
2314*53ee8cc1Swenshuai.xi /// reg_gcr_pe_adj ch0~ch13
2315*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_18_L,0x2222);
2316*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_19_L,0x2222);
2317*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_1A_L,0x2222);
2318*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_1B_L,0x2222);
2319*53ee8cc1Swenshuai.xi
2320*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_67_L, BIT(0)|BIT(3), BIT(0)|BIT(3)); // [0] reg_vby1_8v4o_mode, [3]reg_vby1_ext_ptr_en
2321*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_67_L, BIT(15), BIT(15));
2322*53ee8cc1Swenshuai.xi
2323*53ee8cc1Swenshuai.xi //The threshold value be set too strict ( ori: MOD_5C =0x0 )
2324*53ee8cc1Swenshuai.xi //And this reg should be set before enable serializer function
2325*53ee8cc1Swenshuai.xi //[15]reg_sw_rptr_fix_en: pointer fix by sw mode enable
2326*53ee8cc1Swenshuai.xi //[14:12]reg_sw_wptr_check: sw mode to decision write point check point
2327*53ee8cc1Swenshuai.xi //[10:8]reg_sw_rptr_fix_ini: sw mode to decision read point initial value
2328*53ee8cc1Swenshuai.xi //[6:4]reg_sw_rptr_fix_hi_th: sw mode to decision read pointer hi boundary
2329*53ee8cc1Swenshuai.xi //[2:0]reg_sw_rptr_fix_lo_th: sw mode to decision read pointer low boundary
2330*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5C_L,0x8142,0xFFFF);
2331*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_5E_L,0x8142,0xFFFF);
2332*53ee8cc1Swenshuai.xi
2333*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_5B_L, 0x0087); //[0]enable serializer function ,
2334*53ee8cc1Swenshuai.xi //[1]enable serializer auto fix read/write point mis-balance
2335*53ee8cc1Swenshuai.xi //[2]enable osd serializer auto fix read/write point mis-balance
2336*53ee8cc1Swenshuai.xi //[7]for OSD, switch chanel 8~13 as OSD path
2337*53ee8cc1Swenshuai.xi }
2338*53ee8cc1Swenshuai.xi else
2339*53ee8cc1Swenshuai.xi {
2340*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_49_L, pstPanelInitData->u16MOD_CTRL9); //{L_BK_MOD(0x49), 0x00}, // [7,6] : output formate selction 10: 8bit, 01: 6bit :other 10bit, bit shift
2341*53ee8cc1Swenshuai.xi MHal_Output_Channel_Order(pInstance,
2342*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType,
2343*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
2344*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
2345*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
2346*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
2347*53ee8cc1Swenshuai.xi }
2348*53ee8cc1Swenshuai.xi
2349*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_4A_L, pstPanelInitData->u16MOD_CTRLA);
2350*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_4B_L, pstPanelInitData->u8MOD_CTRLB); //[1:0]ti_bitmode 10:8bit 11:6bit 0x:10bit
2351*53ee8cc1Swenshuai.xi
2352*53ee8cc1Swenshuai.xi //dual port lvds _start_//
2353*53ee8cc1Swenshuai.xi // output configure for 26 pair output 00: TTL, 01: LVDS/RSDS/mini-LVDS data differential pair, 10: mini-LVDS clock output, 11: RSDS clock output
2354*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x1F, 0x1F); //[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck // original is MDrv_WriteByteMask(L_BK_MOD(0x77), 0x0F, BITMASK(7:2));
2355*53ee8cc1Swenshuai.xi //dual port lvds _end_//
2356*53ee8cc1Swenshuai.xi
2357*53ee8cc1Swenshuai.xi //MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, (_u8PnlDiffSwingLevel << 1), 0xFE); //differential output swing level
2358*53ee8cc1Swenshuai.xi if(((pstPanelInitData->eLPLL_Type_Ext>= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
2359*53ee8cc1Swenshuai.xi (pstPanelInitData->eLPLL_Type_Ext<= E_PNL_LPLL_VBY1_8BIT_8LANE)))
2360*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0xC000, 0xF000); //bank selection for skew clock
2361*53ee8cc1Swenshuai.xi
2362*53ee8cc1Swenshuai.xi //if(!MHal_PNL_MOD_Control_Out_Swing(_u8PnlDiffSwingLevel))
2363*53ee8cc1Swenshuai.xi // printf(">>Swing Level setting error!!\n");
2364*53ee8cc1Swenshuai.xi if(pstPanelInitData->eLPLL_Type != E_PNL_TYPE_MINILVDS)
2365*53ee8cc1Swenshuai.xi {
2366*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, 0x7, 0x07);
2367*53ee8cc1Swenshuai.xi }
2368*53ee8cc1Swenshuai.xi
2369*53ee8cc1Swenshuai.xi //// Patch for Vx1 and it should be control by panel ini
2370*53ee8cc1Swenshuai.xi if(((pstPanelInitData->eLPLL_Type_Ext>= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
2371*53ee8cc1Swenshuai.xi (pstPanelInitData->eLPLL_Type_Ext<= E_PNL_LPLL_VBY1_8BIT_8LANE)))
2372*53ee8cc1Swenshuai.xi {
2373*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_31_L, 0x0FFF, 0x3FFF);
2374*53ee8cc1Swenshuai.xi }
2375*53ee8cc1Swenshuai.xi else
2376*53ee8cc1Swenshuai.xi {
2377*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_31_L, pstPanelInitData->u16LVDSTxSwapValue);
2378*53ee8cc1Swenshuai.xi }
2379*53ee8cc1Swenshuai.xi
2380*53ee8cc1Swenshuai.xi
2381*53ee8cc1Swenshuai.xi // TODO: move from MDrv_Scaler_Init(), need to double check!
2382*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_53_L, BIT(0), BIT(0));
2383*53ee8cc1Swenshuai.xi
2384*53ee8cc1Swenshuai.xi
2385*53ee8cc1Swenshuai.xi //--------------------------------------------------------------
2386*53ee8cc1Swenshuai.xi //Depend On Bitmode to set Dither
2387*53ee8cc1Swenshuai.xi //--------------------------------------------------------------
2388*53ee8cc1Swenshuai.xi
2389*53ee8cc1Swenshuai.xi
2390*53ee8cc1Swenshuai.xi // always enable noise dither and disable TAILCUT
2391*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, ((pstPanelInitData->u8PanelNoiseDith ? XC_PAFRC_DITH_NOISEDITH_EN : (1 - XC_PAFRC_DITH_NOISEDITH_EN)) <<3) , BIT(3));
2392*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, XC_PAFRC_DITH_TAILCUT_DISABLE, BIT(4));
2393*53ee8cc1Swenshuai.xi
2394*53ee8cc1Swenshuai.xi switch(pstPanelInitData->u8MOD_CTRLB & 0x03)//[1:0]ti_bitmode b'10:8bit 11:6bit 0x:10bit
2395*53ee8cc1Swenshuai.xi {
2396*53ee8cc1Swenshuai.xi case HAL_TI_6BIT_MODE:
2397*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, BIT(0), BIT(0));
2398*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, BIT(2), BIT(2));
2399*53ee8cc1Swenshuai.xi break;
2400*53ee8cc1Swenshuai.xi
2401*53ee8cc1Swenshuai.xi case HAL_TI_8BIT_MODE:
2402*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, BIT(0), BIT(0));
2403*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, 0x00, BIT(2));
2404*53ee8cc1Swenshuai.xi break;
2405*53ee8cc1Swenshuai.xi
2406*53ee8cc1Swenshuai.xi case HAL_TI_10BIT_MODE:
2407*53ee8cc1Swenshuai.xi default:
2408*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, 0x00, BIT(0));
2409*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, 0x00, BIT(2));
2410*53ee8cc1Swenshuai.xi break;
2411*53ee8cc1Swenshuai.xi }
2412*53ee8cc1Swenshuai.xi
2413*53ee8cc1Swenshuai.xi
2414*53ee8cc1Swenshuai.xi //-----depend on bitmode to set Dither------------------------------
2415*53ee8cc1Swenshuai.xi MHal_PNL_SetOutputType(pInstance, pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions, pstPanelInitData->eLPLL_Type); // TTL to Ursa
2416*53ee8cc1Swenshuai.xi //MHal_PNL_Bringup(pInstance);
2417*53ee8cc1Swenshuai.xi
2418*53ee8cc1Swenshuai.xi MHal_PNL_MISC_Control(pInstance, pstPanelInitData->u32PNL_MISC);
2419*53ee8cc1Swenshuai.xi
2420*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "OutputType = %x, eLPLL_Type = %x\n", pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions, pstPanelInitData->eLPLL_Type);
2421*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u32PNL_MISC = %tx\n", (ptrdiff_t)pstPanelInitData->u32PNL_MISC);
2422*53ee8cc1Swenshuai.xi
2423*53ee8cc1Swenshuai.xi }
2424*53ee8cc1Swenshuai.xi
MHal_PNL_DumpMODReg(void * pInstance,MS_U32 u32Addr,MS_U16 u16Value,MS_BOOL bHiByte,MS_U16 u16Mask)2425*53ee8cc1Swenshuai.xi void MHal_PNL_DumpMODReg(void *pInstance, MS_U32 u32Addr, MS_U16 u16Value, MS_BOOL bHiByte, MS_U16 u16Mask)
2426*53ee8cc1Swenshuai.xi {
2427*53ee8cc1Swenshuai.xi if (bHiByte)
2428*53ee8cc1Swenshuai.xi {
2429*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(u32Addr, (u16Value << 8), (u16Mask << 8));
2430*53ee8cc1Swenshuai.xi }
2431*53ee8cc1Swenshuai.xi else
2432*53ee8cc1Swenshuai.xi {
2433*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(u32Addr, u16Value, u16Mask);
2434*53ee8cc1Swenshuai.xi }
2435*53ee8cc1Swenshuai.xi }
2436*53ee8cc1Swenshuai.xi
MHal_MOD_Calibration_Init(void * pInstance,PNL_ModCali_InitData * pstModCaliInitData)2437*53ee8cc1Swenshuai.xi void MHal_MOD_Calibration_Init(void *pInstance, PNL_ModCali_InitData *pstModCaliInitData)
2438*53ee8cc1Swenshuai.xi {
2439*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2440*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2441*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2442*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2443*53ee8cc1Swenshuai.xi // Setup the default swing level
2444*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel = pstModCaliInitData->u16ExpectSwingLevel; //mv
2445*53ee8cc1Swenshuai.xi #if 0
2446*53ee8cc1Swenshuai.xi // Pair setting
2447*53ee8cc1Swenshuai.xi // =========
2448*53ee8cc1Swenshuai.xi // Select calibration source pair, 00: ch2, 01: ch6, 10:ch8, 11:ch12
2449*53ee8cc1Swenshuai.xi //MOD_7D_L[3:2]
2450*53ee8cc1Swenshuai.xi // =========
2451*53ee8cc1Swenshuai.xi //in msModCurrentCalibration, it will transfer to the real data
2452*53ee8cc1Swenshuai.xi
2453*53ee8cc1Swenshuai.xi switch(pstModCaliInitData->u8ModCaliPairSel)
2454*53ee8cc1Swenshuai.xi {
2455*53ee8cc1Swenshuai.xi default:
2456*53ee8cc1Swenshuai.xi case 0:
2457*53ee8cc1Swenshuai.xi //ch 2
2458*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x00; // ch2
2459*53ee8cc1Swenshuai.xi break;
2460*53ee8cc1Swenshuai.xi case 1:
2461*53ee8cc1Swenshuai.xi //ch 6
2462*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x01; // ch6, calibration initialized value
2463*53ee8cc1Swenshuai.xi break;
2464*53ee8cc1Swenshuai.xi case 2:
2465*53ee8cc1Swenshuai.xi //ch 8
2466*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x02;
2467*53ee8cc1Swenshuai.xi break;
2468*53ee8cc1Swenshuai.xi case 3:
2469*53ee8cc1Swenshuai.xi //ch 12
2470*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x03;
2471*53ee8cc1Swenshuai.xi break;
2472*53ee8cc1Swenshuai.xi }
2473*53ee8cc1Swenshuai.xi #endif
2474*53ee8cc1Swenshuai.xi // Target setting
2475*53ee8cc1Swenshuai.xi // =========
2476*53ee8cc1Swenshuai.xi // GCR_CAL_LEVEL[1:0] : REG_MOD_A_BK00_70_L =>
2477*53ee8cc1Swenshuai.xi // =========
2478*53ee8cc1Swenshuai.xi //in msModCurrentCalibration, it will transfer to the real data
2479*53ee8cc1Swenshuai.xi switch(pstModCaliInitData->u8ModCaliTarget)
2480*53ee8cc1Swenshuai.xi {
2481*53ee8cc1Swenshuai.xi default:
2482*53ee8cc1Swenshuai.xi case 0:
2483*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 0;
2484*53ee8cc1Swenshuai.xi break;
2485*53ee8cc1Swenshuai.xi case 1:
2486*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 1;
2487*53ee8cc1Swenshuai.xi break;
2488*53ee8cc1Swenshuai.xi case 2:
2489*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 2;
2490*53ee8cc1Swenshuai.xi break;
2491*53ee8cc1Swenshuai.xi case 3:
2492*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 3;
2493*53ee8cc1Swenshuai.xi break;
2494*53ee8cc1Swenshuai.xi }
2495*53ee8cc1Swenshuai.xi // Offset setting, for fine tune
2496*53ee8cc1Swenshuai.xi //_usMOD_CALI_OFFSET = pstModCaliInitData->s8ModCaliOffset;
2497*53ee8cc1Swenshuai.xi // _u8MOD_CALI_VALUE is a real value; the _u8MOD_CALI_VALUE is an idea value
2498*53ee8cc1Swenshuai.xi // Target value should be the same with _u8MOD_CALI_VALUE to be a default value
2499*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE= pstModCaliInitData->u8ModCaliTarget;
2500*53ee8cc1Swenshuai.xi // PVDD setting
2501*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._bPVDD_2V5 = pstModCaliInitData->bPVDD_2V5;
2502*53ee8cc1Swenshuai.xi
2503*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
2504*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u16ExpectSwingLevel = %u\n", pstModCaliInitData->u16ExpectSwingLevel);
2505*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "u8ModCaliTarget = %x\n", pstModCaliInitData->u8ModCaliTarget);
2506*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "_u8MOD_CALI_TARGET = %x\n", pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET);
2507*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "_u8MOD_CALI_VALUE = %x\n", pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE);
2508*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "bPVDD_2V5 = %x\n", pstModCaliInitData->bPVDD_2V5);
2509*53ee8cc1Swenshuai.xi
2510*53ee8cc1Swenshuai.xi }
2511*53ee8cc1Swenshuai.xi
MHal_BD_LVDS_Output_Type(void * pInstance,MS_U16 Type)2512*53ee8cc1Swenshuai.xi void MHal_BD_LVDS_Output_Type(void *pInstance, MS_U16 Type)
2513*53ee8cc1Swenshuai.xi {
2514*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2515*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2516*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2517*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2518*53ee8cc1Swenshuai.xi if(Type == LVDS_DUAL_OUTPUT_SPECIAL )
2519*53ee8cc1Swenshuai.xi {
2520*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Shift = LVDS_DUAL_OUTPUT_SPECIAL;
2521*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type = 1;
2522*53ee8cc1Swenshuai.xi }
2523*53ee8cc1Swenshuai.xi else
2524*53ee8cc1Swenshuai.xi {
2525*53ee8cc1Swenshuai.xi pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type = Type;
2526*53ee8cc1Swenshuai.xi }
2527*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
2528*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_INIT, "_u8MOD_LVDS_Pair_Type = %u\n", pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type);
2529*53ee8cc1Swenshuai.xi
2530*53ee8cc1Swenshuai.xi }
2531*53ee8cc1Swenshuai.xi
msModCalDDAOUT(void)2532*53ee8cc1Swenshuai.xi MS_BOOL msModCalDDAOUT(void)
2533*53ee8cc1Swenshuai.xi {
2534*53ee8cc1Swenshuai.xi // W2BYTEMSK(BK_MOD(0x7D), ENABLE, 8:8);
2535*53ee8cc1Swenshuai.xi // MsOS_DelayTask(10); //10ms
2536*53ee8cc1Swenshuai.xi return (MS_BOOL)((MOD_R2BYTEMSK(REG_MOD_A_BK00_74_L, BIT(8))) >> 8);
2537*53ee8cc1Swenshuai.xi }
2538*53ee8cc1Swenshuai.xi
msModCurrentCalibration(void * pInstance)2539*53ee8cc1Swenshuai.xi MS_U8 msModCurrentCalibration(void *pInstance)
2540*53ee8cc1Swenshuai.xi {
2541*53ee8cc1Swenshuai.xi #if MOD_CAL_TIMER
2542*53ee8cc1Swenshuai.xi MS_U32 delay_start_time;
2543*53ee8cc1Swenshuai.xi delay_start_time=MsOS_GetSystemTime();
2544*53ee8cc1Swenshuai.xi #endif
2545*53ee8cc1Swenshuai.xi
2546*53ee8cc1Swenshuai.xi #if (!ENABLE_Auto_ModCurrentCalibration)
2547*53ee8cc1Swenshuai.xi return 0x60;
2548*53ee8cc1Swenshuai.xi #else
2549*53ee8cc1Swenshuai.xi MS_U8 u8cur_ibcal=0;
2550*53ee8cc1Swenshuai.xi MS_U16 u16reg_32da = 0, u16reg_32dc = 0;
2551*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2552*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2553*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2554*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2555*53ee8cc1Swenshuai.xi u16reg_32da = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
2556*53ee8cc1Swenshuai.xi u16reg_32dc = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
2557*53ee8cc1Swenshuai.xi
2558*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "[%s][%d]\n", __FUNCTION__, __LINE__);
2559*53ee8cc1Swenshuai.xi
2560*53ee8cc1Swenshuai.xi // (1) Set keep mode to auto write calibration result into register.
2561*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, BIT(15), BIT(15));
2562*53ee8cc1Swenshuai.xi
2563*53ee8cc1Swenshuai.xi // (2) Set calibration step waiting time
2564*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_71_L, 0x0080); // (about 5us)
2565*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0x0000, 0x00FF);
2566*53ee8cc1Swenshuai.xi
2567*53ee8cc1Swenshuai.xi // (3) Set calibration toggle time
2568*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0x0500, 0x0F00);
2569*53ee8cc1Swenshuai.xi
2570*53ee8cc1Swenshuai.xi // (4) Select calibration level (LVDS is 250mV)
2571*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET, BIT(2)|BIT(1)|BIT(0)); // Select calibration target voltage, 00: 250mV, 01:350mV, 10: 300mV, 11: 200mV
2572*53ee8cc1Swenshuai.xi
2573*53ee8cc1Swenshuai.xi // (5) Enable Calibration mode
2574*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, BIT(7), BIT(7)); // Enable calibration function
2575*53ee8cc1Swenshuai.xi
2576*53ee8cc1Swenshuai.xi // (6) Store output configuration value and Enable each pair test mode
2577*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0xFFFF);
2578*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0FFF);
2579*53ee8cc1Swenshuai.xi
2580*53ee8cc1Swenshuai.xi MS_U8 u8CheckTimes = 0;
2581*53ee8cc1Swenshuai.xi while(1)
2582*53ee8cc1Swenshuai.xi {
2583*53ee8cc1Swenshuai.xi // (7) Enable Hardware calibration
2584*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_3D_L, BIT(15), BIT(15));
2585*53ee8cc1Swenshuai.xi
2586*53ee8cc1Swenshuai.xi // (8) Wait 2ms
2587*53ee8cc1Swenshuai.xi MsOS_DelayTask(2);
2588*53ee8cc1Swenshuai.xi
2589*53ee8cc1Swenshuai.xi // (10) Disable Hardware calibration
2590*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_3D_L, 0x00, BIT(15));
2591*53ee8cc1Swenshuai.xi
2592*53ee8cc1Swenshuai.xi // (9)Check Finish and Fail flag bit
2593*53ee8cc1Swenshuai.xi //BK1032, 0x3D[14], Finish flag=1
2594*53ee8cc1Swenshuai.xi //BK1032, 0x3D[13], Fail flag=0
2595*53ee8cc1Swenshuai.xi if (MOD_R2BYTEMSK(REG_MOD_BK00_3D_L, 0x6000) == 0x4000)
2596*53ee8cc1Swenshuai.xi {
2597*53ee8cc1Swenshuai.xi //printf("\033[0;31m [%s][%d] cal ok, break \033[0m\n", __FUNCTION__, __LINE__);
2598*53ee8cc1Swenshuai.xi break;
2599*53ee8cc1Swenshuai.xi }
2600*53ee8cc1Swenshuai.xi else
2601*53ee8cc1Swenshuai.xi {
2602*53ee8cc1Swenshuai.xi u8CheckTimes ++;
2603*53ee8cc1Swenshuai.xi //printf("\033[0;31m [%s][%d] cal ng, u8CheckTimes: %d \033[0m\n", __FUNCTION__, __LINE__, u8CheckTimes);
2604*53ee8cc1Swenshuai.xi }
2605*53ee8cc1Swenshuai.xi
2606*53ee8cc1Swenshuai.xi if (u8CheckTimes > 3)
2607*53ee8cc1Swenshuai.xi {
2608*53ee8cc1Swenshuai.xi // (13) If 3 times all fail, set all pair to nominal value by disable keep mode
2609*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0x00, BIT(15));
2610*53ee8cc1Swenshuai.xi //printf("\033[0;31m [%s][%d] If 3 times all fail, set all pair to nominal value by disable keep mode \033[0m\n", __FUNCTION__, __LINE__);
2611*53ee8cc1Swenshuai.xi break;
2612*53ee8cc1Swenshuai.xi }
2613*53ee8cc1Swenshuai.xi }
2614*53ee8cc1Swenshuai.xi
2615*53ee8cc1Swenshuai.xi if (u8CheckTimes <=3)
2616*53ee8cc1Swenshuai.xi {
2617*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "\r\n----- Calibration ok \n");
2618*53ee8cc1Swenshuai.xi }
2619*53ee8cc1Swenshuai.xi else
2620*53ee8cc1Swenshuai.xi {
2621*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "\r\n----- Calibration fail: 0x%x \n", MOD_R2BYTEMSK(REG_MOD_BK00_3D_L, 0x6000));
2622*53ee8cc1Swenshuai.xi }
2623*53ee8cc1Swenshuai.xi
2624*53ee8cc1Swenshuai.xi // Wait 2ms to make sure HW auto write calibration result into register
2625*53ee8cc1Swenshuai.xi MsOS_DelayTask(2);
2626*53ee8cc1Swenshuai.xi
2627*53ee8cc1Swenshuai.xi // (14) Restore each pair output configuration
2628*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, u16reg_32da);
2629*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, u16reg_32dc);
2630*53ee8cc1Swenshuai.xi
2631*53ee8cc1Swenshuai.xi // (15) Disable calibration mode
2632*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, 0x00, BIT(7)); // Disable calibration function
2633*53ee8cc1Swenshuai.xi
2634*53ee8cc1Swenshuai.xi // With HW calibration mode, HW would cal for each channel, and each channel would get different value
2635*53ee8cc1Swenshuai.xi // Return channel 2 vaule
2636*53ee8cc1Swenshuai.xi u8cur_ibcal = MOD_A_R2BYTEMSK(REG_MOD_A_BK00_09_L, 0x007F); // return ch2 calibration result
2637*53ee8cc1Swenshuai.xi
2638*53ee8cc1Swenshuai.xi #if MOD_CAL_TIMER
2639*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "[%s] takes %ld ms\n", __FUNCTION__, (MsOS_GetSystemTime()-delay_start_time));
2640*53ee8cc1Swenshuai.xi #endif
2641*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "\r\n Calibration result= %x\n", u8cur_ibcal);
2642*53ee8cc1Swenshuai.xi
2643*53ee8cc1Swenshuai.xi return (u8cur_ibcal&0x7F);//MOD_A_R2BYTEMSK(REG_MOD_A_BK00_0D_L, 0x003F);
2644*53ee8cc1Swenshuai.xi #endif
2645*53ee8cc1Swenshuai.xi }
2646*53ee8cc1Swenshuai.xi
MHal_PNL_MOD_Calibration(void * pInstance)2647*53ee8cc1Swenshuai.xi PNL_Result MHal_PNL_MOD_Calibration(void *pInstance)
2648*53ee8cc1Swenshuai.xi {
2649*53ee8cc1Swenshuai.xi MS_U8 u8Cab;
2650*53ee8cc1Swenshuai.xi MS_U8 u8BackUSBPwrStatus;
2651*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2652*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2653*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2654*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2655*53ee8cc1Swenshuai.xi
2656*53ee8cc1Swenshuai.xi u8BackUSBPwrStatus = R2BYTEMSK(L_BK_UTMI1(0x04), BIT(7));
2657*53ee8cc1Swenshuai.xi
2658*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_UTMI1(0x04), 0x00, BIT(7));
2659*53ee8cc1Swenshuai.xi
2660*53ee8cc1Swenshuai.xi u8Cab = msModCurrentCalibration(pInstance);
2661*53ee8cc1Swenshuai.xi
2662*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_UTMI1(0x04), u8BackUSBPwrStatus, BIT(7));
2663*53ee8cc1Swenshuai.xi
2664*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type !=E_PNL_TYPE_MINILVDS)
2665*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, u8Cab, 0x07);
2666*53ee8cc1Swenshuai.xi
2667*53ee8cc1Swenshuai.xi return E_PNL_OK;
2668*53ee8cc1Swenshuai.xi
2669*53ee8cc1Swenshuai.xi }
2670*53ee8cc1Swenshuai.xi
MHal_PNL_PowerDownLPLL(void * pInstance,MS_BOOL bEnable)2671*53ee8cc1Swenshuai.xi static void MHal_PNL_PowerDownLPLL(void *pInstance, MS_BOOL bEnable)
2672*53ee8cc1Swenshuai.xi {
2673*53ee8cc1Swenshuai.xi if(bEnable)
2674*53ee8cc1Swenshuai.xi {
2675*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x03), BIT(5), BIT(5));
2676*53ee8cc1Swenshuai.xi }
2677*53ee8cc1Swenshuai.xi else
2678*53ee8cc1Swenshuai.xi {
2679*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_LPLL(0x03), FALSE, BIT(5));
2680*53ee8cc1Swenshuai.xi }
2681*53ee8cc1Swenshuai.xi }
2682*53ee8cc1Swenshuai.xi
MHal_PNL_En(void * pInstance,MS_BOOL bPanelOn,MS_BOOL bCalEn)2683*53ee8cc1Swenshuai.xi PNL_Result MHal_PNL_En(void *pInstance, MS_BOOL bPanelOn, MS_BOOL bCalEn)
2684*53ee8cc1Swenshuai.xi {
2685*53ee8cc1Swenshuai.xi MS_U8 u8Cab;
2686*53ee8cc1Swenshuai.xi MS_U8 u8BackUSBPwrStatus;
2687*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2688*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2689*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2690*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2691*53ee8cc1Swenshuai.xi
2692*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "[%s][%d]\n", __FUNCTION__, __LINE__);
2693*53ee8cc1Swenshuai.xi
2694*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u32PNL_MISC = %tx\n", (ptrdiff_t)pPNLResourcePrivate->stdrvPNL._stPnlInitData.u32PNL_MISC);
2695*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "bPanelOn = %x\n", bPanelOn);
2696*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "eLPLL_Type = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type);
2697*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "_u8MOD_LVDS_Pair_Type = %x\n", pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type);
2698*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG0_7 = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7);
2699*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG8_15 = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15);
2700*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG16_21 = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
2701*53ee8cc1Swenshuai.xi
2702*53ee8cc1Swenshuai.xi MS_U16 u16PortA = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
2703*53ee8cc1Swenshuai.xi MS_U16 u16PortB = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
2704*53ee8cc1Swenshuai.xi
2705*53ee8cc1Swenshuai.xi if(u16PortA!=0)
2706*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7 = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
2707*53ee8cc1Swenshuai.xi if(u16PortB!=0)
2708*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15 = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
2709*53ee8cc1Swenshuai.xi
2710*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "==========================\n\n");
2711*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG0_7 = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7);
2712*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG8_15 = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15);
2713*53ee8cc1Swenshuai.xi PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG16_21 = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
2714*53ee8cc1Swenshuai.xi
2715*53ee8cc1Swenshuai.xi
2716*53ee8cc1Swenshuai.xi if(bPanelOn)
2717*53ee8cc1Swenshuai.xi {
2718*53ee8cc1Swenshuai.xi // The order is PanelVCC -> delay pnlGetOnTiming1() -> VOP -> MOD
2719*53ee8cc1Swenshuai.xi // VOP
2720*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_46_L, 0x4000, HBMASK);
2721*53ee8cc1Swenshuai.xi
2722*53ee8cc1Swenshuai.xi // For Napoli compatible
2723*53ee8cc1Swenshuai.xi // need to wait 1ms to wait LDO stable before MOD power on
2724*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2725*53ee8cc1Swenshuai.xi
2726*53ee8cc1Swenshuai.xi // turn on LPLL
2727*53ee8cc1Swenshuai.xi MHal_PNL_PowerDownLPLL(pInstance, FALSE);
2728*53ee8cc1Swenshuai.xi
2729*53ee8cc1Swenshuai.xi // mod power on
2730*53ee8cc1Swenshuai.xi MHal_MOD_PowerOn(pInstance
2731*53ee8cc1Swenshuai.xi , ENABLE
2732*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type
2733*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type
2734*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7
2735*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15
2736*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
2737*53ee8cc1Swenshuai.xi
2738*53ee8cc1Swenshuai.xi if(bCalEn)
2739*53ee8cc1Swenshuai.xi {
2740*53ee8cc1Swenshuai.xi
2741*53ee8cc1Swenshuai.xi u8BackUSBPwrStatus = R2BYTEMSK(L_BK_UTMI1(0x04), BIT(7));
2742*53ee8cc1Swenshuai.xi
2743*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_UTMI1(0x04), 0x00, BIT(7));
2744*53ee8cc1Swenshuai.xi
2745*53ee8cc1Swenshuai.xi u8Cab = msModCurrentCalibration(pInstance);
2746*53ee8cc1Swenshuai.xi
2747*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_UTMI1(0x04), u8BackUSBPwrStatus, BIT(7));
2748*53ee8cc1Swenshuai.xi
2749*53ee8cc1Swenshuai.xi }
2750*53ee8cc1Swenshuai.xi else
2751*53ee8cc1Swenshuai.xi {
2752*53ee8cc1Swenshuai.xi if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type>=E_PNL_LPLL_VBY1_10BIT_4LANE)&&
2753*53ee8cc1Swenshuai.xi (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type<=E_PNL_LPLL_VBY1_8BIT_8LANE) &&
2754*53ee8cc1Swenshuai.xi ((pPNLResourcePrivate->stdrvPNL._stPnlInitData.u32PNL_MISC & (MS_U32)E_APIPNL_MISC_SKIP_ICONVALUE) == FALSE))
2755*53ee8cc1Swenshuai.xi {
2756*53ee8cc1Swenshuai.xi HAL_MOD_CAL_DBG(printf("Use RCON value \n", __FUNCTION__, __LINE__));
2757*53ee8cc1Swenshuai.xi msSetVBY1RconValue(pInstance);
2758*53ee8cc1Swenshuai.xi }
2759*53ee8cc1Swenshuai.xi else
2760*53ee8cc1Swenshuai.xi {
2761*53ee8cc1Swenshuai.xi HAL_MOD_CAL_DBG(printf("User define Swing Value=%u\n", __FUNCTION__, __LINE__, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel));
2762*53ee8cc1Swenshuai.xi
2763*53ee8cc1Swenshuai.xi if(!MHal_PNL_MOD_Control_Out_Swing(pInstance, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel))
2764*53ee8cc1Swenshuai.xi printf(">>Swing Level setting error!!\n");
2765*53ee8cc1Swenshuai.xi }
2766*53ee8cc1Swenshuai.xi }
2767*53ee8cc1Swenshuai.xi
2768*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.bVideo_HW_Training_En)
2769*53ee8cc1Swenshuai.xi MHal_PNL_VBY1_Hardware_TrainingMode_En(pInstance, TRUE, ENABLE);
2770*53ee8cc1Swenshuai.xi }
2771*53ee8cc1Swenshuai.xi else
2772*53ee8cc1Swenshuai.xi {
2773*53ee8cc1Swenshuai.xi // The order is LPLL -> MOD -> VOP -> delay for MOD power off -> turn off VCC
2774*53ee8cc1Swenshuai.xi
2775*53ee8cc1Swenshuai.xi // LPLL
2776*53ee8cc1Swenshuai.xi // MHal_PNL_PowerDownLPLL(TRUE); //Remove to keep op vsync if panel off
2777*53ee8cc1Swenshuai.xi
2778*53ee8cc1Swenshuai.xi MHal_MOD_PowerOn(pInstance
2779*53ee8cc1Swenshuai.xi , DISABLE
2780*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type
2781*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type
2782*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7
2783*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15
2784*53ee8cc1Swenshuai.xi , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
2785*53ee8cc1Swenshuai.xi // VOP
2786*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS ||
2787*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_DAC_I ||
2788*53ee8cc1Swenshuai.xi pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_DAC_P)//(bIsLVDS)
2789*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_46_L, 0xFF, LBMASK);
2790*53ee8cc1Swenshuai.xi else
2791*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_46_L, 0x00, 0xFF);
2792*53ee8cc1Swenshuai.xi }
2793*53ee8cc1Swenshuai.xi
2794*53ee8cc1Swenshuai.xi return E_PNL_OK;
2795*53ee8cc1Swenshuai.xi }
2796*53ee8cc1Swenshuai.xi
MHal_PNL_SetOutputPattern(void * pInstance,MS_BOOL bEnable,MS_U16 u16Red,MS_U16 u16Green,MS_U16 u16Blue)2797*53ee8cc1Swenshuai.xi void MHal_PNL_SetOutputPattern(void *pInstance, MS_BOOL bEnable, MS_U16 u16Red , MS_U16 u16Green, MS_U16 u16Blue)
2798*53ee8cc1Swenshuai.xi {
2799*53ee8cc1Swenshuai.xi if (bEnable)
2800*53ee8cc1Swenshuai.xi {
2801*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_02_L, u16Red , 0x03FF);
2802*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_03_L, u16Green , 0x03FF);
2803*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_04_L, u16Blue , 0x03FF);
2804*53ee8cc1Swenshuai.xi MsOS_DelayTask(10);
2805*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_01_L, BIT(15) , BIT(15));
2806*53ee8cc1Swenshuai.xi }
2807*53ee8cc1Swenshuai.xi else
2808*53ee8cc1Swenshuai.xi {
2809*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_01_L, DISABLE , BIT(15));
2810*53ee8cc1Swenshuai.xi }
2811*53ee8cc1Swenshuai.xi
2812*53ee8cc1Swenshuai.xi }
2813*53ee8cc1Swenshuai.xi
MHal_PNL_Switch_LPLL_SubBank(void * pInstance,MS_U16 u16Bank)2814*53ee8cc1Swenshuai.xi void MHal_PNL_Switch_LPLL_SubBank(void *pInstance, MS_U16 u16Bank)
2815*53ee8cc1Swenshuai.xi {
2816*53ee8cc1Swenshuai.xi UNUSED(u16Bank);
2817*53ee8cc1Swenshuai.xi }
2818*53ee8cc1Swenshuai.xi
MHal_PNL_Switch_TCON_SubBank(void * pInstance,MS_U16 u16Bank)2819*53ee8cc1Swenshuai.xi void MHal_PNL_Switch_TCON_SubBank(void *pInstance, MS_U16 u16Bank)
2820*53ee8cc1Swenshuai.xi {
2821*53ee8cc1Swenshuai.xi W2BYTEMSK(L_BK_TCON(0x00), u16Bank&0xff, 0xFF);
2822*53ee8cc1Swenshuai.xi }
2823*53ee8cc1Swenshuai.xi
MHal_PNL_Read_TCON_SubBank(void * pInstance)2824*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_Read_TCON_SubBank(void *pInstance)
2825*53ee8cc1Swenshuai.xi {
2826*53ee8cc1Swenshuai.xi return (MS_U16)R2BYTEMSK(L_BK_TCON(0x00),0xFF);
2827*53ee8cc1Swenshuai.xi }
2828*53ee8cc1Swenshuai.xi
MHal_PNL_Is_VBY1_Locked(void * pInstance)2829*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_Locked(void *pInstance)
2830*53ee8cc1Swenshuai.xi {
2831*53ee8cc1Swenshuai.xi if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0300) == 0x00)
2832*53ee8cc1Swenshuai.xi {
2833*53ee8cc1Swenshuai.xi return TRUE;
2834*53ee8cc1Swenshuai.xi }
2835*53ee8cc1Swenshuai.xi else
2836*53ee8cc1Swenshuai.xi {
2837*53ee8cc1Swenshuai.xi return FALSE;
2838*53ee8cc1Swenshuai.xi }
2839*53ee8cc1Swenshuai.xi }
2840*53ee8cc1Swenshuai.xi
MHal_PNL_Is_VBY1_LockN_Locked(void * pInstance)2841*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_LockN_Locked(void *pInstance)
2842*53ee8cc1Swenshuai.xi {
2843*53ee8cc1Swenshuai.xi if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0100) == 0x00)
2844*53ee8cc1Swenshuai.xi {
2845*53ee8cc1Swenshuai.xi return TRUE;
2846*53ee8cc1Swenshuai.xi }
2847*53ee8cc1Swenshuai.xi else
2848*53ee8cc1Swenshuai.xi {
2849*53ee8cc1Swenshuai.xi return FALSE;
2850*53ee8cc1Swenshuai.xi }
2851*53ee8cc1Swenshuai.xi }
2852*53ee8cc1Swenshuai.xi
MHal_PNL_VBY1_Handshake(void * pInstance)2853*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_VBY1_Handshake(void *pInstance)
2854*53ee8cc1Swenshuai.xi {
2855*53ee8cc1Swenshuai.xi MS_BOOL bIsLock = FALSE;
2856*53ee8cc1Swenshuai.xi
2857*53ee8cc1Swenshuai.xi if (MHal_PNL_Is_VBY1_Locked(pInstance) == FALSE)
2858*53ee8cc1Swenshuai.xi {
2859*53ee8cc1Swenshuai.xi MS_U16 u16CheckTimes = 0;
2860*53ee8cc1Swenshuai.xi //MS_U16 u16DeboundTimes = 0;
2861*53ee8cc1Swenshuai.xi
2862*53ee8cc1Swenshuai.xi // need to toggle vby1 packer process start first
2863*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x00, BIT(11));
2864*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_62_L, BIT(11), BIT(11));
2865*53ee8cc1Swenshuai.xi
2866*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0F56); // set reg. initial value
2867*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0xD6, 0x00FF); // after power on go to stand-by
2868*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0x96, 0x00FF); // connection is established, go to Acquisition
2869*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0xB6, 0x00FF); // when internal clock is stable, got to CDR training
2870*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0xBE, 0x00FF); // enable encoder for DC blance
2871*53ee8cc1Swenshuai.xi
2872*53ee8cc1Swenshuai.xi while(u16CheckTimes < 10)
2873*53ee8cc1Swenshuai.xi {
2874*53ee8cc1Swenshuai.xi #if 0
2875*53ee8cc1Swenshuai.xi u16DeboundTimes = 2;
2876*53ee8cc1Swenshuai.xi while ((!MHal_PNL_Is_VBY1_LockN_Locked()) && (u16DeboundTimes --))
2877*53ee8cc1Swenshuai.xi {
2878*53ee8cc1Swenshuai.xi MsOS_DelayTask(1); // can't remove
2879*53ee8cc1Swenshuai.xi }
2880*53ee8cc1Swenshuai.xi #endif
2881*53ee8cc1Swenshuai.xi if(MHal_PNL_Is_VBY1_LockN_Locked(pInstance))
2882*53ee8cc1Swenshuai.xi {
2883*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------
2884*53ee8cc1Swenshuai.xi // step1. Toggle clock when training
2885*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0FAE);
2886*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------
2887*53ee8cc1Swenshuai.xi bIsLock = TRUE;
2888*53ee8cc1Swenshuai.xi // pass 2 times debound to make sure VBY1 is locked
2889*53ee8cc1Swenshuai.xi break;
2890*53ee8cc1Swenshuai.xi }
2891*53ee8cc1Swenshuai.xi
2892*53ee8cc1Swenshuai.xi u16CheckTimes++;
2893*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(40);
2894*53ee8cc1Swenshuai.xi }
2895*53ee8cc1Swenshuai.xi
2896*53ee8cc1Swenshuai.xi if(bIsLock)
2897*53ee8cc1Swenshuai.xi {
2898*53ee8cc1Swenshuai.xi // step3. Disable HW check when lock done, Enable when loss lock
2899*53ee8cc1Swenshuai.xi //MOD_W2BYTEMSK(REG_MOD_BK00_33_L, 0x00, BIT15);
2900*53ee8cc1Swenshuai.xi
2901*53ee8cc1Swenshuai.xi /// Add the delay to increase time to send
2902*53ee8cc1Swenshuai.xi //MDrv_TIMER_Delayms(10);
2903*53ee8cc1Swenshuai.xi }
2904*53ee8cc1Swenshuai.xi }
2905*53ee8cc1Swenshuai.xi else
2906*53ee8cc1Swenshuai.xi {
2907*53ee8cc1Swenshuai.xi if(MOD_R2BYTEMSK(REG_MOD_BK00_60_L, 0x0FFF) != 0x0FAE)
2908*53ee8cc1Swenshuai.xi {
2909*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0FAE);
2910*53ee8cc1Swenshuai.xi }
2911*53ee8cc1Swenshuai.xi bIsLock = TRUE;
2912*53ee8cc1Swenshuai.xi }
2913*53ee8cc1Swenshuai.xi
2914*53ee8cc1Swenshuai.xi return bIsLock;
2915*53ee8cc1Swenshuai.xi }
2916*53ee8cc1Swenshuai.xi
MHal_PNL_Is_VBY1_OC_Locked(void * pInstance)2917*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_OC_Locked(void *pInstance)
2918*53ee8cc1Swenshuai.xi {
2919*53ee8cc1Swenshuai.xi if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0C00) == 0x00) // MOD_BK00_56_L[11:10] for OSD
2920*53ee8cc1Swenshuai.xi {
2921*53ee8cc1Swenshuai.xi return TRUE;
2922*53ee8cc1Swenshuai.xi }
2923*53ee8cc1Swenshuai.xi else
2924*53ee8cc1Swenshuai.xi {
2925*53ee8cc1Swenshuai.xi return FALSE;
2926*53ee8cc1Swenshuai.xi }
2927*53ee8cc1Swenshuai.xi }
2928*53ee8cc1Swenshuai.xi
MHal_PNL_Is_VBY1_OC_LockN_Locked(void * pInstance)2929*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_OC_LockN_Locked(void *pInstance)
2930*53ee8cc1Swenshuai.xi {
2931*53ee8cc1Swenshuai.xi if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0400) == 0x00) // MOD_BK00_56_L[11:10] for OSD
2932*53ee8cc1Swenshuai.xi {
2933*53ee8cc1Swenshuai.xi return TRUE;
2934*53ee8cc1Swenshuai.xi }
2935*53ee8cc1Swenshuai.xi else
2936*53ee8cc1Swenshuai.xi {
2937*53ee8cc1Swenshuai.xi return FALSE;
2938*53ee8cc1Swenshuai.xi }
2939*53ee8cc1Swenshuai.xi }
2940*53ee8cc1Swenshuai.xi
MHal_PNL_VBY1_OC_Handshake(void * pInstance)2941*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_VBY1_OC_Handshake(void *pInstance)
2942*53ee8cc1Swenshuai.xi {
2943*53ee8cc1Swenshuai.xi MS_BOOL bIsLock = FALSE;
2944*53ee8cc1Swenshuai.xi
2945*53ee8cc1Swenshuai.xi if (MHal_PNL_Is_VBY1_OC_Locked(pInstance) == FALSE)
2946*53ee8cc1Swenshuai.xi {
2947*53ee8cc1Swenshuai.xi MS_U16 u16CheckTimes = 0;
2948*53ee8cc1Swenshuai.xi // MS_U16 u16DeboundTimes = 0;
2949*53ee8cc1Swenshuai.xi
2950*53ee8cc1Swenshuai.xi // need to toggle vby1 packer process start first
2951*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_66_L, 0x00, BIT(11));
2952*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_66_L, BIT(11), BIT(11));
2953*53ee8cc1Swenshuai.xi
2954*53ee8cc1Swenshuai.xi
2955*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0F56); // set reg. initial value
2956*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0xD6, 0x00FF); // after power on go to stand-by
2957*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0x96, 0x00FF); // connection is established, go to Acquisition
2958*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0xB6, 0x00FF); // when internal clock is stable, got to CDR training
2959*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0xBE, 0x00FF); // enable encoder for DC blance
2960*53ee8cc1Swenshuai.xi
2961*53ee8cc1Swenshuai.xi while(u16CheckTimes < 10)
2962*53ee8cc1Swenshuai.xi {
2963*53ee8cc1Swenshuai.xi #if 0
2964*53ee8cc1Swenshuai.xi u16DeboundTimes = 2;
2965*53ee8cc1Swenshuai.xi while ((!MHal_PNL_Is_VBY1_OC_LockN_Locked()) && (u16DeboundTimes --))
2966*53ee8cc1Swenshuai.xi {
2967*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2968*53ee8cc1Swenshuai.xi }
2969*53ee8cc1Swenshuai.xi #endif
2970*53ee8cc1Swenshuai.xi if(MHal_PNL_Is_VBY1_OC_LockN_Locked(pInstance))
2971*53ee8cc1Swenshuai.xi {
2972*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------
2973*53ee8cc1Swenshuai.xi // step1. Toggle clock when training
2974*53ee8cc1Swenshuai.xi
2975*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0FAE);
2976*53ee8cc1Swenshuai.xi bIsLock = TRUE;
2977*53ee8cc1Swenshuai.xi // pass 2 times debound to make sure VBY1 is locked
2978*53ee8cc1Swenshuai.xi break;
2979*53ee8cc1Swenshuai.xi }
2980*53ee8cc1Swenshuai.xi
2981*53ee8cc1Swenshuai.xi u16CheckTimes++;
2982*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(40);
2983*53ee8cc1Swenshuai.xi }
2984*53ee8cc1Swenshuai.xi
2985*53ee8cc1Swenshuai.xi if(bIsLock)
2986*53ee8cc1Swenshuai.xi {
2987*53ee8cc1Swenshuai.xi // step3. Disable HW check when lock done, Enable when loss lock
2988*53ee8cc1Swenshuai.xi // MOD_W2BYTEMSK(REG_MOD_BK00_33_L, 0x00, BIT15);
2989*53ee8cc1Swenshuai.xi }
2990*53ee8cc1Swenshuai.xi }
2991*53ee8cc1Swenshuai.xi else
2992*53ee8cc1Swenshuai.xi {
2993*53ee8cc1Swenshuai.xi if(MOD_R2BYTEMSK(REG_MOD_BK00_64_L, 0x0FFF) != 0x0FAE)
2994*53ee8cc1Swenshuai.xi {
2995*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0FAE);
2996*53ee8cc1Swenshuai.xi }
2997*53ee8cc1Swenshuai.xi bIsLock = TRUE;
2998*53ee8cc1Swenshuai.xi }
2999*53ee8cc1Swenshuai.xi
3000*53ee8cc1Swenshuai.xi return bIsLock;
3001*53ee8cc1Swenshuai.xi }
3002*53ee8cc1Swenshuai.xi
MHal_PNL_IsYUVOutput(void * pInstance)3003*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_IsYUVOutput(void *pInstance)
3004*53ee8cc1Swenshuai.xi {
3005*53ee8cc1Swenshuai.xi return FALSE;
3006*53ee8cc1Swenshuai.xi }
3007*53ee8cc1Swenshuai.xi
MHal_PNL_SetOutputInterlaceTiming(void * pInstance,MS_BOOL bEnable)3008*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_SetOutputInterlaceTiming(void *pInstance, MS_BOOL bEnable)
3009*53ee8cc1Swenshuai.xi {
3010*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3011*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3012*53ee8cc1Swenshuai.xi
3013*53ee8cc1Swenshuai.xi if (bEnable == TRUE)
3014*53ee8cc1Swenshuai.xi {
3015*53ee8cc1Swenshuai.xi //interlace output vtotal modify
3016*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_21_L, BIT(9), BIT(9));
3017*53ee8cc1Swenshuai.xi
3018*53ee8cc1Swenshuai.xi // two different interlace information through channel A reserved bit
3019*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_40_L, BIT(4) | BIT(7), BIT(4) | BIT(7));
3020*53ee8cc1Swenshuai.xi // two different interlace information through channel B reserved bit
3021*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, BIT(10)|BIT(11), BIT(10)|BIT(11));
3022*53ee8cc1Swenshuai.xi }
3023*53ee8cc1Swenshuai.xi else
3024*53ee8cc1Swenshuai.xi {
3025*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_21_L , 0, BIT(9));
3026*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_40_L, 0, BIT(4) | BIT(7));
3027*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_42_L, 0, BIT(10)|BIT(11));
3028*53ee8cc1Swenshuai.xi }
3029*53ee8cc1Swenshuai.xi
3030*53ee8cc1Swenshuai.xi return TRUE;
3031*53ee8cc1Swenshuai.xi }
3032*53ee8cc1Swenshuai.xi
MHal_PNL_GetOutputInterlaceTiming(void * pInstance)3033*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_GetOutputInterlaceTiming(void *pInstance)
3034*53ee8cc1Swenshuai.xi {
3035*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3036*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3037*53ee8cc1Swenshuai.xi
3038*53ee8cc1Swenshuai.xi MS_BOOL bIsInterlaceOutput = FALSE;
3039*53ee8cc1Swenshuai.xi //interlace output vtotal modify
3040*53ee8cc1Swenshuai.xi if (SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_21_L, BIT(9)) == BIT(9))
3041*53ee8cc1Swenshuai.xi {
3042*53ee8cc1Swenshuai.xi if ((MOD_R2BYTEMSK(REG_MOD_BK00_40_L, BIT(4) | BIT(7)) == (BIT(4) | BIT(7)))
3043*53ee8cc1Swenshuai.xi || (MOD_R2BYTEMSK(REG_MOD_BK00_42_L, BIT(10) | BIT(11)) == (BIT(10)|BIT(11))))
3044*53ee8cc1Swenshuai.xi {
3045*53ee8cc1Swenshuai.xi bIsInterlaceOutput = TRUE;
3046*53ee8cc1Swenshuai.xi }
3047*53ee8cc1Swenshuai.xi }
3048*53ee8cc1Swenshuai.xi else
3049*53ee8cc1Swenshuai.xi {
3050*53ee8cc1Swenshuai.xi bIsInterlaceOutput = FALSE;
3051*53ee8cc1Swenshuai.xi }
3052*53ee8cc1Swenshuai.xi return bIsInterlaceOutput;
3053*53ee8cc1Swenshuai.xi }
3054*53ee8cc1Swenshuai.xi
3055*53ee8cc1Swenshuai.xi ////Ext LPLL setting
_MHal_PNL_Init_ExtLPLL(void * pInstance,PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)3056*53ee8cc1Swenshuai.xi static void _MHal_PNL_Init_ExtLPLL(void *pInstance, PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)
3057*53ee8cc1Swenshuai.xi {
3058*53ee8cc1Swenshuai.xi E_PNL_SUPPORTED_LPLL_EXT_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
3059*53ee8cc1Swenshuai.xi
3060*53ee8cc1Swenshuai.xi u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz, E_PNL_LPLL_OSD);
3061*53ee8cc1Swenshuai.xi
3062*53ee8cc1Swenshuai.xi if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
3063*53ee8cc1Swenshuai.xi {
3064*53ee8cc1Swenshuai.xi printf("Not Supported LPLL Type, skip LPLL Init\n");
3065*53ee8cc1Swenshuai.xi return;
3066*53ee8cc1Swenshuai.xi }
3067*53ee8cc1Swenshuai.xi
3068*53ee8cc1Swenshuai.xi _MHal_PNL_DumpLPLLTable(pInstance, u8SupportedLPLLLIndex, E_PNL_LPLL_OSD);
3069*53ee8cc1Swenshuai.xi }
3070*53ee8cc1Swenshuai.xi
_MHal_PNL_Get_ExtLPLL_LoopDIV(void * pInstance,MS_U8 u8LPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)3071*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_Get_ExtLPLL_LoopDIV(void *pInstance, MS_U8 u8LPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
3072*53ee8cc1Swenshuai.xi {
3073*53ee8cc1Swenshuai.xi MS_U16 u16loop_div = 0;
3074*53ee8cc1Swenshuai.xi E_PNL_SUPPORTED_LPLL_EXT_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
3075*53ee8cc1Swenshuai.xi u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,u8LPLL_Mode,ldHz,E_PNL_LPLL_OSD);
3076*53ee8cc1Swenshuai.xi
3077*53ee8cc1Swenshuai.xi if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
3078*53ee8cc1Swenshuai.xi {
3079*53ee8cc1Swenshuai.xi u16loop_div = 0 ;
3080*53ee8cc1Swenshuai.xi }
3081*53ee8cc1Swenshuai.xi else
3082*53ee8cc1Swenshuai.xi {
3083*53ee8cc1Swenshuai.xi u16loop_div = u16EXT_LoopDiv[u8SupportedLPLLLIndex];
3084*53ee8cc1Swenshuai.xi }
3085*53ee8cc1Swenshuai.xi
3086*53ee8cc1Swenshuai.xi u16loop_div *= 2;
3087*53ee8cc1Swenshuai.xi return u16loop_div;
3088*53ee8cc1Swenshuai.xi }
3089*53ee8cc1Swenshuai.xi
_MHal_PNL_Get_ExtLPLL_LoopGain(void * pInstance,MS_U8 eLPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)3090*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_Get_ExtLPLL_LoopGain(void *pInstance, MS_U8 eLPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
3091*53ee8cc1Swenshuai.xi {
3092*53ee8cc1Swenshuai.xi MS_U16 u16loop_gain = 0;
3093*53ee8cc1Swenshuai.xi E_PNL_SUPPORTED_LPLL_EXT_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
3094*53ee8cc1Swenshuai.xi u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz,E_PNL_LPLL_OSD);
3095*53ee8cc1Swenshuai.xi
3096*53ee8cc1Swenshuai.xi if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
3097*53ee8cc1Swenshuai.xi {
3098*53ee8cc1Swenshuai.xi u16loop_gain = 0 ;
3099*53ee8cc1Swenshuai.xi }
3100*53ee8cc1Swenshuai.xi else
3101*53ee8cc1Swenshuai.xi {
3102*53ee8cc1Swenshuai.xi u16loop_gain = u16EXT_LoopGain[u8SupportedLPLLLIndex];
3103*53ee8cc1Swenshuai.xi }
3104*53ee8cc1Swenshuai.xi return u16loop_gain;
3105*53ee8cc1Swenshuai.xi }
3106*53ee8cc1Swenshuai.xi
3107*53ee8cc1Swenshuai.xi
3108*53ee8cc1Swenshuai.xi // Output Dclk
MHal_PNL_CalExtLPLLSETbyDClk(void * pInstance,MS_U8 u8LPLL_Mode,MS_U8 u8LPLL_Type,MS_U64 ldHz)3109*53ee8cc1Swenshuai.xi void MHal_PNL_CalExtLPLLSETbyDClk(void *pInstance, MS_U8 u8LPLL_Mode, MS_U8 u8LPLL_Type, MS_U64 ldHz)
3110*53ee8cc1Swenshuai.xi {
3111*53ee8cc1Swenshuai.xi
3112*53ee8cc1Swenshuai.xi MS_U64 u64LdPllSet = 0;
3113*53ee8cc1Swenshuai.xi MS_U64 u64DclkFactor = 0;
3114*53ee8cc1Swenshuai.xi MS_U32 u32Div = 0;
3115*53ee8cc1Swenshuai.xi // loop div and loop gain use default parameters to avoid dclk floating out of range and getting wrong value
3116*53ee8cc1Swenshuai.xi MS_U32 u32Factor = 10;
3117*53ee8cc1Swenshuai.xi
3118*53ee8cc1Swenshuai.xi _MHal_PNL_Init_ExtLPLL(pInstance, u8LPLL_Type, u8LPLL_Mode, ldHz);
3119*53ee8cc1Swenshuai.xi
3120*53ee8cc1Swenshuai.xi //the first " *2 " is from the dual mode
3121*53ee8cc1Swenshuai.xi u32Div=(MS_U32)(_MHal_PNL_Get_ExtLPLL_LoopDIV(pInstance, u8LPLL_Mode, u8LPLL_Type, ldHz));
3122*53ee8cc1Swenshuai.xi u64DclkFactor=((MS_U64)LVDS_MPLL_CLOCK_MHZ * (MS_U64)524288 * (MS_U64)_MHal_PNL_Get_ExtLPLL_LoopGain(pInstance, u8LPLL_Mode, u8LPLL_Type, ldHz));
3123*53ee8cc1Swenshuai.xi u64LdPllSet = (u64DclkFactor * 1000000 * u32Factor *2) + ((ldHz * u32Div) >> 1);
3124*53ee8cc1Swenshuai.xi do_div(u64LdPllSet, ldHz);
3125*53ee8cc1Swenshuai.xi do_div(u64LdPllSet, u32Div);
3126*53ee8cc1Swenshuai.xi
3127*53ee8cc1Swenshuai.xi W4BYTE(L_BK_LPLL(0x48), (MS_U32)u64LdPllSet);
3128*53ee8cc1Swenshuai.xi //printf("MHal_PNL_CalExtLPLLSETbyDClk u32KHz = %u, u32LpllSet = %x\n", ldHz, (MS_U32)u64LdPllSet);
3129*53ee8cc1Swenshuai.xi
3130*53ee8cc1Swenshuai.xi }
3131*53ee8cc1Swenshuai.xi
MHal_PNL_SetOSDCOutputType(void * pInstance,PNL_TYPE eLPLL_Type,E_PNL_OSDC_OUTPUT_FORMAT eOC_OutputFormat)3132*53ee8cc1Swenshuai.xi void MHal_PNL_SetOSDCOutputType(void *pInstance, PNL_TYPE eLPLL_Type, E_PNL_OSDC_OUTPUT_FORMAT eOC_OutputFormat)
3133*53ee8cc1Swenshuai.xi {
3134*53ee8cc1Swenshuai.xi // VBy1 co-registers
3135*53ee8cc1Swenshuai.xi if ((eLPLL_Type >= E_PNL_LPLL_VBY1_10BIT_4LANE)
3136*53ee8cc1Swenshuai.xi && (eLPLL_Type <= E_PNL_LPLL_VBY1_8BIT_8LANE))
3137*53ee8cc1Swenshuai.xi {
3138*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_42_L, 0x1008); //[3]enable osd lvds channel
3139*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, BIT(15), BIT(15)); //[15]sw_rst
3140*53ee8cc1Swenshuai.xi
3141*53ee8cc1Swenshuai.xi //-------------------------------------
3142*53ee8cc1Swenshuai.xi //## pe
3143*53ee8cc1Swenshuai.xi // MOD_A_W2BYTE(REG_MOD_A_BK00_30_L, 0x3fff);
3144*53ee8cc1Swenshuai.xi // MOD_W2BYTE(REG_MOD_BK00_23_L, 0x7000);
3145*53ee8cc1Swenshuai.xi // MOD_W2BYTE(REG_MOD_BK00_24_L, 0x7fff);
3146*53ee8cc1Swenshuai.xi // MOD_W2BYTE(REG_MOD_BK00_25_L, 0x003f);
3147*53ee8cc1Swenshuai.xi
3148*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_65_L, 0x8f3f); //[15]all dk scr[13:8]aln_de_cnt [7:0] aln_pix_cnt
3149*53ee8cc1Swenshuai.xi
3150*53ee8cc1Swenshuai.xi }
3151*53ee8cc1Swenshuai.xi
3152*53ee8cc1Swenshuai.xi if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)
3153*53ee8cc1Swenshuai.xi {
3154*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, BIT(14),BIT(14)|BIT(15)); //[15]enskew_path2[14]enclk_path2[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck
3155*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0055); //[7:0]reg_output_conf[27:16]
3156*53ee8cc1Swenshuai.xi W2BYTE(REG_CLKGEN0_53_L,0x00CC); //[13:8] clk_bt656 -> clk_lpll_buf
3157*53ee8cc1Swenshuai.xi W2BYTE(REG_CLKGEN0_63_L,0x0410); //[11:8] clk_tx_mod_osd, [4:0] osd2mod
3158*53ee8cc1Swenshuai.xi W2BYTE(REG_RVD_09_L, 0x1800); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
3159*53ee8cc1Swenshuai.xi
3160*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_42_L, 0x1000); //[12]sw_rst, [3]enable osd lvds channel
3161*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_38_L, 0xc01f);
3162*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0440); //[3:0] reg_ckg_tx_mod
3163*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044); //reg_ckg_dot
3164*53ee8cc1Swenshuai.xi
3165*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_71_L, 0xffff);
3166*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_5B_L, 0x0087); //[0]enable serializer function ,
3167*53ee8cc1Swenshuai.xi //[1]enable serializer auto fix read/write point mis-balance
3168*53ee8cc1Swenshuai.xi //[2]enable osd serializer auto fix read/write point mis-balance
3169*53ee8cc1Swenshuai.xi //[7]for OSD, switch chanel 8~13 as OSD path
3170*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0xd000);
3171*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0xd330);
3172*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0xd320);
3173*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_65_L, 0x8f3f);
3174*53ee8cc1Swenshuai.xi //-------------------------------------
3175*53ee8cc1Swenshuai.xi //## icon (Swing)
3176*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0C_L, 0x7f7f);
3177*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0D_L, 0x7f7f);
3178*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0E_L, 0x0000);
3179*53ee8cc1Swenshuai.xi
3180*53ee8cc1Swenshuai.xi // vby1 osd 4 lane
3181*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_66_L, 0xa260); //[15]proc_st[13:12]byte_mode 4 byte mode[6]2ch_vby1_osd[9]swap
3182*53ee8cc1Swenshuai.xi }
3183*53ee8cc1Swenshuai.xi else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)
3184*53ee8cc1Swenshuai.xi {
3185*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, BIT(14) ,BIT(14)|BIT(15));
3186*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0005);
3187*53ee8cc1Swenshuai.xi
3188*53ee8cc1Swenshuai.xi //-------------------------------------
3189*53ee8cc1Swenshuai.xi //## icon (Swing)
3190*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0C_L, 0x7f7f);
3191*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0D_L, 0x0000);
3192*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_0E_L, 0x0000);
3193*53ee8cc1Swenshuai.xi
3194*53ee8cc1Swenshuai.xi //vby1 osd 2 lane
3195*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_66_L, 0xa240); //[15]proc_st[13:12]byte_mode 4 byte mode[6]2ch_vby1_osd[9]swap[5]vby1_osd_4ch
3196*53ee8cc1Swenshuai.xi }
3197*53ee8cc1Swenshuai.xi
3198*53ee8cc1Swenshuai.xi // Control VBY1 output format and bit orders
3199*53ee8cc1Swenshuai.xi switch(eOC_OutputFormat)
3200*53ee8cc1Swenshuai.xi {
3201*53ee8cc1Swenshuai.xi case E_PNL_OSDC_OUTPUT_FORMAT_VBY1_ARGB1:
3202*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_6A_L, 0, BIT(1));
3203*53ee8cc1Swenshuai.xi break;
3204*53ee8cc1Swenshuai.xi
3205*53ee8cc1Swenshuai.xi case E_PNL_OSDC_OUTPUT_FORMAT_VBY1_ARGB2:
3206*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_6A_L, BIT(1), BIT(1));
3207*53ee8cc1Swenshuai.xi break;
3208*53ee8cc1Swenshuai.xi
3209*53ee8cc1Swenshuai.xi default:
3210*53ee8cc1Swenshuai.xi printf("OSDC output format uses default value\n");
3211*53ee8cc1Swenshuai.xi MOD_W2BYTEMSK(REG_MOD_BK00_6A_L, 0, BIT(1));
3212*53ee8cc1Swenshuai.xi break;
3213*53ee8cc1Swenshuai.xi }
3214*53ee8cc1Swenshuai.xi
3215*53ee8cc1Swenshuai.xi
3216*53ee8cc1Swenshuai.xi }
3217*53ee8cc1Swenshuai.xi
MHal_PNL_SetOSDSSC(void * pInstance,MS_U16 u16Fmodulation,MS_U16 u16Rdeviation,MS_BOOL bEnable)3218*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_SetOSDSSC(void *pInstance, MS_U16 u16Fmodulation, MS_U16 u16Rdeviation, MS_BOOL bEnable)
3219*53ee8cc1Swenshuai.xi {
3220*53ee8cc1Swenshuai.xi MS_U16 u16Span;
3221*53ee8cc1Swenshuai.xi MS_U16 u16Step;
3222*53ee8cc1Swenshuai.xi MS_U32 u32PLL_SET;/// = MDrv_Read3Byte(L_BK_LPLL(0x0F));
3223*53ee8cc1Swenshuai.xi
3224*53ee8cc1Swenshuai.xi MHal_PNL_Switch_LPLL_SubBank(pInstance, 0x00);
3225*53ee8cc1Swenshuai.xi u32PLL_SET = R4BYTE(L_BK_LPLL(0x48));
3226*53ee8cc1Swenshuai.xi // Set SPAN
3227*53ee8cc1Swenshuai.xi if(u16Fmodulation < 200 || u16Fmodulation > 400)
3228*53ee8cc1Swenshuai.xi u16Fmodulation = 300;
3229*53ee8cc1Swenshuai.xi u16Span =( ( (((MS_U32)LVDS_MPLL_CLOCK_MHZ*LVDS_SPAN_FACTOR ) / (u16Fmodulation) ) * 10000) / ((MS_U32)u32PLL_SET) ) ;
3230*53ee8cc1Swenshuai.xi
3231*53ee8cc1Swenshuai.xi // Set STEP
3232*53ee8cc1Swenshuai.xi if(u16Rdeviation > 300)
3233*53ee8cc1Swenshuai.xi u16Rdeviation = 300;
3234*53ee8cc1Swenshuai.xi u16Step = ((MS_U32)u32PLL_SET*u16Rdeviation) / ((MS_U32)u16Span*10000);
3235*53ee8cc1Swenshuai.xi
3236*53ee8cc1Swenshuai.xi W2BYTE(L_BK_LPLL(0x4E), u16Step & 0x0FFF);// LPLL_STEP
3237*53ee8cc1Swenshuai.xi W2BYTE(L_BK_LPLL(0x4F), u16Span & 0x3FFF);// LPLL_SPAN
3238*53ee8cc1Swenshuai.xi W2BYTEMSK((L_BK_LPLL(0x4E)), (bEnable << 15), BIT(15)); // Enable ssc
3239*53ee8cc1Swenshuai.xi
3240*53ee8cc1Swenshuai.xi
3241*53ee8cc1Swenshuai.xi return TRUE;
3242*53ee8cc1Swenshuai.xi }
3243*53ee8cc1Swenshuai.xi
MHal_PNL_SetOSDSSC_En(void * pInstance,MS_BOOL bEnable)3244*53ee8cc1Swenshuai.xi void MHal_PNL_SetOSDSSC_En(void *pInstance, MS_BOOL bEnable)
3245*53ee8cc1Swenshuai.xi {
3246*53ee8cc1Swenshuai.xi //printf("bEnable = %d\n", bEnable);
3247*53ee8cc1Swenshuai.xi MHal_PNL_Switch_LPLL_SubBank(pInstance, 0x00);
3248*53ee8cc1Swenshuai.xi W2BYTEMSK((L_BK_LPLL(0x4E)), (bEnable << 15), BIT(15)); // Enable ssc
3249*53ee8cc1Swenshuai.xi }
3250*53ee8cc1Swenshuai.xi
MHal_PNL_Set_T3D_Setting(void * pInstance)3251*53ee8cc1Swenshuai.xi void MHal_PNL_Set_T3D_Setting(void *pInstance)
3252*53ee8cc1Swenshuai.xi {
3253*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3254*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3255*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3256*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3257*53ee8cc1Swenshuai.xi
3258*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_55_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Width, 0x1FFF);//pixel width
3259*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_66_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Height, 0x1FFF);//reg_col_height
3260*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_51_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Width, 0x1FFF);//reg_ln_width
3261*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_52_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Height, 0x1FFF);//reg_col_height
3262*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_61_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Width, 0x3FFF);//reg_ln_width
3263*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_62_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Height, 0x1FFF);//reg_col_height
3264*53ee8cc1Swenshuai.xi
3265*53ee8cc1Swenshuai.xi //per designer, should always enable t3d, since it will affect osd/video's pipeline
3266*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_61_L, BIT(0), BIT(0));//Enable Depth Render, for osd pipe line adjustment
3267*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_08_L, BIT(4), BIT(4));//mtv bypass mode
3268*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_57_L,(BIT(0)|BIT(1)),(BIT(0)|BIT(1)));//T3D fix subde enable, fix for T3D/PIP conflict issue (bit 0) Bug Fix miu eco (bit 1)
3269*53ee8cc1Swenshuai.xi
3270*53ee8cc1Swenshuai.xi SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_63_L, 0x00, BIT(0)); // default disable T3D SRAM
3271*53ee8cc1Swenshuai.xi }
3272*53ee8cc1Swenshuai.xi
MHal_PNL_Set_Device_Bank_Offset(void * pInstance)3273*53ee8cc1Swenshuai.xi void MHal_PNL_Set_Device_Bank_Offset(void *pInstance)
3274*53ee8cc1Swenshuai.xi {
3275*53ee8cc1Swenshuai.xi UNUSED(pInstance);
3276*53ee8cc1Swenshuai.xi memset(u32PNL_XCDeviceBankOffset, 0, sizeof(MS_U32)*E_PNL_DEVICE_ID_NUM);
3277*53ee8cc1Swenshuai.xi u32PNL_XCDeviceBankOffset[E_PNL_DEVICE_ID_0] = E_HALPNL_DEVICE0_XC_BANK_OFFSET; // Set SC0 reg bank offset
3278*53ee8cc1Swenshuai.xi u32PNL_XCDeviceBankOffset[E_PNL_DEVICE_ID_1] = E_HALPNL_DEVICE1_XC_BANK_OFFSET; // Set SC2 reg bank offset
3279*53ee8cc1Swenshuai.xi }
3280*53ee8cc1Swenshuai.xi
MHal_PNL_Init(void * pInstance)3281*53ee8cc1Swenshuai.xi void MHal_PNL_Init(void *pInstance)
3282*53ee8cc1Swenshuai.xi {
3283*53ee8cc1Swenshuai.xi // Do nothing
3284*53ee8cc1Swenshuai.xi UNUSED(pInstance);
3285*53ee8cc1Swenshuai.xi }
3286*53ee8cc1Swenshuai.xi
MHal_PNL_Bringup(void * pInstance)3287*53ee8cc1Swenshuai.xi void MHal_PNL_Bringup(void *pInstance)
3288*53ee8cc1Swenshuai.xi {
3289*53ee8cc1Swenshuai.xi PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3290*53ee8cc1Swenshuai.xi PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3291*53ee8cc1Swenshuai.xi UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3292*53ee8cc1Swenshuai.xi UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3293*53ee8cc1Swenshuai.xi
3294*53ee8cc1Swenshuai.xi ///patch for bring up
3295*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)
3296*53ee8cc1Swenshuai.xi {
3297*53ee8cc1Swenshuai.xi }
3298*53ee8cc1Swenshuai.xi else if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)
3299*53ee8cc1Swenshuai.xi {
3300*53ee8cc1Swenshuai.xi //==========================//
3301*53ee8cc1Swenshuai.xi //= Setting LPLL =//
3302*53ee8cc1Swenshuai.xi //==========================//
3303*53ee8cc1Swenshuai.xi //==========================//
3304*53ee8cc1Swenshuai.xi //= ICON RCON PE =//
3305*53ee8cc1Swenshuai.xi //==========================//
3306*53ee8cc1Swenshuai.xi //W2BYTE(0x111e10, 0xffff);
3307*53ee8cc1Swenshuai.xi //W2BYTE(0x111e12, 0xffff);
3308*53ee8cc1Swenshuai.xi //W2BYTE(0x111e14, 0xffff);
3309*53ee8cc1Swenshuai.xi //W2BYTE(0x111e16, 0xffff);
3310*53ee8cc1Swenshuai.xi //W2BYTE(0x111e18, 0xffff);
3311*53ee8cc1Swenshuai.xi //W2BYTE(0x111e1a, 0xffff);
3312*53ee8cc1Swenshuai.xi //W2BYTE(0x111e1c, 0xffff);
3313*53ee8cc1Swenshuai.xi
3314*53ee8cc1Swenshuai.xi //==========================//
3315*53ee8cc1Swenshuai.xi //= Setting MOD =//
3316*53ee8cc1Swenshuai.xi //==========================//
3317*53ee8cc1Swenshuai.xi //W2BYTE(0x103210, 0x5410);
3318*53ee8cc1Swenshuai.xi //W2BYTE(0x103212, 0x7632);
3319*53ee8cc1Swenshuai.xi W2BYTE(0x111ee2, 0xffff);
3320*53ee8cc1Swenshuai.xi W2BYTE(0x1032c0, 0xd000);
3321*53ee8cc1Swenshuai.xi W2BYTE(0x1032c0, 0xd330);
3322*53ee8cc1Swenshuai.xi W2BYTE(0x1032c0, 0xd320);
3323*53ee8cc1Swenshuai.xi W2BYTE(0x1032c2, 0x8f3f);
3324*53ee8cc1Swenshuai.xi // W2BYTE(0x1032c4, 0xac40); //Addr:62; bit[11:10] = 2'b11; => reg_vby1_w_r_ini[1:0]
3325*53ee8cc1Swenshuai.xi //W2BYTE(0x1032cc, 0xac40); //Addr:66; bit[11:10] = 2'b11; => reg_vby1_w_r_ini_osd[1:0]
3326*53ee8cc1Swenshuai.xi //==========================//
3327*53ee8cc1Swenshuai.xi //= GPIO =//
3328*53ee8cc1Swenshuai.xi //==========================//
3329*53ee8cc1Swenshuai.xi W2BYTE(0x111e80, 0xffff);
3330*53ee8cc1Swenshuai.xi W2BYTE(0x111e82, 0xffff);
3331*53ee8cc1Swenshuai.xi W2BYTE(0x111e84, 0xffff);
3332*53ee8cc1Swenshuai.xi W2BYTE(0x111e86, 0xffff);
3333*53ee8cc1Swenshuai.xi W2BYTE(0x111e90, 0xffff);
3334*53ee8cc1Swenshuai.xi W2BYTE(0x111e92, 0xffff);
3335*53ee8cc1Swenshuai.xi
3336*53ee8cc1Swenshuai.xi if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1)) // use Dual port to decide the Vx1 1 or 2 devision config
3337*53ee8cc1Swenshuai.xi {
3338*53ee8cc1Swenshuai.xi printf("Vx1 2 division\n");
3339*53ee8cc1Swenshuai.xi //==========================//
3340*53ee8cc1Swenshuai.xi //= Setting MOD =//
3341*53ee8cc1Swenshuai.xi //==========================//
3342*53ee8cc1Swenshuai.xi W2BYTE(0x103240, 0x0002); //[2:0]reg_mft_mode
3343*53ee8cc1Swenshuai.xi W2BYTE(0x103242, 0x1002); //[11:0]reg_dly_value
3344*53ee8cc1Swenshuai.xi W2BYTE(0x103244, 0x0f00); //[12:0]reg_hsize
3345*53ee8cc1Swenshuai.xi W2BYTE(0x10324c, 0x0780); //[12:0]reg_div_len
3346*53ee8cc1Swenshuai.xi W2BYTE(0x1032fe, 0x0002); //[2:0]reg_sram_usage
3347*53ee8cc1Swenshuai.xi W2BYTE(0x1032a6, 0x4000); //[14]reg_vfde_mask
3348*53ee8cc1Swenshuai.xi //W2BYTE(0x103210, 0x6420); //vby1 swap
3349*53ee8cc1Swenshuai.xi //W2BYTE(0x103212, 0x7531);
3350*53ee8cc1Swenshuai.xi //W2BYTE(0x1032c6, 0x1800); //[12]vby1_8ch[11:10]pair_mirror2
3351*53ee8cc1Swenshuai.xi }
3352*53ee8cc1Swenshuai.xi }
3353*53ee8cc1Swenshuai.xi
3354*53ee8cc1Swenshuai.xi }
3355*53ee8cc1Swenshuai.xi
MHal_PNL_GetPanelVStart(void)3356*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_GetPanelVStart(void)
3357*53ee8cc1Swenshuai.xi {
3358*53ee8cc1Swenshuai.xi return 8;
3359*53ee8cc1Swenshuai.xi }
3360*53ee8cc1Swenshuai.xi
MHal_PNL_Check_VBY1_Handshake_Status(void * pInstance)3361*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Check_VBY1_Handshake_Status(void *pInstance)
3362*53ee8cc1Swenshuai.xi {
3363*53ee8cc1Swenshuai.xi if(MOD_R2BYTEMSK(REG_MOD_BK00_60_L, 0x0FFF) != 0xFAE)
3364*53ee8cc1Swenshuai.xi {
3365*53ee8cc1Swenshuai.xi //printf("VBY1 handshake return because the reg value is 0x%u, not 0xFAE.\n", MOD_R2BYTEMSK(REG_MOD_BK00_60_L, 0x0FFF));
3366*53ee8cc1Swenshuai.xi return FALSE;
3367*53ee8cc1Swenshuai.xi }
3368*53ee8cc1Swenshuai.xi else
3369*53ee8cc1Swenshuai.xi {
3370*53ee8cc1Swenshuai.xi //printf("VBY handshake check success.\n");
3371*53ee8cc1Swenshuai.xi return TRUE;
3372*53ee8cc1Swenshuai.xi }
3373*53ee8cc1Swenshuai.xi }
3374*53ee8cc1Swenshuai.xi
MHal_PNL_ChannelFIFOPointerADjust(void * pInstance)3375*53ee8cc1Swenshuai.xi void MHal_PNL_ChannelFIFOPointerADjust(void *pInstance)
3376*53ee8cc1Swenshuai.xi {
3377*53ee8cc1Swenshuai.xi // 0 to 1 then will do write and read point capture to
3378*53ee8cc1Swenshuai.xi // Read : REG_MOD_BK00_5F_L[14:12]
3379*53ee8cc1Swenshuai.xi // write : REG_MOD_BK00_5F_L[10:8]
3380*53ee8cc1Swenshuai.xi // it takes 3 ticks to capture and riu takes 5 ticks to write
3381*53ee8cc1Swenshuai.xi // so we don't have to do any delay between rising capture and
3382*53ee8cc1Swenshuai.xi // read/write pointer recognition
3383*53ee8cc1Swenshuai.xi MsOS_DelayTaskUs(500);
3384*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_5C_L, 0x3300);
3385*53ee8cc1Swenshuai.xi
3386*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0, BIT(0));
3387*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(0), BIT(0));
3388*53ee8cc1Swenshuai.xi
3389*53ee8cc1Swenshuai.xi //split Video & OSD process start bit
3390*53ee8cc1Swenshuai.xi //if (MDrv_ReadByte(REG_CHIP_REVISION) >= 1)
3391*53ee8cc1Swenshuai.xi if((R2BYTEMSK(REG_CHIP_REVISION, 0xFF00)>>8) >=1)
3392*53ee8cc1Swenshuai.xi {
3393*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L, 0, BIT(14));
3394*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L, BIT(14), BIT(14));
3395*53ee8cc1Swenshuai.xi }
3396*53ee8cc1Swenshuai.xi
3397*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0 , BIT(1));
3398*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(1), BIT(1));
3399*53ee8cc1Swenshuai.xi
3400*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0, BIT(2)|BIT(3));
3401*53ee8cc1Swenshuai.xi MS_U16 u16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
3402*53ee8cc1Swenshuai.xi MS_S8 u8WritePointer = (u16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
3403*53ee8cc1Swenshuai.xi MS_S8 u8ReadPointer = (u16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
3404*53ee8cc1Swenshuai.xi
3405*53ee8cc1Swenshuai.xi //OSD part
3406*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(2)|BIT(3), BIT(2)|BIT(3));
3407*53ee8cc1Swenshuai.xi MS_U16 OSDu16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
3408*53ee8cc1Swenshuai.xi MS_S8 OSDu8WritePointer = (OSDu16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
3409*53ee8cc1Swenshuai.xi MS_S8 OSDu8ReadPointer = (OSDu16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
3410*53ee8cc1Swenshuai.xi
3411*53ee8cc1Swenshuai.xi MS_BOOL bOSDC = ((MOD_A_R2BYTE(REG_MOD_A_BK00_58_L)&0x00F0) == 0x0040)?TRUE:FALSE;
3412*53ee8cc1Swenshuai.xi while (((abs(u8WritePointer-u8ReadPointer) >4) && (abs(u8WritePointer-u8ReadPointer)<2))
3413*53ee8cc1Swenshuai.xi ||(((abs(OSDu8WritePointer-OSDu8ReadPointer) >4) && (abs(OSDu8WritePointer-OSDu8ReadPointer)<2))&&bOSDC))
3414*53ee8cc1Swenshuai.xi {
3415*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0, BIT(0));
3416*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(0), BIT(0));
3417*53ee8cc1Swenshuai.xi
3418*53ee8cc1Swenshuai.xi //split Video & OSD process start bit
3419*53ee8cc1Swenshuai.xi //if (MDrv_ReadByte(REG_CHIP_REVISION) >= 1)
3420*53ee8cc1Swenshuai.xi if((R2BYTEMSK(REG_CHIP_REVISION, 0xFF00)>>8) >=1)
3421*53ee8cc1Swenshuai.xi {
3422*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L, 0, BIT(14));
3423*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L, BIT(14), BIT(14));
3424*53ee8cc1Swenshuai.xi }
3425*53ee8cc1Swenshuai.xi
3426*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0 , BIT(1));
3427*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(1), BIT(1));
3428*53ee8cc1Swenshuai.xi
3429*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0, BIT(2)|BIT(3));
3430*53ee8cc1Swenshuai.xi u16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
3431*53ee8cc1Swenshuai.xi u8WritePointer = (u16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
3432*53ee8cc1Swenshuai.xi u8ReadPointer = (u16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
3433*53ee8cc1Swenshuai.xi
3434*53ee8cc1Swenshuai.xi MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(2)|BIT(3), BIT(2)|BIT(3));
3435*53ee8cc1Swenshuai.xi OSDu16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
3436*53ee8cc1Swenshuai.xi OSDu8WritePointer = (OSDu16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
3437*53ee8cc1Swenshuai.xi OSDu8ReadPointer = (OSDu16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
3438*53ee8cc1Swenshuai.xi printf("bOSDC [%d]\n",bOSDC);
3439*53ee8cc1Swenshuai.xi
3440*53ee8cc1Swenshuai.xi }
3441*53ee8cc1Swenshuai.xi
3442*53ee8cc1Swenshuai.xi }
3443*53ee8cc1Swenshuai.xi
MHal_PNL_VBY1_Hardware_TrainingMode_En(void * pInstance,MS_BOOL bIsVideoMode,MS_BOOL bEnable)3444*53ee8cc1Swenshuai.xi void MHal_PNL_VBY1_Hardware_TrainingMode_En(void *pInstance, MS_BOOL bIsVideoMode ,MS_BOOL bEnable)
3445*53ee8cc1Swenshuai.xi {
3446*53ee8cc1Swenshuai.xi if(bIsVideoMode)
3447*53ee8cc1Swenshuai.xi {
3448*53ee8cc1Swenshuai.xi if(bEnable)
3449*53ee8cc1Swenshuai.xi {
3450*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0AAE);
3451*53ee8cc1Swenshuai.xi }
3452*53ee8cc1Swenshuai.xi else
3453*53ee8cc1Swenshuai.xi {
3454*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0AA6);
3455*53ee8cc1Swenshuai.xi }
3456*53ee8cc1Swenshuai.xi }
3457*53ee8cc1Swenshuai.xi else
3458*53ee8cc1Swenshuai.xi {
3459*53ee8cc1Swenshuai.xi if(bEnable)
3460*53ee8cc1Swenshuai.xi {
3461*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0AAE);
3462*53ee8cc1Swenshuai.xi }
3463*53ee8cc1Swenshuai.xi else
3464*53ee8cc1Swenshuai.xi {
3465*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0AA6);
3466*53ee8cc1Swenshuai.xi }
3467*53ee8cc1Swenshuai.xi }
3468*53ee8cc1Swenshuai.xi }
3469*53ee8cc1Swenshuai.xi
MHal_PNL_VBY1_IsSupport_Hardware_TrainingMode(void * pInstance)3470*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_VBY1_IsSupport_Hardware_TrainingMode(void *pInstance)
3471*53ee8cc1Swenshuai.xi {
3472*53ee8cc1Swenshuai.xi #ifdef SUPPORT_VBY1_HWTRAINING_MODE
3473*53ee8cc1Swenshuai.xi return TRUE;
3474*53ee8cc1Swenshuai.xi #else
3475*53ee8cc1Swenshuai.xi return FALSE;
3476*53ee8cc1Swenshuai.xi #endif
3477*53ee8cc1Swenshuai.xi }
3478*53ee8cc1Swenshuai.xi
MHal_PNL_TCON_Patch(void)3479*53ee8cc1Swenshuai.xi void MHal_PNL_TCON_Patch(void)
3480*53ee8cc1Swenshuai.xi {
3481*53ee8cc1Swenshuai.xi // MOD sw reset
3482*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_42_L,0x0000);
3483*53ee8cc1Swenshuai.xi MOD_W2BYTE(REG_MOD_BK00_42_L,0x1000);
3484*53ee8cc1Swenshuai.xi
3485*53ee8cc1Swenshuai.xi // Setting TCON signal through MOD PAD
3486*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1811);
3487*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9811);
3488*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
3489*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1912);
3490*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9912);
3491*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
3492*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1a13);
3493*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9a13);
3494*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
3495*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1b17);
3496*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9b17);
3497*53ee8cc1Swenshuai.xi MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
3498*53ee8cc1Swenshuai.xi }
3499*53ee8cc1Swenshuai.xi #endif
3500*53ee8cc1Swenshuai.xi
3501